blob: d01a6adc726e4b3dab7da0db259c78d518734867 [file] [log] [blame]
Shadi Ammouri60cadec2008-08-05 13:01:09 -07001/*
Grant Likelyca632f52011-06-06 01:16:30 -06002 * Marvell Orion SPI controller driver
Shadi Ammouri60cadec2008-08-05 13:01:09 -07003 *
4 * Author: Shadi Ammouri <shadi@marvell.com>
5 * Copyright (C) 2007-2008 Marvell Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
Shadi Ammouri60cadec2008-08-05 13:01:09 -070012#include <linux/interrupt.h>
13#include <linux/delay.h>
14#include <linux/platform_device.h>
15#include <linux/err.h>
16#include <linux/io.h>
17#include <linux/spi/spi.h>
Paul Gortmakerd7614de2011-07-03 15:44:29 -040018#include <linux/module.h>
Russell King5c678692014-06-21 12:22:37 +010019#include <linux/pm_runtime.h>
Andrew Lunnf814f9a2012-07-23 12:08:09 +020020#include <linux/of.h>
Stefan Roeseb3c195b2016-05-19 09:07:05 +020021#include <linux/of_address.h>
Greg Ungererdf59fa72014-09-28 23:24:04 +100022#include <linux/of_device.h>
Andrew Lunn4574b882012-04-06 17:17:26 +020023#include <linux/clk.h>
Mark Brown895248f2013-07-29 05:10:21 +010024#include <linux/sizes.h>
Chris Packhamb28b9142017-05-23 16:03:21 +120025#include <linux/gpio.h>
Shadi Ammouri60cadec2008-08-05 13:01:09 -070026#include <asm/unaligned.h>
27
28#define DRIVER_NAME "orion_spi"
29
Russell King5c678692014-06-21 12:22:37 +010030/* Runtime PM autosuspend timeout: PM is fairly light on this driver */
31#define SPI_AUTOSUSPEND_TIMEOUT 200
32
Ken Wilson23244402015-01-16 13:10:47 +100033/* Some SoCs using this driver support up to 8 chip selects.
34 * It is up to the implementer to only use the chip selects
35 * that are available.
36 */
37#define ORION_NUM_CHIPSELECTS 8
38
Shadi Ammouri60cadec2008-08-05 13:01:09 -070039#define ORION_SPI_WAIT_RDY_MAX_LOOP 2000 /* in usec */
40
41#define ORION_SPI_IF_CTRL_REG 0x00
42#define ORION_SPI_IF_CONFIG_REG 0x04
Bastian Stender1017f422017-04-07 15:52:33 +020043#define ORION_SPI_IF_RXLSBF BIT(14)
44#define ORION_SPI_IF_TXLSBF BIT(13)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070045#define ORION_SPI_DATA_OUT_REG 0x08
46#define ORION_SPI_DATA_IN_REG 0x0c
47#define ORION_SPI_INT_CAUSE_REG 0x10
Nadav Haklai38d62112015-08-11 11:58:47 +020048#define ORION_SPI_TIMING_PARAMS_REG 0x18
49
Stefan Roeseb3c195b2016-05-19 09:07:05 +020050/* Register for the "Direct Mode" */
51#define SPI_DIRECT_WRITE_CONFIG_REG 0x20
52
Nadav Haklai38d62112015-08-11 11:58:47 +020053#define ORION_SPI_TMISO_SAMPLE_MASK (0x3 << 6)
54#define ORION_SPI_TMISO_SAMPLE_1 (1 << 6)
55#define ORION_SPI_TMISO_SAMPLE_2 (2 << 6)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070056
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -070057#define ORION_SPI_MODE_CPOL (1 << 11)
58#define ORION_SPI_MODE_CPHA (1 << 12)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070059#define ORION_SPI_IF_8_16_BIT_MODE (1 << 5)
60#define ORION_SPI_CLK_PRESCALE_MASK 0x1F
Greg Ungererdf59fa72014-09-28 23:24:04 +100061#define ARMADA_SPI_CLK_PRESCALE_MASK 0xDF
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -070062#define ORION_SPI_MODE_MASK (ORION_SPI_MODE_CPOL | \
63 ORION_SPI_MODE_CPHA)
Ken Wilson23244402015-01-16 13:10:47 +100064#define ORION_SPI_CS_MASK 0x1C
65#define ORION_SPI_CS_SHIFT 2
66#define ORION_SPI_CS(cs) ((cs << ORION_SPI_CS_SHIFT) & \
67 ORION_SPI_CS_MASK)
Shadi Ammouri60cadec2008-08-05 13:01:09 -070068
Greg Ungererdf59fa72014-09-28 23:24:04 +100069enum orion_spi_type {
70 ORION_SPI,
71 ARMADA_SPI,
72};
73
74struct orion_spi_dev {
75 enum orion_spi_type typ;
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +020076 /*
77 * min_divisor and max_hz should be exclusive, the only we can
78 * have both is for managing the armada-370-spi case with old
79 * device tree
80 */
81 unsigned long max_hz;
Greg Ungererdf59fa72014-09-28 23:24:04 +100082 unsigned int min_divisor;
83 unsigned int max_divisor;
84 u32 prescale_mask;
Nadav Haklai38d62112015-08-11 11:58:47 +020085 bool is_errata_50mhz_ac;
Greg Ungererdf59fa72014-09-28 23:24:04 +100086};
87
Stefan Roeseb3c195b2016-05-19 09:07:05 +020088struct orion_direct_acc {
89 void __iomem *vaddr;
90 u32 size;
91};
92
Jan Kundrát5c22af72018-02-10 12:20:23 +010093struct orion_child_options {
94 struct orion_direct_acc direct_access;
95};
96
Shadi Ammouri60cadec2008-08-05 13:01:09 -070097struct orion_spi {
Shadi Ammouri60cadec2008-08-05 13:01:09 -070098 struct spi_master *master;
99 void __iomem *base;
Andrew Lunn4574b882012-04-06 17:17:26 +0200100 struct clk *clk;
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100101 struct clk *axi_clk;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000102 const struct orion_spi_dev *devdata;
Jan Kundrát544248622018-01-26 23:56:10 +0100103 int unused_hw_gpio;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200104
Jan Kundrát5c22af72018-02-10 12:20:23 +0100105 struct orion_child_options child[ORION_NUM_CHIPSELECTS];
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700106};
107
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700108static inline void __iomem *spi_reg(struct orion_spi *orion_spi, u32 reg)
109{
110 return orion_spi->base + reg;
111}
112
113static inline void
114orion_spi_setbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
115{
116 void __iomem *reg_addr = spi_reg(orion_spi, reg);
117 u32 val;
118
119 val = readl(reg_addr);
120 val |= mask;
121 writel(val, reg_addr);
122}
123
124static inline void
125orion_spi_clrbits(struct orion_spi *orion_spi, u32 reg, u32 mask)
126{
127 void __iomem *reg_addr = spi_reg(orion_spi, reg);
128 u32 val;
129
130 val = readl(reg_addr);
131 val &= ~mask;
132 writel(val, reg_addr);
133}
134
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700135static int orion_spi_baudrate_set(struct spi_device *spi, unsigned int speed)
136{
137 u32 tclk_hz;
138 u32 rate;
139 u32 prescale;
140 u32 reg;
141 struct orion_spi *orion_spi;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000142 const struct orion_spi_dev *devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700143
144 orion_spi = spi_master_get_devdata(spi->master);
Greg Ungererdf59fa72014-09-28 23:24:04 +1000145 devdata = orion_spi->devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700146
Andrew Lunn4574b882012-04-06 17:17:26 +0200147 tclk_hz = clk_get_rate(orion_spi->clk);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700148
Greg Ungererdf59fa72014-09-28 23:24:04 +1000149 if (devdata->typ == ARMADA_SPI) {
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100150 /*
151 * Given the core_clk (tclk_hz) and the target rate (speed) we
152 * determine the best values for SPR (in [0 .. 15]) and SPPR (in
153 * [0..7]) such that
154 *
155 * core_clk / (SPR * 2 ** SPPR)
156 *
157 * is as big as possible but not bigger than speed.
158 */
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700159
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100160 /* best integer divider: */
161 unsigned divider = DIV_ROUND_UP(tclk_hz, speed);
162 unsigned spr, sppr;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700163
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100164 if (divider < 16) {
165 /* This is the easy case, divider is less than 16 */
166 spr = divider;
167 sppr = 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700168
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100169 } else {
170 unsigned two_pow_sppr;
171 /*
172 * Find the highest bit set in divider. This and the
173 * three next bits define SPR (apart from rounding).
174 * SPPR is then the number of zero bits that must be
175 * appended:
176 */
177 sppr = fls(divider) - 4;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000178
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100179 /*
180 * As SPR only has 4 bits, we have to round divider up
181 * to the next multiple of 2 ** sppr.
182 */
183 two_pow_sppr = 1 << sppr;
184 divider = (divider + two_pow_sppr - 1) & -two_pow_sppr;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000185
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100186 /*
187 * recalculate sppr as rounding up divider might have
188 * increased it enough to change the position of the
189 * highest set bit. In this case the bit that now
190 * doesn't make it into SPR is 0, so there is no need to
191 * round again.
192 */
193 sppr = fls(divider) - 4;
194 spr = divider >> sppr;
195
196 /*
197 * Now do range checking. SPR is constructed to have a
198 * width of 4 bits, so this is fine for sure. So we
199 * still need to check for sppr to fit into 3 bits:
200 */
201 if (sppr > 7)
202 return -EINVAL;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000203 }
204
Uwe Kleine-König7243e0b2016-12-08 17:37:08 +0100205 prescale = ((sppr & 0x6) << 5) | ((sppr & 0x1) << 4) | spr;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000206 } else {
207 /*
208 * the supported rates are: 4,6,8...30
209 * round up as we look for equal or less speed
210 */
211 rate = DIV_ROUND_UP(tclk_hz, speed);
212 rate = roundup(rate, 2);
213
214 /* check if requested speed is too small */
215 if (rate > 30)
216 return -EINVAL;
217
218 if (rate < 4)
219 rate = 4;
220
221 /* Convert the rate to SPI clock divisor value. */
222 prescale = 0x10 + rate/2;
223 }
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700224
225 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
Greg Ungererdf59fa72014-09-28 23:24:04 +1000226 reg = ((reg & ~devdata->prescale_mask) | prescale);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700227 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
228
229 return 0;
230}
231
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700232static void
233orion_spi_mode_set(struct spi_device *spi)
234{
235 u32 reg;
236 struct orion_spi *orion_spi;
237
238 orion_spi = spi_master_get_devdata(spi->master);
239
240 reg = readl(spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
241 reg &= ~ORION_SPI_MODE_MASK;
242 if (spi->mode & SPI_CPOL)
243 reg |= ORION_SPI_MODE_CPOL;
244 if (spi->mode & SPI_CPHA)
245 reg |= ORION_SPI_MODE_CPHA;
Bastian Stender1017f422017-04-07 15:52:33 +0200246 if (spi->mode & SPI_LSB_FIRST)
247 reg |= ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF;
248 else
249 reg &= ~(ORION_SPI_IF_RXLSBF | ORION_SPI_IF_TXLSBF);
250
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700251 writel(reg, spi_reg(orion_spi, ORION_SPI_IF_CONFIG_REG));
252}
253
Nadav Haklai38d62112015-08-11 11:58:47 +0200254static void
255orion_spi_50mhz_ac_timing_erratum(struct spi_device *spi, unsigned int speed)
256{
257 u32 reg;
258 struct orion_spi *orion_spi;
259
260 orion_spi = spi_master_get_devdata(spi->master);
261
262 /*
263 * Erratum description: (Erratum NO. FE-9144572) The device
264 * SPI interface supports frequencies of up to 50 MHz.
265 * However, due to this erratum, when the device core clock is
266 * 250 MHz and the SPI interfaces is configured for 50MHz SPI
267 * clock and CPOL=CPHA=1 there might occur data corruption on
268 * reads from the SPI device.
269 * Erratum Workaround:
270 * Work in one of the following configurations:
271 * 1. Set CPOL=CPHA=0 in "SPI Interface Configuration
272 * Register".
273 * 2. Set TMISO_SAMPLE value to 0x2 in "SPI Timing Parameters 1
274 * Register" before setting the interface.
275 */
276 reg = readl(spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
277 reg &= ~ORION_SPI_TMISO_SAMPLE_MASK;
278
279 if (clk_get_rate(orion_spi->clk) == 250000000 &&
280 speed == 50000000 && spi->mode & SPI_CPOL &&
281 spi->mode & SPI_CPHA)
282 reg |= ORION_SPI_TMISO_SAMPLE_2;
283 else
284 reg |= ORION_SPI_TMISO_SAMPLE_1; /* This is the default value */
285
286 writel(reg, spi_reg(orion_spi, ORION_SPI_TIMING_PARAMS_REG));
287}
288
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700289/*
290 * called only when no transfer is active on the bus
291 */
292static int
293orion_spi_setup_transfer(struct spi_device *spi, struct spi_transfer *t)
294{
295 struct orion_spi *orion_spi;
296 unsigned int speed = spi->max_speed_hz;
297 unsigned int bits_per_word = spi->bits_per_word;
298 int rc;
299
300 orion_spi = spi_master_get_devdata(spi->master);
301
302 if ((t != NULL) && t->speed_hz)
303 speed = t->speed_hz;
304
305 if ((t != NULL) && t->bits_per_word)
306 bits_per_word = t->bits_per_word;
307
Jason Gunthorpeb15d5d72012-11-21 12:23:35 -0700308 orion_spi_mode_set(spi);
309
Nadav Haklai38d62112015-08-11 11:58:47 +0200310 if (orion_spi->devdata->is_errata_50mhz_ac)
311 orion_spi_50mhz_ac_timing_erratum(spi, speed);
312
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700313 rc = orion_spi_baudrate_set(spi, speed);
314 if (rc)
315 return rc;
316
Axel Lin495b3352014-02-11 20:51:36 +0800317 if (bits_per_word == 16)
318 orion_spi_setbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
319 ORION_SPI_IF_8_16_BIT_MODE);
320 else
321 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CONFIG_REG,
322 ORION_SPI_IF_8_16_BIT_MODE);
323
324 return 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700325}
326
Ken Wilson75872eb2015-01-12 13:13:59 +1000327static void orion_spi_set_cs(struct spi_device *spi, bool enable)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700328{
Ken Wilson75872eb2015-01-12 13:13:59 +1000329 struct orion_spi *orion_spi;
Chris Packhamb28b9142017-05-23 16:03:21 +1200330 int cs;
331
Jan Kundrát544248622018-01-26 23:56:10 +0100332 orion_spi = spi_master_get_devdata(spi->master);
333
Chris Packhamb28b9142017-05-23 16:03:21 +1200334 if (gpio_is_valid(spi->cs_gpio))
Jan Kundrát544248622018-01-26 23:56:10 +0100335 cs = orion_spi->unused_hw_gpio;
Chris Packhamb28b9142017-05-23 16:03:21 +1200336 else
337 cs = spi->chip_select;
Ken Wilson75872eb2015-01-12 13:13:59 +1000338
Ken Wilson23244402015-01-16 13:10:47 +1000339 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, ORION_SPI_CS_MASK);
340 orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG,
Chris Packhamb28b9142017-05-23 16:03:21 +1200341 ORION_SPI_CS(cs));
Ken Wilson23244402015-01-16 13:10:47 +1000342
Ken Wilson75872eb2015-01-12 13:13:59 +1000343 /* Chip select logic is inverted from spi_set_cs */
344 if (!enable)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700345 orion_spi_setbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
346 else
347 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
348}
349
350static inline int orion_spi_wait_till_ready(struct orion_spi *orion_spi)
351{
352 int i;
353
354 for (i = 0; i < ORION_SPI_WAIT_RDY_MAX_LOOP; i++) {
355 if (readl(spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG)))
356 return 1;
Jingoo Hanb8434042014-09-02 11:51:39 +0900357
358 udelay(1);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700359 }
360
361 return -1;
362}
363
364static inline int
365orion_spi_write_read_8bit(struct spi_device *spi,
366 const u8 **tx_buf, u8 **rx_buf)
367{
368 void __iomem *tx_reg, *rx_reg, *int_reg;
369 struct orion_spi *orion_spi;
370
371 orion_spi = spi_master_get_devdata(spi->master);
372 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
373 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
374 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
375
376 /* clear the interrupt cause register */
377 writel(0x0, int_reg);
378
379 if (tx_buf && *tx_buf)
380 writel(*(*tx_buf)++, tx_reg);
381 else
382 writel(0, tx_reg);
383
384 if (orion_spi_wait_till_ready(orion_spi) < 0) {
385 dev_err(&spi->dev, "TXS timed out\n");
386 return -1;
387 }
388
389 if (rx_buf && *rx_buf)
390 *(*rx_buf)++ = readl(rx_reg);
391
392 return 1;
393}
394
395static inline int
396orion_spi_write_read_16bit(struct spi_device *spi,
397 const u16 **tx_buf, u16 **rx_buf)
398{
399 void __iomem *tx_reg, *rx_reg, *int_reg;
400 struct orion_spi *orion_spi;
401
402 orion_spi = spi_master_get_devdata(spi->master);
403 tx_reg = spi_reg(orion_spi, ORION_SPI_DATA_OUT_REG);
404 rx_reg = spi_reg(orion_spi, ORION_SPI_DATA_IN_REG);
405 int_reg = spi_reg(orion_spi, ORION_SPI_INT_CAUSE_REG);
406
407 /* clear the interrupt cause register */
408 writel(0x0, int_reg);
409
410 if (tx_buf && *tx_buf)
411 writel(__cpu_to_le16(get_unaligned((*tx_buf)++)), tx_reg);
412 else
413 writel(0, tx_reg);
414
415 if (orion_spi_wait_till_ready(orion_spi) < 0) {
416 dev_err(&spi->dev, "TXS timed out\n");
417 return -1;
418 }
419
420 if (rx_buf && *rx_buf)
421 put_unaligned(__le16_to_cpu(readl(rx_reg)), (*rx_buf)++);
422
423 return 1;
424}
425
426static unsigned int
427orion_spi_write_read(struct spi_device *spi, struct spi_transfer *xfer)
428{
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700429 unsigned int count;
430 int word_len;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200431 struct orion_spi *orion_spi;
432 int cs = spi->chip_select;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700433
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700434 word_len = spi->bits_per_word;
435 count = xfer->len;
436
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200437 orion_spi = spi_master_get_devdata(spi->master);
438
439 /*
440 * Use SPI direct write mode if base address is available. Otherwise
441 * fall back to PIO mode for this transfer.
442 */
Jan Kundrát5c22af72018-02-10 12:20:23 +0100443 if ((orion_spi->child[cs].direct_access.vaddr) && (xfer->tx_buf) &&
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200444 (word_len == 8)) {
445 unsigned int cnt = count / 4;
446 unsigned int rem = count % 4;
447
448 /*
449 * Send the TX-data to the SPI device via the direct
450 * mapped address window
451 */
Jan Kundrát5c22af72018-02-10 12:20:23 +0100452 iowrite32_rep(orion_spi->child[cs].direct_access.vaddr,
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200453 xfer->tx_buf, cnt);
454 if (rem) {
455 u32 *buf = (u32 *)xfer->tx_buf;
456
Jan Kundrát5c22af72018-02-10 12:20:23 +0100457 iowrite8_rep(orion_spi->child[cs].direct_access.vaddr,
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200458 &buf[cnt], rem);
459 }
460
461 return count;
462 }
463
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700464 if (word_len == 8) {
465 const u8 *tx = xfer->tx_buf;
466 u8 *rx = xfer->rx_buf;
467
468 do {
469 if (orion_spi_write_read_8bit(spi, &tx, &rx) < 0)
470 goto out;
471 count--;
472 } while (count);
473 } else if (word_len == 16) {
474 const u16 *tx = xfer->tx_buf;
475 u16 *rx = xfer->rx_buf;
476
477 do {
478 if (orion_spi_write_read_16bit(spi, &tx, &rx) < 0)
479 goto out;
480 count -= 2;
481 } while (count);
482 }
483
484out:
485 return xfer->len - count;
486}
487
Ken Wilson75872eb2015-01-12 13:13:59 +1000488static int orion_spi_transfer_one(struct spi_master *master,
489 struct spi_device *spi,
490 struct spi_transfer *t)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700491{
Andrew Lunnba59a802012-07-23 13:16:55 +0200492 int status = 0;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700493
Ken Wilson75872eb2015-01-12 13:13:59 +1000494 status = orion_spi_setup_transfer(spi, t);
Andrew Lunnba59a802012-07-23 13:16:55 +0200495 if (status < 0)
Ken Wilson75872eb2015-01-12 13:13:59 +1000496 return status;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700497
Ken Wilson75872eb2015-01-12 13:13:59 +1000498 if (t->len)
499 orion_spi_write_read(spi, t);
Andrew Lunnba59a802012-07-23 13:16:55 +0200500
Ken Wilson75872eb2015-01-12 13:13:59 +1000501 return status;
502}
Andrew Lunnba59a802012-07-23 13:16:55 +0200503
Ken Wilson75872eb2015-01-12 13:13:59 +1000504static int orion_spi_setup(struct spi_device *spi)
505{
Jan Kundrát544248622018-01-26 23:56:10 +0100506 if (gpio_is_valid(spi->cs_gpio)) {
507 gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
508 }
Ken Wilson75872eb2015-01-12 13:13:59 +1000509 return orion_spi_setup_transfer(spi, NULL);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700510}
511
Grant Likely2deff8d2013-02-05 13:27:35 +0000512static int orion_spi_reset(struct orion_spi *orion_spi)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700513{
514 /* Verify that the CS is deasserted */
Ken Wilson75872eb2015-01-12 13:13:59 +1000515 orion_spi_clrbits(orion_spi, ORION_SPI_IF_CTRL_REG, 0x1);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200516
517 /* Don't deassert CS between the direct mapped SPI transfers */
518 writel(0, spi_reg(orion_spi, SPI_DIRECT_WRITE_CONFIG_REG));
519
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700520 return 0;
521}
522
Greg Ungererdf59fa72014-09-28 23:24:04 +1000523static const struct orion_spi_dev orion_spi_dev_data = {
524 .typ = ORION_SPI,
525 .min_divisor = 4,
526 .max_divisor = 30,
527 .prescale_mask = ORION_SPI_CLK_PRESCALE_MASK,
528};
529
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200530static const struct orion_spi_dev armada_370_spi_dev_data = {
Greg Ungererdf59fa72014-09-28 23:24:04 +1000531 .typ = ARMADA_SPI,
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200532 .min_divisor = 4,
Greg Ungererdf59fa72014-09-28 23:24:04 +1000533 .max_divisor = 1920,
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200534 .max_hz = 50000000,
Greg Ungererdf59fa72014-09-28 23:24:04 +1000535 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
536};
537
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200538static const struct orion_spi_dev armada_xp_spi_dev_data = {
539 .typ = ARMADA_SPI,
540 .max_hz = 50000000,
541 .max_divisor = 1920,
542 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
543};
544
545static const struct orion_spi_dev armada_375_spi_dev_data = {
546 .typ = ARMADA_SPI,
547 .min_divisor = 15,
548 .max_divisor = 1920,
549 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
550};
551
Nadav Haklai38d62112015-08-11 11:58:47 +0200552static const struct orion_spi_dev armada_380_spi_dev_data = {
553 .typ = ARMADA_SPI,
554 .max_hz = 50000000,
555 .max_divisor = 1920,
556 .prescale_mask = ARMADA_SPI_CLK_PRESCALE_MASK,
557 .is_errata_50mhz_ac = true,
558};
559
Greg Ungererdf59fa72014-09-28 23:24:04 +1000560static const struct of_device_id orion_spi_of_match_table[] = {
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200561 {
562 .compatible = "marvell,orion-spi",
563 .data = &orion_spi_dev_data,
564 },
565 {
566 .compatible = "marvell,armada-370-spi",
567 .data = &armada_370_spi_dev_data,
568 },
569 {
570 .compatible = "marvell,armada-375-spi",
571 .data = &armada_375_spi_dev_data,
572 },
573 {
574 .compatible = "marvell,armada-380-spi",
Nadav Haklai38d62112015-08-11 11:58:47 +0200575 .data = &armada_380_spi_dev_data,
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200576 },
577 {
578 .compatible = "marvell,armada-390-spi",
579 .data = &armada_xp_spi_dev_data,
580 },
581 {
582 .compatible = "marvell,armada-xp-spi",
583 .data = &armada_xp_spi_dev_data,
584 },
585
Greg Ungererdf59fa72014-09-28 23:24:04 +1000586 {}
587};
588MODULE_DEVICE_TABLE(of, orion_spi_of_match_table);
589
Grant Likely2deff8d2013-02-05 13:27:35 +0000590static int orion_spi_probe(struct platform_device *pdev)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700591{
Greg Ungererdf59fa72014-09-28 23:24:04 +1000592 const struct of_device_id *of_id;
593 const struct orion_spi_dev *devdata;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700594 struct spi_master *master;
595 struct orion_spi *spi;
596 struct resource *r;
Andrew Lunn4574b882012-04-06 17:17:26 +0200597 unsigned long tclk_hz;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700598 int status = 0;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200599 struct device_node *np;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700600
Jingoo Han3fed8062013-10-14 10:35:08 +0900601 master = spi_alloc_master(&pdev->dev, sizeof(*spi));
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700602 if (master == NULL) {
603 dev_dbg(&pdev->dev, "master allocation failed\n");
604 return -ENOMEM;
605 }
606
607 if (pdev->id != -1)
608 master->bus_num = pdev->id;
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200609 if (pdev->dev.of_node) {
Thomas Petazzonie06871c2014-07-27 23:53:19 +0200610 u32 cell_index;
Jingoo Hanb8434042014-09-02 11:51:39 +0900611
Thomas Petazzonie06871c2014-07-27 23:53:19 +0200612 if (!of_property_read_u32(pdev->dev.of_node, "cell-index",
613 &cell_index))
614 master->bus_num = cell_index;
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200615 }
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700616
Bastian Stender1017f422017-04-07 15:52:33 +0200617 /* we support all 4 SPI modes and LSB first option */
618 master->mode_bits = SPI_CPHA | SPI_CPOL | SPI_LSB_FIRST;
Ken Wilson75872eb2015-01-12 13:13:59 +1000619 master->set_cs = orion_spi_set_cs;
620 master->transfer_one = orion_spi_transfer_one;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700621 master->num_chipselect = ORION_NUM_CHIPSELECTS;
Ken Wilson75872eb2015-01-12 13:13:59 +1000622 master->setup = orion_spi_setup;
Axel Lin495b3352014-02-11 20:51:36 +0800623 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
Russell King5c678692014-06-21 12:22:37 +0100624 master->auto_runtime_pm = true;
Chris Packhamb28b9142017-05-23 16:03:21 +1200625 master->flags = SPI_MASTER_GPIO_SS;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700626
Jingoo Han24b5a822013-05-23 19:20:40 +0900627 platform_set_drvdata(pdev, master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700628
629 spi = spi_master_get_devdata(master);
630 spi->master = master;
Jan Kundrát544248622018-01-26 23:56:10 +0100631 spi->unused_hw_gpio = -1;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700632
Greg Ungererdf59fa72014-09-28 23:24:04 +1000633 of_id = of_match_device(orion_spi_of_match_table, &pdev->dev);
Greg Ungerer9a2d3632014-10-21 15:57:48 +1000634 devdata = (of_id) ? of_id->data : &orion_spi_dev_data;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000635 spi->devdata = devdata;
636
Jingoo Hanbb489842013-12-09 19:21:22 +0900637 spi->clk = devm_clk_get(&pdev->dev, NULL);
Andrew Lunn4574b882012-04-06 17:17:26 +0200638 if (IS_ERR(spi->clk)) {
639 status = PTR_ERR(spi->clk);
640 goto out;
641 }
642
Russell Kingc85012a2014-06-21 11:32:23 +0100643 status = clk_prepare_enable(spi->clk);
644 if (status)
645 goto out;
646
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100647 /* The following clock is only used by some SoCs */
648 spi->axi_clk = devm_clk_get(&pdev->dev, "axi");
649 if (IS_ERR(spi->axi_clk) &&
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100650 PTR_ERR(spi->axi_clk) == -EPROBE_DEFER) {
651 status = -EPROBE_DEFER;
652 goto out_rel_clk;
653 }
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100654 if (!IS_ERR(spi->axi_clk))
655 clk_prepare_enable(spi->axi_clk);
656
Andrew Lunn4574b882012-04-06 17:17:26 +0200657 tclk_hz = clk_get_rate(spi->clk);
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200658
659 /*
660 * With old device tree, armada-370-spi could be used with
661 * Armada XP, however for this SoC the maximum frequency is
662 * 50MHz instead of tclk/4. On Armada 370, tclk cannot be
663 * higher than 200MHz. So, in order to be able to handle both
664 * SoCs, we can take the minimum of 50MHz and tclk/4.
665 */
666 if (of_device_is_compatible(pdev->dev.of_node,
667 "marvell,armada-370-spi"))
668 master->max_speed_hz = min(devdata->max_hz,
669 DIV_ROUND_UP(tclk_hz, devdata->min_divisor));
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200670 else if (devdata->min_divisor)
Gregory CLEMENTce2f6ea2015-05-26 11:44:42 +0200671 master->max_speed_hz =
672 DIV_ROUND_UP(tclk_hz, devdata->min_divisor);
Gregory CLEMENT4dacccf2015-05-26 11:44:43 +0200673 else
674 master->max_speed_hz = devdata->max_hz;
Greg Ungererdf59fa72014-09-28 23:24:04 +1000675 master->min_speed_hz = DIV_ROUND_UP(tclk_hz, devdata->max_divisor);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700676
677 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Mark Brown1729ce32013-07-28 14:38:06 +0100678 spi->base = devm_ioremap_resource(&pdev->dev, r);
679 if (IS_ERR(spi->base)) {
680 status = PTR_ERR(spi->base);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100681 goto out_rel_axi_clk;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700682 }
683
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200684 /* Scan all SPI devices of this controller for direct mapped devices */
685 for_each_available_child_of_node(pdev->dev.of_node, np) {
686 u32 cs;
687
688 /* Get chip-select number from the "reg" property */
689 status = of_property_read_u32(np, "reg", &cs);
690 if (status) {
691 dev_err(&pdev->dev,
Rob Herring25c56c82017-07-18 16:43:31 -0500692 "%pOF has no valid 'reg' property (%d)\n",
693 np, status);
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200694 continue;
695 }
696
697 /*
698 * Check if an address is configured for this SPI device. If
699 * not, the MBus mapping via the 'ranges' property in the 'soc'
700 * node is not configured and this device should not use the
701 * direct mode. In this case, just continue with the next
702 * device.
703 */
704 status = of_address_to_resource(pdev->dev.of_node, cs + 1, r);
705 if (status)
706 continue;
707
708 /*
709 * Only map one page for direct access. This is enough for the
710 * simple TX transfer which only writes to the first word.
711 * This needs to get extended for the direct SPI-NOR / SPI-NAND
712 * support, once this gets implemented.
713 */
Jan Kundrát5c22af72018-02-10 12:20:23 +0100714 spi->child[cs].direct_access.vaddr = devm_ioremap(&pdev->dev,
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200715 r->start,
716 PAGE_SIZE);
Jan Kundrát5c22af72018-02-10 12:20:23 +0100717 if (!spi->child[cs].direct_access.vaddr) {
Wei Yongjun57c624a2016-06-13 14:32:23 +0000718 status = -ENOMEM;
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100719 goto out_rel_axi_clk;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200720 }
Jan Kundrát5c22af72018-02-10 12:20:23 +0100721 spi->child[cs].direct_access.size = PAGE_SIZE;
Stefan Roeseb3c195b2016-05-19 09:07:05 +0200722
723 dev_info(&pdev->dev, "CS%d configured for direct access\n", cs);
724 }
725
Russell King5c678692014-06-21 12:22:37 +0100726 pm_runtime_set_active(&pdev->dev);
727 pm_runtime_use_autosuspend(&pdev->dev);
728 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
729 pm_runtime_enable(&pdev->dev);
730
Wei Yongjun14033812014-07-20 22:03:14 +0800731 status = orion_spi_reset(spi);
732 if (status < 0)
Russell King5c678692014-06-21 12:22:37 +0100733 goto out_rel_pm;
734
735 pm_runtime_mark_last_busy(&pdev->dev);
736 pm_runtime_put_autosuspend(&pdev->dev);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700737
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200738 master->dev.of_node = pdev->dev.of_node;
Russell King5c678692014-06-21 12:22:37 +0100739 status = spi_register_master(master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700740 if (status < 0)
Russell King5c678692014-06-21 12:22:37 +0100741 goto out_rel_pm;
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700742
Jan Kundrát544248622018-01-26 23:56:10 +0100743 if (master->cs_gpios) {
744 int i;
745 for (i = 0; i < master->num_chipselect; ++i) {
746 char *gpio_name;
747
748 if (!gpio_is_valid(master->cs_gpios[i])) {
749 continue;
750 }
751
752 gpio_name = devm_kasprintf(&pdev->dev, GFP_KERNEL,
753 "%s-CS%d", dev_name(&pdev->dev), i);
754 if (!gpio_name) {
755 status = -ENOMEM;
756 goto out_rel_master;
757 }
758
759 status = devm_gpio_request(&pdev->dev,
760 master->cs_gpios[i], gpio_name);
761 if (status) {
762 dev_err(&pdev->dev,
763 "Can't request GPIO for CS %d\n",
764 master->cs_gpios[i]);
765 goto out_rel_master;
766 }
767 if (spi->unused_hw_gpio == -1) {
768 dev_info(&pdev->dev,
Jan Kundrát64aa3bd322018-02-15 15:15:07 +0100769 "Selected unused HW CS#%d for any GPIO CSes\n",
770 i);
Jan Kundrát544248622018-01-26 23:56:10 +0100771 spi->unused_hw_gpio = i;
772 }
773 }
774 }
775
776
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700777 return status;
778
Jan Kundrát544248622018-01-26 23:56:10 +0100779out_rel_master:
780 spi_unregister_master(master);
Russell King5c678692014-06-21 12:22:37 +0100781out_rel_pm:
782 pm_runtime_disable(&pdev->dev);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100783out_rel_axi_clk:
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100784 clk_disable_unprepare(spi->axi_clk);
Christophe Jaillet479c03a2018-01-25 21:16:17 +0100785out_rel_clk:
Andrew Lunn4574b882012-04-06 17:17:26 +0200786 clk_disable_unprepare(spi->clk);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700787out:
788 spi_master_put(master);
789 return status;
790}
791
792
Grant Likely2deff8d2013-02-05 13:27:35 +0000793static int orion_spi_remove(struct platform_device *pdev)
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700794{
Russell King5c678692014-06-21 12:22:37 +0100795 struct spi_master *master = platform_get_drvdata(pdev);
796 struct orion_spi *spi = spi_master_get_devdata(master);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700797
Russell King5c678692014-06-21 12:22:37 +0100798 pm_runtime_get_sync(&pdev->dev);
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100799 clk_disable_unprepare(spi->axi_clk);
Andrew Lunn4574b882012-04-06 17:17:26 +0200800 clk_disable_unprepare(spi->clk);
Andrew Lunn4574b882012-04-06 17:17:26 +0200801
Russell King5c678692014-06-21 12:22:37 +0100802 spi_unregister_master(master);
803 pm_runtime_disable(&pdev->dev);
804
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700805 return 0;
806}
807
808MODULE_ALIAS("platform:" DRIVER_NAME);
809
Rafael J. Wysockiec833052014-12-13 00:41:15 +0100810#ifdef CONFIG_PM
Russell King5c678692014-06-21 12:22:37 +0100811static int orion_spi_runtime_suspend(struct device *dev)
812{
813 struct spi_master *master = dev_get_drvdata(dev);
814 struct orion_spi *spi = spi_master_get_devdata(master);
815
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100816 clk_disable_unprepare(spi->axi_clk);
Russell King5c678692014-06-21 12:22:37 +0100817 clk_disable_unprepare(spi->clk);
818 return 0;
819}
820
821static int orion_spi_runtime_resume(struct device *dev)
822{
823 struct spi_master *master = dev_get_drvdata(dev);
824 struct orion_spi *spi = spi_master_get_devdata(master);
825
Gregory CLEMENT92ae1122018-01-12 11:42:33 +0100826 if (!IS_ERR(spi->axi_clk))
827 clk_prepare_enable(spi->axi_clk);
Russell King5c678692014-06-21 12:22:37 +0100828 return clk_prepare_enable(spi->clk);
829}
830#endif
831
832static const struct dev_pm_ops orion_spi_pm_ops = {
833 SET_RUNTIME_PM_OPS(orion_spi_runtime_suspend,
834 orion_spi_runtime_resume,
835 NULL)
836};
837
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700838static struct platform_driver orion_spi_driver = {
839 .driver = {
840 .name = DRIVER_NAME,
Russell King5c678692014-06-21 12:22:37 +0100841 .pm = &orion_spi_pm_ops,
Andrew Lunnf814f9a2012-07-23 12:08:09 +0200842 .of_match_table = of_match_ptr(orion_spi_of_match_table),
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700843 },
Ezequiel Garcia41ab7242013-02-04 09:26:26 -0300844 .probe = orion_spi_probe,
Grant Likely2deff8d2013-02-05 13:27:35 +0000845 .remove = orion_spi_remove,
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700846};
847
Ezequiel Garcia41ab7242013-02-04 09:26:26 -0300848module_platform_driver(orion_spi_driver);
Shadi Ammouri60cadec2008-08-05 13:01:09 -0700849
850MODULE_DESCRIPTION("Orion SPI driver");
851MODULE_AUTHOR("Shadi Ammouri <shadi@marvell.com>");
852MODULE_LICENSE("GPL");