blob: edffd1dcca3ed88f4a932eb26304a21cfa21cbea [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Keith Packard
3 *
4 * Permission to use, copy, modify, distribute, and sell this software and its
5 * documentation for any purpose is hereby granted without fee, provided that
6 * the above copyright notice appear in all copies and that both that copyright
7 * notice and this permission notice appear in supporting documentation, and
8 * that the name of the copyright holders not be used in advertising or
9 * publicity pertaining to distribution of the software without specific,
10 * written prior permission. The copyright holders make no representations
11 * about the suitability of this software for any purpose. It is provided "as
12 * is" without express or implied warranty.
13 *
14 * THE COPYRIGHT HOLDERS DISCLAIM ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
15 * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
16 * EVENT SHALL THE COPYRIGHT HOLDERS BE LIABLE FOR ANY SPECIAL, INDIRECT OR
17 * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
18 * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
19 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR PERFORMANCE
20 * OF THIS SOFTWARE.
21 */
22
Dave Airlieab2c0672009-12-04 10:55:24 +100023#ifndef _DRM_DP_HELPER_H_
24#define _DRM_DP_HELPER_H_
Keith Packarda4fc5ed2009-04-07 16:16:42 -070025
Daniel Vetter1a644cd2012-10-18 15:32:40 +020026#include <linux/delay.h>
Thierry Reding80664f72019-10-21 16:34:25 +020027#include <linux/i2c.h>
28#include <linux/types.h>
Oleg Vasileve5b92772020-04-24 18:20:51 +053029#include <drm/drm_connector.h>
Jesse Barnes9f0e7ff42010-10-07 16:01:14 -070030
Ville Syrjälä7af655b2020-09-04 14:53:49 +030031struct drm_device;
32
Adam Jacksona477f4f2012-09-20 16:42:44 -040033/*
34 * Unless otherwise noted, all values are from the DP 1.1a spec. Note that
35 * DP and DPCD versions are independent. Differences from 1.0 are not noted,
36 * 1.0 devices basically don't exist in the wild.
37 *
38 * Abbreviations, in chronological order:
39 *
40 * eDP: Embedded DisplayPort version 1
41 * DPI: DisplayPort Interoperability Guideline v1.1a
42 * 1.2: DisplayPort 1.2
Dave Airlie3c8a0922014-05-02 11:05:21 +100043 * MST: Multistream Transport - part of DP 1.2a
Adam Jacksona477f4f2012-09-20 16:42:44 -040044 *
45 * 1.2 formally includes both eDP and DPI definitions.
46 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -070047
Ville Syrjälä508882f2019-07-18 17:50:42 +030048/* MSA (Main Stream Attribute) MISC bits (as MISC1<<8|MISC0) */
49#define DP_MSA_MISC_SYNC_CLOCK (1 << 0)
50#define DP_MSA_MISC_INTERLACE_VTOTAL_EVEN (1 << 8)
51#define DP_MSA_MISC_STEREO_NO_3D (0 << 9)
52#define DP_MSA_MISC_STEREO_PROG_RIGHT_EYE (1 << 9)
53#define DP_MSA_MISC_STEREO_PROG_LEFT_EYE (3 << 9)
54/* bits per component for non-RAW */
55#define DP_MSA_MISC_6_BPC (0 << 5)
56#define DP_MSA_MISC_8_BPC (1 << 5)
57#define DP_MSA_MISC_10_BPC (2 << 5)
58#define DP_MSA_MISC_12_BPC (3 << 5)
59#define DP_MSA_MISC_16_BPC (4 << 5)
60/* bits per component for RAW */
61#define DP_MSA_MISC_RAW_6_BPC (1 << 5)
62#define DP_MSA_MISC_RAW_7_BPC (2 << 5)
63#define DP_MSA_MISC_RAW_8_BPC (3 << 5)
64#define DP_MSA_MISC_RAW_10_BPC (4 << 5)
65#define DP_MSA_MISC_RAW_12_BPC (5 << 5)
66#define DP_MSA_MISC_RAW_14_BPC (6 << 5)
67#define DP_MSA_MISC_RAW_16_BPC (7 << 5)
68/* pixel encoding/colorimetry format */
69#define _DP_MSA_MISC_COLOR(misc1_7, misc0_21, misc0_3, misc0_4) \
70 ((misc1_7) << 15 | (misc0_4) << 4 | (misc0_3) << 3 | ((misc0_21) << 1))
71#define DP_MSA_MISC_COLOR_RGB _DP_MSA_MISC_COLOR(0, 0, 0, 0)
72#define DP_MSA_MISC_COLOR_CEA_RGB _DP_MSA_MISC_COLOR(0, 0, 1, 0)
73#define DP_MSA_MISC_COLOR_RGB_WIDE_FIXED _DP_MSA_MISC_COLOR(0, 3, 0, 0)
74#define DP_MSA_MISC_COLOR_RGB_WIDE_FLOAT _DP_MSA_MISC_COLOR(0, 3, 0, 1)
75#define DP_MSA_MISC_COLOR_Y_ONLY _DP_MSA_MISC_COLOR(1, 0, 0, 0)
76#define DP_MSA_MISC_COLOR_RAW _DP_MSA_MISC_COLOR(1, 1, 0, 0)
77#define DP_MSA_MISC_COLOR_YCBCR_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 1, 0)
78#define DP_MSA_MISC_COLOR_YCBCR_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 1, 1)
79#define DP_MSA_MISC_COLOR_YCBCR_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 1, 0)
80#define DP_MSA_MISC_COLOR_YCBCR_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 1, 1)
81#define DP_MSA_MISC_COLOR_XVYCC_422_BT601 _DP_MSA_MISC_COLOR(0, 1, 0, 0)
82#define DP_MSA_MISC_COLOR_XVYCC_422_BT709 _DP_MSA_MISC_COLOR(0, 1, 0, 1)
83#define DP_MSA_MISC_COLOR_XVYCC_444_BT601 _DP_MSA_MISC_COLOR(0, 2, 0, 0)
84#define DP_MSA_MISC_COLOR_XVYCC_444_BT709 _DP_MSA_MISC_COLOR(0, 2, 0, 1)
85#define DP_MSA_MISC_COLOR_OPRGB _DP_MSA_MISC_COLOR(0, 0, 1, 1)
86#define DP_MSA_MISC_COLOR_DCI_P3 _DP_MSA_MISC_COLOR(0, 3, 1, 0)
87#define DP_MSA_MISC_COLOR_COLOR_PROFILE _DP_MSA_MISC_COLOR(0, 3, 1, 1)
88#define DP_MSA_MISC_COLOR_VSC_SDP (1 << 14)
89
Simon Farnsworth1d002fa2015-02-10 18:38:08 +000090#define DP_AUX_MAX_PAYLOAD_BYTES 16
91
Thierry Reding6b27f7f2013-12-16 17:01:29 +010092#define DP_AUX_I2C_WRITE 0x0
93#define DP_AUX_I2C_READ 0x1
Ville Syrjälä2b712be2015-08-27 17:23:26 +030094#define DP_AUX_I2C_WRITE_STATUS_UPDATE 0x2
Thierry Reding6b27f7f2013-12-16 17:01:29 +010095#define DP_AUX_I2C_MOT 0x4
96#define DP_AUX_NATIVE_WRITE 0x8
97#define DP_AUX_NATIVE_READ 0x9
Keith Packarda4fc5ed2009-04-07 16:16:42 -070098
Thierry Reding6b27f7f2013-12-16 17:01:29 +010099#define DP_AUX_NATIVE_REPLY_ACK (0x0 << 0)
100#define DP_AUX_NATIVE_REPLY_NACK (0x1 << 0)
101#define DP_AUX_NATIVE_REPLY_DEFER (0x2 << 0)
102#define DP_AUX_NATIVE_REPLY_MASK (0x3 << 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700103
Thierry Reding6b27f7f2013-12-16 17:01:29 +0100104#define DP_AUX_I2C_REPLY_ACK (0x0 << 2)
105#define DP_AUX_I2C_REPLY_NACK (0x1 << 2)
106#define DP_AUX_I2C_REPLY_DEFER (0x2 << 2)
107#define DP_AUX_I2C_REPLY_MASK (0x3 << 2)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700108
Jani Nikula6e570292020-09-18 14:40:16 +0300109/* DPCD Field Address Mapping */
110
111/* Receiver Capability */
Alex Deucher5801ead2009-11-24 13:32:59 -0500112#define DP_DPCD_REV 0x000
Matt Atwood05970172018-05-04 15:17:59 -0700113# define DP_DPCD_REV_10 0x10
114# define DP_DPCD_REV_11 0x11
115# define DP_DPCD_REV_12 0x12
116# define DP_DPCD_REV_13 0x13
117# define DP_DPCD_REV_14 0x14
Dave Airlie746c1aa2009-12-08 07:07:28 +1000118
Alex Deucher5801ead2009-11-24 13:32:59 -0500119#define DP_MAX_LINK_RATE 0x001
120
121#define DP_MAX_LANE_COUNT 0x002
122# define DP_MAX_LANE_COUNT_MASK 0x1f
Adam Jacksona477f4f2012-09-20 16:42:44 -0400123# define DP_TPS3_SUPPORTED (1 << 6) /* 1.2 */
Alex Deucher5801ead2009-11-24 13:32:59 -0500124# define DP_ENHANCED_FRAME_CAP (1 << 7)
125
126#define DP_MAX_DOWNSPREAD 0x003
Enric Balletbo i Serra56c5da02016-05-02 09:54:23 +0200127# define DP_MAX_DOWNSPREAD_0_5 (1 << 0)
Jani Nikula7d569272020-09-18 14:40:17 +0300128# define DP_STREAM_REGENERATION_STATUS_CAP (1 << 1) /* 2.0 */
Alex Deucher5801ead2009-11-24 13:32:59 -0500129# define DP_NO_AUX_HANDSHAKE_LINK_TRAINING (1 << 6)
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800130# define DP_TPS4_SUPPORTED (1 << 7)
Alex Deucher5801ead2009-11-24 13:32:59 -0500131
132#define DP_NORP 0x004
133
134#define DP_DOWNSTREAMPORT_PRESENT 0x005
135# define DP_DWN_STRM_PORT_PRESENT (1 << 0)
136# define DP_DWN_STRM_PORT_TYPE_MASK 0x06
Jani Nikula3d2e4232013-09-27 14:48:41 +0300137# define DP_DWN_STRM_PORT_TYPE_DP (0 << 1)
138# define DP_DWN_STRM_PORT_TYPE_ANALOG (1 << 1)
139# define DP_DWN_STRM_PORT_TYPE_TMDS (2 << 1)
140# define DP_DWN_STRM_PORT_TYPE_OTHER (3 << 1)
Alex Deucher5801ead2009-11-24 13:32:59 -0500141# define DP_FORMAT_CONVERSION (1 << 3)
Adam Jacksona477f4f2012-09-20 16:42:44 -0400142# define DP_DETAILED_CAP_INFO_AVAILABLE (1 << 4) /* DPI */
Alex Deucher5801ead2009-11-24 13:32:59 -0500143
144#define DP_MAIN_LINK_CHANNEL_CODING 0x006
Thierry Reding99c830b2019-10-21 16:34:28 +0200145# define DP_CAP_ANSI_8B10B (1 << 0)
Jani Nikula7d569272020-09-18 14:40:17 +0300146# define DP_CAP_ANSI_128B132B (1 << 1) /* 2.0 */
Alex Deucher5801ead2009-11-24 13:32:59 -0500147
Adam Jacksonde44d972012-05-14 16:05:46 -0400148#define DP_DOWN_STREAM_PORT_COUNT 0x007
Adam Jacksone89861d2012-09-18 10:58:48 -0400149# define DP_PORT_COUNT_MASK 0x0f
Adam Jacksona477f4f2012-09-20 16:42:44 -0400150# define DP_MSA_TIMING_PAR_IGNORED (1 << 6) /* eDP */
Adam Jacksone89861d2012-09-18 10:58:48 -0400151# define DP_OUI_SUPPORT (1 << 7)
152
Jani Nikula94746752015-02-27 13:10:38 +0200153#define DP_RECEIVE_PORT_0_CAP_0 0x008
154# define DP_LOCAL_EDID_PRESENT (1 << 1)
155# define DP_ASSOCIATED_TO_PRECEDING_PORT (1 << 2)
156
157#define DP_RECEIVE_PORT_0_BUFFER_SIZE 0x009
158
159#define DP_RECEIVE_PORT_1_CAP_0 0x00a
160#define DP_RECEIVE_PORT_1_BUFFER_SIZE 0x00b
161
Adam Jacksona477f4f2012-09-20 16:42:44 -0400162#define DP_I2C_SPEED_CAP 0x00c /* DPI */
Adam Jacksone89861d2012-09-18 10:58:48 -0400163# define DP_I2C_SPEED_1K 0x01
164# define DP_I2C_SPEED_5K 0x02
165# define DP_I2C_SPEED_10K 0x04
166# define DP_I2C_SPEED_100K 0x08
167# define DP_I2C_SPEED_400K 0x10
168# define DP_I2C_SPEED_1M 0x20
Adam Jacksonde44d972012-05-14 16:05:46 -0400169
Adam Jacksona477f4f2012-09-20 16:42:44 -0400170#define DP_EDP_CONFIGURATION_CAP 0x00d /* XXX 1.2? */
Jani Nikula94746752015-02-27 13:10:38 +0200171# define DP_ALTERNATE_SCRAMBLER_RESET_CAP (1 << 0)
172# define DP_FRAMING_CHANGE_CAP (1 << 1)
Sonika Jindale045d202015-02-19 13:16:44 +0530173# define DP_DPCD_DISPLAY_CONTROL_CAPABLE (1 << 3) /* edp v1.2 or higher */
Jani Nikulabd5da992015-02-25 14:46:51 +0200174
Matt Atwood0aeb35e2018-07-23 14:27:34 -0700175#define DP_TRAINING_AUX_RD_INTERVAL 0x00e /* XXX 1.2? */
176# define DP_TRAINING_AUX_RD_MASK 0x7F /* DP 1.3 */
177# define DP_EXTENDED_RECEIVER_CAP_FIELD_PRESENT (1 << 7) /* DP 1.3 */
Alex Deucher428c4b52011-05-20 04:34:25 -0400178
Jani Nikula94746752015-02-27 13:10:38 +0200179#define DP_ADAPTER_CAP 0x00f /* 1.2 */
180# define DP_FORCE_LOAD_SENSE_CAP (1 << 0)
181# define DP_ALTERNATE_I2C_PATTERN_CAP (1 << 1)
182
Jani Nikulabd5da992015-02-25 14:46:51 +0200183#define DP_SUPPORTED_LINK_RATES 0x010 /* eDP 1.4 */
184# define DP_MAX_SUPPORTED_RATES 8 /* 16-bit little-endian */
185
Adam Jacksone89861d2012-09-18 10:58:48 -0400186/* Multiple stream transport */
Dave Airlie3c8a0922014-05-02 11:05:21 +1000187#define DP_FAUX_CAP 0x020 /* 1.2 */
188# define DP_FAUX_CAP_1 (1 << 0)
189
Jani Nikula7d569272020-09-18 14:40:17 +0300190#define DP_SINK_VIDEO_FALLBACK_FORMATS 0x020 /* 2.0 */
191# define DP_FALLBACK_1024x768_60HZ_24BPP (1 << 0)
192# define DP_FALLBACK_1280x720_60HZ_24BPP (1 << 1)
193# define DP_FALLBACK_1920x1080_60HZ_24BPP (1 << 2)
194
Adam Jacksona477f4f2012-09-20 16:42:44 -0400195#define DP_MSTM_CAP 0x021 /* 1.2 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400196# define DP_MST_CAP (1 << 0)
Jani Nikula7d569272020-09-18 14:40:17 +0300197# define DP_SINGLE_STREAM_SIDEBAND_MSG (1 << 1) /* 2.0 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400198
Jani Nikula94746752015-02-27 13:10:38 +0200199#define DP_NUMBER_OF_AUDIO_ENDPOINTS 0x022 /* 1.2 */
200
201/* AV_SYNC_DATA_BLOCK 1.2 */
202#define DP_AV_GRANULARITY 0x023
203# define DP_AG_FACTOR_MASK (0xf << 0)
204# define DP_AG_FACTOR_3MS (0 << 0)
205# define DP_AG_FACTOR_2MS (1 << 0)
206# define DP_AG_FACTOR_1MS (2 << 0)
207# define DP_AG_FACTOR_500US (3 << 0)
208# define DP_AG_FACTOR_200US (4 << 0)
209# define DP_AG_FACTOR_100US (5 << 0)
210# define DP_AG_FACTOR_10US (6 << 0)
211# define DP_AG_FACTOR_1US (7 << 0)
212# define DP_VG_FACTOR_MASK (0xf << 4)
213# define DP_VG_FACTOR_3MS (0 << 4)
214# define DP_VG_FACTOR_2MS (1 << 4)
215# define DP_VG_FACTOR_1MS (2 << 4)
216# define DP_VG_FACTOR_500US (3 << 4)
217# define DP_VG_FACTOR_200US (4 << 4)
218# define DP_VG_FACTOR_100US (5 << 4)
219
220#define DP_AUD_DEC_LAT0 0x024
221#define DP_AUD_DEC_LAT1 0x025
222
223#define DP_AUD_PP_LAT0 0x026
224#define DP_AUD_PP_LAT1 0x027
225
226#define DP_VID_INTER_LAT 0x028
227
228#define DP_VID_PROG_LAT 0x029
229
230#define DP_REP_LAT 0x02a
231
232#define DP_AUD_DEL_INS0 0x02b
233#define DP_AUD_DEL_INS1 0x02c
234#define DP_AUD_DEL_INS2 0x02d
235/* End of AV_SYNC_DATA_BLOCK */
236
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200237#define DP_RECEIVER_ALPM_CAP 0x02e /* eDP 1.4 */
238# define DP_ALPM_CAP (1 << 0)
239
240#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP 0x02f /* eDP 1.4 */
241# define DP_AUX_FRAME_SYNC_CAP (1 << 0)
242
Dave Airlie3c8a0922014-05-02 11:05:21 +1000243#define DP_GUID 0x030 /* 1.2 */
244
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700245#define DP_DSC_SUPPORT 0x060 /* DP 1.4 */
246# define DP_DSC_DECOMPRESSION_IS_SUPPORTED (1 << 0)
247
248#define DP_DSC_REV 0x061
249# define DP_DSC_MAJOR_MASK (0xf << 0)
250# define DP_DSC_MINOR_MASK (0xf << 4)
251# define DP_DSC_MAJOR_SHIFT 0
252# define DP_DSC_MINOR_SHIFT 4
253
254#define DP_DSC_RC_BUF_BLK_SIZE 0x062
255# define DP_DSC_RC_BUF_BLK_SIZE_1 0x0
256# define DP_DSC_RC_BUF_BLK_SIZE_4 0x1
257# define DP_DSC_RC_BUF_BLK_SIZE_16 0x2
258# define DP_DSC_RC_BUF_BLK_SIZE_64 0x3
259
260#define DP_DSC_RC_BUF_SIZE 0x063
261
262#define DP_DSC_SLICE_CAP_1 0x064
263# define DP_DSC_1_PER_DP_DSC_SINK (1 << 0)
264# define DP_DSC_2_PER_DP_DSC_SINK (1 << 1)
265# define DP_DSC_4_PER_DP_DSC_SINK (1 << 3)
266# define DP_DSC_6_PER_DP_DSC_SINK (1 << 4)
267# define DP_DSC_8_PER_DP_DSC_SINK (1 << 5)
268# define DP_DSC_10_PER_DP_DSC_SINK (1 << 6)
269# define DP_DSC_12_PER_DP_DSC_SINK (1 << 7)
270
271#define DP_DSC_LINE_BUF_BIT_DEPTH 0x065
272# define DP_DSC_LINE_BUF_BIT_DEPTH_MASK (0xf << 0)
273# define DP_DSC_LINE_BUF_BIT_DEPTH_9 0x0
274# define DP_DSC_LINE_BUF_BIT_DEPTH_10 0x1
275# define DP_DSC_LINE_BUF_BIT_DEPTH_11 0x2
276# define DP_DSC_LINE_BUF_BIT_DEPTH_12 0x3
277# define DP_DSC_LINE_BUF_BIT_DEPTH_13 0x4
278# define DP_DSC_LINE_BUF_BIT_DEPTH_14 0x5
279# define DP_DSC_LINE_BUF_BIT_DEPTH_15 0x6
280# define DP_DSC_LINE_BUF_BIT_DEPTH_16 0x7
281# define DP_DSC_LINE_BUF_BIT_DEPTH_8 0x8
282
283#define DP_DSC_BLK_PREDICTION_SUPPORT 0x066
284# define DP_DSC_BLK_PREDICTION_IS_SUPPORTED (1 << 0)
285
286#define DP_DSC_MAX_BITS_PER_PIXEL_LOW 0x067 /* eDP 1.4 */
287
288#define DP_DSC_MAX_BITS_PER_PIXEL_HI 0x068 /* eDP 1.4 */
Manasi Navareffddc432018-10-30 17:19:18 -0700289# define DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK (0x3 << 0)
290# define DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT 8
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700291
292#define DP_DSC_DEC_COLOR_FORMAT_CAP 0x069
293# define DP_DSC_RGB (1 << 0)
294# define DP_DSC_YCbCr444 (1 << 1)
295# define DP_DSC_YCbCr422_Simple (1 << 2)
296# define DP_DSC_YCbCr422_Native (1 << 3)
297# define DP_DSC_YCbCr420_Native (1 << 4)
298
299#define DP_DSC_DEC_COLOR_DEPTH_CAP 0x06A
300# define DP_DSC_8_BPC (1 << 1)
301# define DP_DSC_10_BPC (1 << 2)
302# define DP_DSC_12_BPC (1 << 3)
303
304#define DP_DSC_PEAK_THROUGHPUT 0x06B
305# define DP_DSC_THROUGHPUT_MODE_0_MASK (0xf << 0)
306# define DP_DSC_THROUGHPUT_MODE_0_SHIFT 0
Rodrigo Siqueira78373002020-04-29 14:41:42 -0400307# define DP_DSC_THROUGHPUT_MODE_0_UNSUPPORTED 0
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700308# define DP_DSC_THROUGHPUT_MODE_0_340 (1 << 0)
309# define DP_DSC_THROUGHPUT_MODE_0_400 (2 << 0)
310# define DP_DSC_THROUGHPUT_MODE_0_450 (3 << 0)
311# define DP_DSC_THROUGHPUT_MODE_0_500 (4 << 0)
312# define DP_DSC_THROUGHPUT_MODE_0_550 (5 << 0)
313# define DP_DSC_THROUGHPUT_MODE_0_600 (6 << 0)
314# define DP_DSC_THROUGHPUT_MODE_0_650 (7 << 0)
315# define DP_DSC_THROUGHPUT_MODE_0_700 (8 << 0)
316# define DP_DSC_THROUGHPUT_MODE_0_750 (9 << 0)
317# define DP_DSC_THROUGHPUT_MODE_0_800 (10 << 0)
318# define DP_DSC_THROUGHPUT_MODE_0_850 (11 << 0)
319# define DP_DSC_THROUGHPUT_MODE_0_900 (12 << 0)
320# define DP_DSC_THROUGHPUT_MODE_0_950 (13 << 0)
321# define DP_DSC_THROUGHPUT_MODE_0_1000 (14 << 0)
Rodrigo Siqueira843cd322019-10-21 15:03:53 +0000322# define DP_DSC_THROUGHPUT_MODE_0_170 (15 << 0) /* 1.4a */
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700323# define DP_DSC_THROUGHPUT_MODE_1_MASK (0xf << 4)
324# define DP_DSC_THROUGHPUT_MODE_1_SHIFT 4
Rodrigo Siqueira78373002020-04-29 14:41:42 -0400325# define DP_DSC_THROUGHPUT_MODE_1_UNSUPPORTED 0
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700326# define DP_DSC_THROUGHPUT_MODE_1_340 (1 << 4)
327# define DP_DSC_THROUGHPUT_MODE_1_400 (2 << 4)
328# define DP_DSC_THROUGHPUT_MODE_1_450 (3 << 4)
329# define DP_DSC_THROUGHPUT_MODE_1_500 (4 << 4)
330# define DP_DSC_THROUGHPUT_MODE_1_550 (5 << 4)
331# define DP_DSC_THROUGHPUT_MODE_1_600 (6 << 4)
332# define DP_DSC_THROUGHPUT_MODE_1_650 (7 << 4)
333# define DP_DSC_THROUGHPUT_MODE_1_700 (8 << 4)
334# define DP_DSC_THROUGHPUT_MODE_1_750 (9 << 4)
335# define DP_DSC_THROUGHPUT_MODE_1_800 (10 << 4)
336# define DP_DSC_THROUGHPUT_MODE_1_850 (11 << 4)
337# define DP_DSC_THROUGHPUT_MODE_1_900 (12 << 4)
338# define DP_DSC_THROUGHPUT_MODE_1_950 (13 << 4)
339# define DP_DSC_THROUGHPUT_MODE_1_1000 (14 << 4)
Nikola Cornijd7cd0e02019-04-15 17:31:44 -0400340# define DP_DSC_THROUGHPUT_MODE_1_170 (15 << 4)
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700341
342#define DP_DSC_MAX_SLICE_WIDTH 0x06C
Manasi Navareffddc432018-10-30 17:19:18 -0700343#define DP_DSC_MIN_SLICE_WIDTH_VALUE 2560
344#define DP_DSC_SLICE_WIDTH_MULTIPLIER 320
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700345
346#define DP_DSC_SLICE_CAP_2 0x06D
347# define DP_DSC_16_PER_DP_DSC_SINK (1 << 0)
348# define DP_DSC_20_PER_DP_DSC_SINK (1 << 1)
349# define DP_DSC_24_PER_DP_DSC_SINK (1 << 2)
350
351#define DP_DSC_BITS_PER_PIXEL_INC 0x06F
352# define DP_DSC_BITS_PER_PIXEL_1_16 0x0
353# define DP_DSC_BITS_PER_PIXEL_1_8 0x1
354# define DP_DSC_BITS_PER_PIXEL_1_4 0x2
355# define DP_DSC_BITS_PER_PIXEL_1_2 0x3
356# define DP_DSC_BITS_PER_PIXEL_1 0x4
357
Adam Jacksona477f4f2012-09-20 16:42:44 -0400358#define DP_PSR_SUPPORT 0x070 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700359# define DP_PSR_IS_SUPPORTED 1
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200360# define DP_PSR2_IS_SUPPORTED 2 /* eDP 1.4 */
José Roberto de Souzac5fe4732018-03-16 18:38:28 -0700361# define DP_PSR2_WITH_Y_COORD_IS_SUPPORTED 3 /* eDP 1.4a */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200362
Adam Jacksona477f4f2012-09-20 16:42:44 -0400363#define DP_PSR_CAPS 0x071 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700364# define DP_PSR_NO_TRAIN_ON_EXIT 1
365# define DP_PSR_SETUP_TIME_330 (0 << 1)
366# define DP_PSR_SETUP_TIME_275 (1 << 1)
367# define DP_PSR_SETUP_TIME_220 (2 << 1)
368# define DP_PSR_SETUP_TIME_165 (3 << 1)
369# define DP_PSR_SETUP_TIME_110 (4 << 1)
370# define DP_PSR_SETUP_TIME_55 (5 << 1)
371# define DP_PSR_SETUP_TIME_0 (6 << 1)
372# define DP_PSR_SETUP_TIME_MASK (7 << 1)
373# define DP_PSR_SETUP_TIME_SHIFT 1
Nagaraju, Vathsalad0ce9062017-01-02 17:00:54 +0530374# define DP_PSR2_SU_Y_COORDINATE_REQUIRED (1 << 4) /* eDP 1.4a */
375# define DP_PSR2_SU_GRANULARITY_REQUIRED (1 << 5) /* eDP 1.4b */
José Roberto de Souza71b15622018-12-03 16:34:01 -0800376
377#define DP_PSR2_SU_X_GRANULARITY 0x072 /* eDP 1.4b */
378#define DP_PSR2_SU_Y_GRANULARITY 0x074 /* eDP 1.4b */
379
Adam Jacksone89861d2012-09-18 10:58:48 -0400380/*
381 * 0x80-0x8f describe downstream port capabilities, but there are two layouts
382 * based on whether DP_DETAILED_CAP_INFO_AVAILABLE was set. If it was not,
383 * each port's descriptor is one byte wide. If it was set, each port's is
384 * four bytes wide, starting with the one byte from the base info. As of
385 * DP interop v1.1a only VGA defines additional detail.
386 */
387
388/* offset 0 */
389#define DP_DOWNSTREAM_PORT_0 0x80
390# define DP_DS_PORT_TYPE_MASK (7 << 0)
391# define DP_DS_PORT_TYPE_DP 0
392# define DP_DS_PORT_TYPE_VGA 1
393# define DP_DS_PORT_TYPE_DVI 2
394# define DP_DS_PORT_TYPE_HDMI 3
395# define DP_DS_PORT_TYPE_NON_EDID 4
Mika Kahola69b1e002016-09-09 14:10:47 +0300396# define DP_DS_PORT_TYPE_DP_DUALMODE 5
397# define DP_DS_PORT_TYPE_WIRELESS 6
Adam Jacksone89861d2012-09-18 10:58:48 -0400398# define DP_DS_PORT_HPD (1 << 3)
Ville Syrjälä7af655b2020-09-04 14:53:49 +0300399# define DP_DS_NON_EDID_MASK (0xf << 4)
400# define DP_DS_NON_EDID_720x480i_60 (1 << 4)
401# define DP_DS_NON_EDID_720x480i_50 (2 << 4)
402# define DP_DS_NON_EDID_1920x1080i_60 (3 << 4)
403# define DP_DS_NON_EDID_1920x1080i_50 (4 << 4)
404# define DP_DS_NON_EDID_1280x720_60 (5 << 4)
405# define DP_DS_NON_EDID_1280x720_50 (7 << 4)
Adam Jacksone89861d2012-09-18 10:58:48 -0400406/* offset 1 for VGA is maximum megapixels per second / 8 */
Ville Syrjälä57d6a682020-09-04 14:53:40 +0300407/* offset 1 for DVI/HDMI is maximum TMDS clock in Mbps / 2.5 */
408/* offset 2 for VGA/DVI/HDMI */
Mika Kahola8fedf082016-09-09 14:10:48 +0300409# define DP_DS_MAX_BPC_MASK (3 << 0)
410# define DP_DS_8BPC 0
411# define DP_DS_10BPC 1
412# define DP_DS_12BPC 2
413# define DP_DS_16BPC 3
Ankit Nautiyalce32a622020-12-18 16:07:12 +0530414/* HDMI2.1 PCON FRL CONFIGURATION */
415# define DP_PCON_MAX_FRL_BW (7 << 2)
416# define DP_PCON_MAX_0GBPS (0 << 2)
417# define DP_PCON_MAX_9GBPS (1 << 2)
418# define DP_PCON_MAX_18GBPS (2 << 2)
419# define DP_PCON_MAX_24GBPS (3 << 2)
420# define DP_PCON_MAX_32GBPS (4 << 2)
421# define DP_PCON_MAX_40GBPS (5 << 2)
422# define DP_PCON_MAX_48GBPS (6 << 2)
423# define DP_PCON_SOURCE_CTL_MODE (1 << 5)
424
Ville Syrjälä57d6a682020-09-04 14:53:40 +0300425/* offset 3 for DVI */
426# define DP_DS_DVI_DUAL_LINK (1 << 1)
427# define DP_DS_DVI_HIGH_COLOR_DEPTH (1 << 2)
428/* offset 3 for HDMI */
429# define DP_DS_HDMI_FRAME_SEQ_TO_FRAME_PACK (1 << 0)
Ville Syrjälä2ef8d0f2020-09-04 14:53:53 +0300430# define DP_DS_HDMI_YCBCR422_PASS_THROUGH (1 << 1)
431# define DP_DS_HDMI_YCBCR420_PASS_THROUGH (1 << 2)
432# define DP_DS_HDMI_YCBCR444_TO_422_CONV (1 << 3)
433# define DP_DS_HDMI_YCBCR444_TO_420_CONV (1 << 4)
Adam Jacksone89861d2012-09-18 10:58:48 -0400434
Ankit Nautiyal07c9b862020-12-18 16:07:15 +0530435/*
436 * VESA DP-to-HDMI PCON Specification adds caps for colorspace
437 * conversion in DFP cap DPCD 83h. Sec6.1 Table-3.
438 * Based on the available support the source can enable
439 * color conversion by writing into PROTOCOL_COVERTER_CONTROL_2
440 * DPCD 3052h.
441 */
442# define DP_DS_HDMI_BT601_RGB_YCBCR_CONV (1 << 5)
443# define DP_DS_HDMI_BT709_RGB_YCBCR_CONV (1 << 6)
444# define DP_DS_HDMI_BT2020_RGB_YCBCR_CONV (1 << 7)
445
Oleg Vasileve5124752019-08-29 14:48:48 +0300446#define DP_MAX_DOWNSTREAM_PORTS 0x10
447
Anusha Srivatsa45640052018-02-14 11:28:18 -0800448/* DP Forward error Correction Registers */
449#define DP_FEC_CAPABILITY 0x090 /* 1.4 */
450# define DP_FEC_CAPABLE (1 << 0)
451# define DP_FEC_UNCORR_BLK_ERROR_COUNT_CAP (1 << 1)
452# define DP_FEC_CORR_BLK_ERROR_COUNT_CAP (1 << 2)
453# define DP_FEC_BIT_ERROR_COUNT_CAP (1 << 3)
454
Ankit Nautiyale2e16da2020-12-22 17:50:27 +0200455/* DP-HDMI2.1 PCON DSC ENCODER SUPPORT */
456#define DP_PCON_DSC_ENCODER_CAP_SIZE 0xC /* 0x9E - 0x92 */
457#define DP_PCON_DSC_ENCODER 0x092
458# define DP_PCON_DSC_ENCODER_SUPPORTED (1 << 0)
459# define DP_PCON_DSC_PPS_ENC_OVERRIDE (1 << 1)
460
461/* DP-HDMI2.1 PCON DSC Version */
462#define DP_PCON_DSC_VERSION 0x093
463# define DP_PCON_DSC_MAJOR_MASK (0xF << 0)
464# define DP_PCON_DSC_MINOR_MASK (0xF << 4)
465# define DP_PCON_DSC_MAJOR_SHIFT 0
466# define DP_PCON_DSC_MINOR_SHIFT 4
467
468/* DP-HDMI2.1 PCON DSC RC Buffer block size */
469#define DP_PCON_DSC_RC_BUF_BLK_INFO 0x094
470# define DP_PCON_DSC_RC_BUF_BLK_SIZE (0x3 << 0)
471# define DP_PCON_DSC_RC_BUF_BLK_1KB 0
472# define DP_PCON_DSC_RC_BUF_BLK_4KB 1
473# define DP_PCON_DSC_RC_BUF_BLK_16KB 2
474# define DP_PCON_DSC_RC_BUF_BLK_64KB 3
475
476/* DP-HDMI2.1 PCON DSC RC Buffer size */
477#define DP_PCON_DSC_RC_BUF_SIZE 0x095
478
479/* DP-HDMI2.1 PCON DSC Slice capabilities-1 */
480#define DP_PCON_DSC_SLICE_CAP_1 0x096
481# define DP_PCON_DSC_1_PER_DSC_ENC (0x1 << 0)
482# define DP_PCON_DSC_2_PER_DSC_ENC (0x1 << 1)
483# define DP_PCON_DSC_4_PER_DSC_ENC (0x1 << 3)
484# define DP_PCON_DSC_6_PER_DSC_ENC (0x1 << 4)
485# define DP_PCON_DSC_8_PER_DSC_ENC (0x1 << 5)
486# define DP_PCON_DSC_10_PER_DSC_ENC (0x1 << 6)
487# define DP_PCON_DSC_12_PER_DSC_ENC (0x1 << 7)
488
489#define DP_PCON_DSC_BUF_BIT_DEPTH 0x097
490# define DP_PCON_DSC_BIT_DEPTH_MASK (0xF << 0)
491# define DP_PCON_DSC_DEPTH_9_BITS 0
492# define DP_PCON_DSC_DEPTH_10_BITS 1
493# define DP_PCON_DSC_DEPTH_11_BITS 2
494# define DP_PCON_DSC_DEPTH_12_BITS 3
495# define DP_PCON_DSC_DEPTH_13_BITS 4
496# define DP_PCON_DSC_DEPTH_14_BITS 5
497# define DP_PCON_DSC_DEPTH_15_BITS 6
498# define DP_PCON_DSC_DEPTH_16_BITS 7
499# define DP_PCON_DSC_DEPTH_8_BITS 8
500
501#define DP_PCON_DSC_BLOCK_PREDICTION 0x098
502# define DP_PCON_DSC_BLOCK_PRED_SUPPORT (0x1 << 0)
503
504#define DP_PCON_DSC_ENC_COLOR_FMT_CAP 0x099
505# define DP_PCON_DSC_ENC_RGB (0x1 << 0)
506# define DP_PCON_DSC_ENC_YUV444 (0x1 << 1)
507# define DP_PCON_DSC_ENC_YUV422_S (0x1 << 2)
508# define DP_PCON_DSC_ENC_YUV422_N (0x1 << 3)
509# define DP_PCON_DSC_ENC_YUV420_N (0x1 << 4)
510
511#define DP_PCON_DSC_ENC_COLOR_DEPTH_CAP 0x09A
512# define DP_PCON_DSC_ENC_8BPC (0x1 << 1)
513# define DP_PCON_DSC_ENC_10BPC (0x1 << 2)
514# define DP_PCON_DSC_ENC_12BPC (0x1 << 3)
515
516#define DP_PCON_DSC_MAX_SLICE_WIDTH 0x09B
517
518/* DP-HDMI2.1 PCON DSC Slice capabilities-2 */
519#define DP_PCON_DSC_SLICE_CAP_2 0x09C
520# define DP_PCON_DSC_16_PER_DSC_ENC (0x1 << 0)
521# define DP_PCON_DSC_20_PER_DSC_ENC (0x1 << 1)
522# define DP_PCON_DSC_24_PER_DSC_ENC (0x1 << 2)
523
524/* DP-HDMI2.1 PCON HDMI TX Encoder Bits/pixel increment */
525#define DP_PCON_DSC_BPP_INCR 0x09E
526# define DP_PCON_DSC_BPP_INCR_MASK (0x7 << 0)
527# define DP_PCON_DSC_ONE_16TH_BPP 0
528# define DP_PCON_DSC_ONE_8TH_BPP 1
529# define DP_PCON_DSC_ONE_4TH_BPP 2
530# define DP_PCON_DSC_ONE_HALF_BPP 3
531# define DP_PCON_DSC_ONE_BPP 4
532
Nikola Cornijf4464892019-04-17 19:07:08 -0400533/* DP Extended DSC Capabilities */
534#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_0 0x0a0 /* DP 1.4a SCR */
535#define DP_DSC_BRANCH_OVERALL_THROUGHPUT_1 0x0a1
536#define DP_DSC_BRANCH_MAX_LINE_WIDTH 0x0a2
537
Jani Nikula6e570292020-09-18 14:40:16 +0300538/* Link Configuration */
Alex Deucher5801ead2009-11-24 13:32:59 -0500539#define DP_LINK_BW_SET 0x100
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200540# define DP_LINK_RATE_TABLE 0x00 /* eDP 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541# define DP_LINK_BW_1_62 0x06
542# define DP_LINK_BW_2_7 0x0a
Adam Jacksona477f4f2012-09-20 16:42:44 -0400543# define DP_LINK_BW_5_4 0x14 /* 1.2 */
Manasi Navaree0bd8782018-01-22 14:43:10 -0800544# define DP_LINK_BW_8_1 0x1e /* 1.4 */
Jani Nikula7d569272020-09-18 14:40:17 +0300545# define DP_LINK_BW_10 0x01 /* 2.0 128b/132b Link Layer */
546# define DP_LINK_BW_13_5 0x04 /* 2.0 128b/132b Link Layer */
547# define DP_LINK_BW_20 0x02 /* 2.0 128b/132b Link Layer */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548
Alex Deucher5801ead2009-11-24 13:32:59 -0500549#define DP_LANE_COUNT_SET 0x101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700550# define DP_LANE_COUNT_MASK 0x0f
551# define DP_LANE_COUNT_ENHANCED_FRAME_EN (1 << 7)
552
Alex Deucher5801ead2009-11-24 13:32:59 -0500553#define DP_TRAINING_PATTERN_SET 0x102
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700554# define DP_TRAINING_PATTERN_DISABLE 0
555# define DP_TRAINING_PATTERN_1 1
556# define DP_TRAINING_PATTERN_2 2
Adam Jacksona477f4f2012-09-20 16:42:44 -0400557# define DP_TRAINING_PATTERN_3 3 /* 1.2 */
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800558# define DP_TRAINING_PATTERN_4 7 /* 1.4 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559# define DP_TRAINING_PATTERN_MASK 0x3
Manasi Navare41d2f5f2018-01-22 14:43:11 -0800560# define DP_TRAINING_PATTERN_MASK_1_4 0xf
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700561
Jani Nikula94746752015-02-27 13:10:38 +0200562/* DPCD 1.1 only. For DPCD >= 1.2 see per-lane DP_LINK_QUAL_LANEn_SET */
563# define DP_LINK_QUAL_PATTERN_11_DISABLE (0 << 2)
564# define DP_LINK_QUAL_PATTERN_11_D10_2 (1 << 2)
565# define DP_LINK_QUAL_PATTERN_11_ERROR_RATE (2 << 2)
566# define DP_LINK_QUAL_PATTERN_11_PRBS7 (3 << 2)
567# define DP_LINK_QUAL_PATTERN_11_MASK (3 << 2)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700568
569# define DP_RECOVERED_CLOCK_OUT_EN (1 << 4)
570# define DP_LINK_SCRAMBLING_DISABLE (1 << 5)
571
572# define DP_SYMBOL_ERROR_COUNT_BOTH (0 << 6)
573# define DP_SYMBOL_ERROR_COUNT_DISPARITY (1 << 6)
574# define DP_SYMBOL_ERROR_COUNT_SYMBOL (2 << 6)
575# define DP_SYMBOL_ERROR_COUNT_MASK (3 << 6)
576
577#define DP_TRAINING_LANE0_SET 0x103
578#define DP_TRAINING_LANE1_SET 0x104
579#define DP_TRAINING_LANE2_SET 0x105
580#define DP_TRAINING_LANE3_SET 0x106
581
582# define DP_TRAIN_VOLTAGE_SWING_MASK 0x3
583# define DP_TRAIN_VOLTAGE_SWING_SHIFT 0
584# define DP_TRAIN_MAX_SWING_REACHED (1 << 2)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530585# define DP_TRAIN_VOLTAGE_SWING_LEVEL_0 (0 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530586# define DP_TRAIN_VOLTAGE_SWING_LEVEL_1 (1 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530587# define DP_TRAIN_VOLTAGE_SWING_LEVEL_2 (2 << 0)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530588# define DP_TRAIN_VOLTAGE_SWING_LEVEL_3 (3 << 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589
590# define DP_TRAIN_PRE_EMPHASIS_MASK (3 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530591# define DP_TRAIN_PRE_EMPH_LEVEL_0 (0 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530592# define DP_TRAIN_PRE_EMPH_LEVEL_1 (1 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530593# define DP_TRAIN_PRE_EMPH_LEVEL_2 (2 << 3)
Sonika Jindal0504cd12014-08-08 16:23:40 +0530594# define DP_TRAIN_PRE_EMPH_LEVEL_3 (3 << 3)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700595
596# define DP_TRAIN_PRE_EMPHASIS_SHIFT 3
597# define DP_TRAIN_MAX_PRE_EMPHASIS_REACHED (1 << 5)
598
Jani Nikula7d569272020-09-18 14:40:17 +0300599# define DP_TX_FFE_PRESET_VALUE_MASK (0xf << 0) /* 2.0 128b/132b Link Layer */
600
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700601#define DP_DOWNSPREAD_CTRL 0x107
602# define DP_SPREAD_AMP_0_5 (1 << 4)
Adam Jacksona477f4f2012-09-20 16:42:44 -0400603# define DP_MSA_TIMING_PAR_IGNORE_EN (1 << 7) /* eDP */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700604
605#define DP_MAIN_LINK_CHANNEL_CODING_SET 0x108
606# define DP_SET_ANSI_8B10B (1 << 0)
Jani Nikula7d569272020-09-18 14:40:17 +0300607# define DP_SET_ANSI_128B132B (1 << 1)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608
Adam Jacksona477f4f2012-09-20 16:42:44 -0400609#define DP_I2C_SPEED_CONTROL_STATUS 0x109 /* DPI */
Adam Jacksone89861d2012-09-18 10:58:48 -0400610/* bitmask as for DP_I2C_SPEED_CAP */
611
Adam Jacksona477f4f2012-09-20 16:42:44 -0400612#define DP_EDP_CONFIGURATION_SET 0x10a /* XXX 1.2? */
Jani Nikula94746752015-02-27 13:10:38 +0200613# define DP_ALTERNATE_SCRAMBLER_RESET_ENABLE (1 << 0)
614# define DP_FRAMING_CHANGE_ENABLE (1 << 1)
615# define DP_PANEL_SELF_TEST_ENABLE (1 << 7)
616
617#define DP_LINK_QUAL_LANE0_SET 0x10b /* DPCD >= 1.2 */
618#define DP_LINK_QUAL_LANE1_SET 0x10c
619#define DP_LINK_QUAL_LANE2_SET 0x10d
620#define DP_LINK_QUAL_LANE3_SET 0x10e
621# define DP_LINK_QUAL_PATTERN_DISABLE 0
622# define DP_LINK_QUAL_PATTERN_D10_2 1
623# define DP_LINK_QUAL_PATTERN_ERROR_RATE 2
624# define DP_LINK_QUAL_PATTERN_PRBS7 3
625# define DP_LINK_QUAL_PATTERN_80BIT_CUSTOM 4
Jani Nikula7d569272020-09-18 14:40:17 +0300626# define DP_LINK_QUAL_PATTERN_CP2520_PAT_1 5
627# define DP_LINK_QUAL_PATTERN_CP2520_PAT_2 6
628# define DP_LINK_QUAL_PATTERN_CP2520_PAT_3 7
629/* DP 2.0 UHBR10, UHBR13.5, UHBR20 */
630# define DP_LINK_QUAL_PATTERN_128B132B_TPS1 0x08
631# define DP_LINK_QUAL_PATTERN_128B132B_TPS2 0x10
632# define DP_LINK_QUAL_PATTERN_PRSBS9 0x18
633# define DP_LINK_QUAL_PATTERN_PRSBS11 0x20
634# define DP_LINK_QUAL_PATTERN_PRSBS15 0x28
635# define DP_LINK_QUAL_PATTERN_PRSBS23 0x30
636# define DP_LINK_QUAL_PATTERN_PRSBS31 0x38
637# define DP_LINK_QUAL_PATTERN_CUSTOM 0x40
638# define DP_LINK_QUAL_PATTERN_SQUARE 0x48
Jani Nikula94746752015-02-27 13:10:38 +0200639
640#define DP_TRAINING_LANE0_1_SET2 0x10f
641#define DP_TRAINING_LANE2_3_SET2 0x110
642# define DP_LANE02_POST_CURSOR2_SET_MASK (3 << 0)
643# define DP_LANE02_MAX_POST_CURSOR2_REACHED (1 << 2)
644# define DP_LANE13_POST_CURSOR2_SET_MASK (3 << 4)
645# define DP_LANE13_MAX_POST_CURSOR2_REACHED (1 << 6)
Adam Jacksone89861d2012-09-18 10:58:48 -0400646
Adam Jacksona477f4f2012-09-20 16:42:44 -0400647#define DP_MSTM_CTRL 0x111 /* 1.2 */
Adam Jacksone89861d2012-09-18 10:58:48 -0400648# define DP_MST_EN (1 << 0)
649# define DP_UP_REQ_EN (1 << 1)
650# define DP_UPSTREAM_IS_SRC (1 << 2)
651
Jani Nikula94746752015-02-27 13:10:38 +0200652#define DP_AUDIO_DELAY0 0x112 /* 1.2 */
653#define DP_AUDIO_DELAY1 0x113
654#define DP_AUDIO_DELAY2 0x114
655
Jani Nikulabd5da992015-02-25 14:46:51 +0200656#define DP_LINK_RATE_SET 0x115 /* eDP 1.4 */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200657# define DP_LINK_RATE_SET_SHIFT 0
658# define DP_LINK_RATE_SET_MASK (7 << 0)
659
660#define DP_RECEIVER_ALPM_CONFIG 0x116 /* eDP 1.4 */
661# define DP_ALPM_ENABLE (1 << 0)
662# define DP_ALPM_LOCK_ERROR_IRQ_HPD_ENABLE (1 << 1)
663
664#define DP_SINK_DEVICE_AUX_FRAME_SYNC_CONF 0x117 /* eDP 1.4 */
665# define DP_AUX_FRAME_SYNC_ENABLE (1 << 0)
666# define DP_IRQ_HPD_ENABLE (1 << 1)
Sonika Jindale045d202015-02-19 13:16:44 +0530667
Jani Nikula94746752015-02-27 13:10:38 +0200668#define DP_UPSTREAM_DEVICE_DP_PWR_NEED 0x118 /* 1.2 */
669# define DP_PWR_NOT_NEEDED (1 << 0)
670
Anusha Srivatsa45640052018-02-14 11:28:18 -0800671#define DP_FEC_CONFIGURATION 0x120 /* 1.4 */
672# define DP_FEC_READY (1 << 0)
673# define DP_FEC_ERR_COUNT_SEL_MASK (7 << 1)
674# define DP_FEC_ERR_COUNT_DIS (0 << 1)
675# define DP_FEC_UNCORR_BLK_ERROR_COUNT (1 << 1)
676# define DP_FEC_CORR_BLK_ERROR_COUNT (2 << 1)
677# define DP_FEC_BIT_ERROR_COUNT (3 << 1)
678# define DP_FEC_LANE_SELECT_MASK (3 << 4)
679# define DP_FEC_LANE_0_SELECT (0 << 4)
680# define DP_FEC_LANE_1_SELECT (1 << 4)
681# define DP_FEC_LANE_2_SELECT (2 << 4)
682# define DP_FEC_LANE_3_SELECT (3 << 4)
683
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200684#define DP_AUX_FRAME_SYNC_VALUE 0x15c /* eDP 1.4 */
685# define DP_AUX_FRAME_SYNC_VALID (1 << 0)
686
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700687#define DP_DSC_ENABLE 0x160 /* DP 1.4 */
Manasi Navareffddc432018-10-30 17:19:18 -0700688# define DP_DECOMPRESSION_EN (1 << 0)
Navare, Manasi Dab6a46e2017-04-03 15:51:10 -0700689
Adam Jacksona477f4f2012-09-20 16:42:44 -0400690#define DP_PSR_EN_CFG 0x170 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700691# define DP_PSR_ENABLE (1 << 0)
692# define DP_PSR_MAIN_LINK_ACTIVE (1 << 1)
693# define DP_PSR_CRC_VERIFICATION (1 << 2)
694# define DP_PSR_FRAME_CAPTURE (1 << 3)
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200695# define DP_PSR_SELECTIVE_UPDATE (1 << 4)
696# define DP_PSR_IRQ_HPD_WITH_CRC_ERRORS (1 << 5)
José Roberto de Souza4f212e42018-03-28 15:30:37 -0700697# define DP_PSR_ENABLE_PSR2 (1 << 6) /* eDP 1.4a */
Ben Widawskyb73fe582011-10-04 15:16:48 -0700698
Dave Airlie3c8a0922014-05-02 11:05:21 +1000699#define DP_ADAPTER_CTRL 0x1a0
700# define DP_ADAPTER_CTRL_FORCE_LOAD_SENSE (1 << 0)
701
702#define DP_BRANCH_DEVICE_CTRL 0x1a1
703# define DP_BRANCH_DEVICE_IRQ_HPD (1 << 0)
704
705#define DP_PAYLOAD_ALLOCATE_SET 0x1c0
706#define DP_PAYLOAD_ALLOCATE_START_TIME_SLOT 0x1c1
707#define DP_PAYLOAD_ALLOCATE_TIME_SLOT_COUNT 0x1c2
708
Jani Nikula6e570292020-09-18 14:40:16 +0300709/* Link/Sink Device Status */
Adam Jacksone89861d2012-09-18 10:58:48 -0400710#define DP_SINK_COUNT 0x200
Adam Jacksonda131a42012-09-20 16:42:45 -0400711/* prior to 1.2 bit 7 was reserved mbz */
712# define DP_GET_SINK_COUNT(x) ((((x) & 0x80) >> 1) | ((x) & 0x3f))
Adam Jacksone89861d2012-09-18 10:58:48 -0400713# define DP_SINK_CP_READY (1 << 6)
714
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700715#define DP_DEVICE_SERVICE_IRQ_VECTOR 0x201
716# define DP_REMOTE_CONTROL_COMMAND_PENDING (1 << 0)
717# define DP_AUTOMATED_TEST_REQUEST (1 << 1)
718# define DP_CP_IRQ (1 << 2)
Dave Airlie3c8a0922014-05-02 11:05:21 +1000719# define DP_MCCS_IRQ (1 << 3)
720# define DP_DOWN_REP_MSG_RDY (1 << 4) /* 1.2 MST */
721# define DP_UP_REQ_MSG_RDY (1 << 5) /* 1.2 MST */
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700722# define DP_SINK_SPECIFIC_IRQ (1 << 6)
723
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700724#define DP_LANE0_1_STATUS 0x202
725#define DP_LANE2_3_STATUS 0x203
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700726# define DP_LANE_CR_DONE (1 << 0)
727# define DP_LANE_CHANNEL_EQ_DONE (1 << 1)
728# define DP_LANE_SYMBOL_LOCKED (1 << 2)
729
Alex Deucher5801ead2009-11-24 13:32:59 -0500730#define DP_CHANNEL_EQ_BITS (DP_LANE_CR_DONE | \
731 DP_LANE_CHANNEL_EQ_DONE | \
732 DP_LANE_SYMBOL_LOCKED)
733
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700734#define DP_LANE_ALIGN_STATUS_UPDATED 0x204
735
736#define DP_INTERLANE_ALIGN_DONE (1 << 0)
737#define DP_DOWNSTREAM_PORT_STATUS_CHANGED (1 << 6)
738#define DP_LINK_STATUS_UPDATED (1 << 7)
739
740#define DP_SINK_STATUS 0x205
Jani Nikula7d569272020-09-18 14:40:17 +0300741# define DP_RECEIVE_PORT_0_STATUS (1 << 0)
742# define DP_RECEIVE_PORT_1_STATUS (1 << 1)
743# define DP_STREAM_REGENERATION_STATUS (1 << 2) /* 2.0 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700744
745#define DP_ADJUST_REQUEST_LANE0_1 0x206
746#define DP_ADJUST_REQUEST_LANE2_3 0x207
Alex Deucher5801ead2009-11-24 13:32:59 -0500747# define DP_ADJUST_VOLTAGE_SWING_LANE0_MASK 0x03
748# define DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT 0
749# define DP_ADJUST_PRE_EMPHASIS_LANE0_MASK 0x0c
750# define DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT 2
751# define DP_ADJUST_VOLTAGE_SWING_LANE1_MASK 0x30
752# define DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT 4
753# define DP_ADJUST_PRE_EMPHASIS_LANE1_MASK 0xc0
754# define DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700755
Jani Nikula7d569272020-09-18 14:40:17 +0300756/* DP 2.0 128b/132b Link Layer */
757# define DP_ADJUST_TX_FFE_PRESET_LANE0_MASK (0xf << 0)
758# define DP_ADJUST_TX_FFE_PRESET_LANE0_SHIFT 0
759# define DP_ADJUST_TX_FFE_PRESET_LANE1_MASK (0xf << 4)
760# define DP_ADJUST_TX_FFE_PRESET_LANE1_SHIFT 4
761
Dave Airlieac58fff2017-04-19 13:15:18 -0400762#define DP_ADJUST_REQUEST_POST_CURSOR2 0x20c
Thierry Reding79465e02019-10-21 16:34:31 +0200763# define DP_ADJUST_POST_CURSOR2_LANE0_MASK 0x03
764# define DP_ADJUST_POST_CURSOR2_LANE0_SHIFT 0
765# define DP_ADJUST_POST_CURSOR2_LANE1_MASK 0x0c
766# define DP_ADJUST_POST_CURSOR2_LANE1_SHIFT 2
767# define DP_ADJUST_POST_CURSOR2_LANE2_MASK 0x30
768# define DP_ADJUST_POST_CURSOR2_LANE2_SHIFT 4
769# define DP_ADJUST_POST_CURSOR2_LANE3_MASK 0xc0
770# define DP_ADJUST_POST_CURSOR2_LANE3_SHIFT 6
Dave Airlieac58fff2017-04-19 13:15:18 -0400771
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700772#define DP_TEST_REQUEST 0x218
773# define DP_TEST_LINK_TRAINING (1 << 0)
Todd Previtefe3c7032013-10-04 12:59:03 -0700774# define DP_TEST_LINK_VIDEO_PATTERN (1 << 1)
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700775# define DP_TEST_LINK_EDID_READ (1 << 2)
776# define DP_TEST_LINK_PHY_TEST_PATTERN (1 << 3) /* DPCD >= 1.1 */
Todd Previtefe3c7032013-10-04 12:59:03 -0700777# define DP_TEST_LINK_FAUX_PATTERN (1 << 4) /* DPCD >= 1.2 */
Chandan Uddaraju45815d02019-01-28 14:58:53 -0800778# define DP_TEST_LINK_AUDIO_PATTERN (1 << 5) /* DPCD >= 1.2 */
779# define DP_TEST_LINK_AUDIO_DISABLED_VIDEO (1 << 6) /* DPCD >= 1.2 */
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700780
781#define DP_TEST_LINK_RATE 0x219
782# define DP_LINK_RATE_162 (0x6)
783# define DP_LINK_RATE_27 (0xa)
784
785#define DP_TEST_LANE_COUNT 0x220
786
787#define DP_TEST_PATTERN 0x221
Manasi Navare08b79f62017-01-20 19:09:29 -0800788# define DP_NO_TEST_PATTERN 0x0
789# define DP_COLOR_RAMP 0x1
790# define DP_BLACK_AND_WHITE_VERTICAL_LINES 0x2
791# define DP_COLOR_SQUARE 0x3
792
793#define DP_TEST_H_TOTAL_HI 0x222
794#define DP_TEST_H_TOTAL_LO 0x223
795
796#define DP_TEST_V_TOTAL_HI 0x224
797#define DP_TEST_V_TOTAL_LO 0x225
798
799#define DP_TEST_H_START_HI 0x226
800#define DP_TEST_H_START_LO 0x227
801
802#define DP_TEST_V_START_HI 0x228
803#define DP_TEST_V_START_LO 0x229
804
805#define DP_TEST_HSYNC_HI 0x22A
806# define DP_TEST_HSYNC_POLARITY (1 << 7)
807# define DP_TEST_HSYNC_WIDTH_HI_MASK (127 << 0)
808#define DP_TEST_HSYNC_WIDTH_LO 0x22B
809
810#define DP_TEST_VSYNC_HI 0x22C
811# define DP_TEST_VSYNC_POLARITY (1 << 7)
812# define DP_TEST_VSYNC_WIDTH_HI_MASK (127 << 0)
813#define DP_TEST_VSYNC_WIDTH_LO 0x22D
814
815#define DP_TEST_H_WIDTH_HI 0x22E
816#define DP_TEST_H_WIDTH_LO 0x22F
817
818#define DP_TEST_V_HEIGHT_HI 0x230
819#define DP_TEST_V_HEIGHT_LO 0x231
820
821#define DP_TEST_MISC0 0x232
822# define DP_TEST_SYNC_CLOCK (1 << 0)
823# define DP_TEST_COLOR_FORMAT_MASK (3 << 1)
824# define DP_TEST_COLOR_FORMAT_SHIFT 1
825# define DP_COLOR_FORMAT_RGB (0 << 1)
826# define DP_COLOR_FORMAT_YCbCr422 (1 << 1)
827# define DP_COLOR_FORMAT_YCbCr444 (2 << 1)
Chandan Uddaraju45815d02019-01-28 14:58:53 -0800828# define DP_TEST_DYNAMIC_RANGE_VESA (0 << 3)
Manasi Navare08b79f62017-01-20 19:09:29 -0800829# define DP_TEST_DYNAMIC_RANGE_CEA (1 << 3)
830# define DP_TEST_YCBCR_COEFFICIENTS (1 << 4)
831# define DP_YCBCR_COEFFICIENTS_ITU601 (0 << 4)
832# define DP_YCBCR_COEFFICIENTS_ITU709 (1 << 4)
833# define DP_TEST_BIT_DEPTH_MASK (7 << 5)
834# define DP_TEST_BIT_DEPTH_SHIFT 5
835# define DP_TEST_BIT_DEPTH_6 (0 << 5)
836# define DP_TEST_BIT_DEPTH_8 (1 << 5)
837# define DP_TEST_BIT_DEPTH_10 (2 << 5)
838# define DP_TEST_BIT_DEPTH_12 (3 << 5)
839# define DP_TEST_BIT_DEPTH_16 (4 << 5)
840
841#define DP_TEST_MISC1 0x233
842# define DP_TEST_REFRESH_DENOMINATOR (1 << 0)
843# define DP_TEST_INTERLACED (1 << 1)
844
845#define DP_TEST_REFRESH_RATE_NUMERATOR 0x234
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700846
Dave Airlieac58fff2017-04-19 13:15:18 -0400847#define DP_TEST_MISC0 0x232
848
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200849#define DP_TEST_CRC_R_CR 0x240
850#define DP_TEST_CRC_G_Y 0x242
851#define DP_TEST_CRC_B_CB 0x244
852
853#define DP_TEST_SINK_MISC 0x246
Rodrigo Viviad9dc912014-09-16 19:18:12 -0400854# define DP_TEST_CRC_SUPPORTED (1 << 5)
Rodrigo Vivi90a217002015-07-23 16:34:58 -0700855# define DP_TEST_COUNT_MASK 0xf
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200856
Animesh Manna8811d9e2020-03-16 16:07:53 +0530857#define DP_PHY_TEST_PATTERN 0x248
Animesh Manna4342f832020-03-16 16:07:54 +0530858# define DP_PHY_TEST_PATTERN_SEL_MASK 0x7
859# define DP_PHY_TEST_PATTERN_NONE 0x0
860# define DP_PHY_TEST_PATTERN_D10_2 0x1
861# define DP_PHY_TEST_PATTERN_ERROR_COUNT 0x2
862# define DP_PHY_TEST_PATTERN_PRBS7 0x3
863# define DP_PHY_TEST_PATTERN_80BIT_CUSTOM 0x4
864# define DP_PHY_TEST_PATTERN_CP2520 0x5
865
866#define DP_TEST_HBR2_SCRAMBLER_RESET 0x24A
Dave Airlieac58fff2017-04-19 13:15:18 -0400867#define DP_TEST_80BIT_CUSTOM_PATTERN_7_0 0x250
868#define DP_TEST_80BIT_CUSTOM_PATTERN_15_8 0x251
869#define DP_TEST_80BIT_CUSTOM_PATTERN_23_16 0x252
870#define DP_TEST_80BIT_CUSTOM_PATTERN_31_24 0x253
871#define DP_TEST_80BIT_CUSTOM_PATTERN_39_32 0x254
872#define DP_TEST_80BIT_CUSTOM_PATTERN_47_40 0x255
873#define DP_TEST_80BIT_CUSTOM_PATTERN_55_48 0x256
874#define DP_TEST_80BIT_CUSTOM_PATTERN_63_56 0x257
875#define DP_TEST_80BIT_CUSTOM_PATTERN_71_64 0x258
876#define DP_TEST_80BIT_CUSTOM_PATTERN_79_72 0x259
877
Jesse Barnesa60f0e32011-10-20 15:09:17 -0700878#define DP_TEST_RESPONSE 0x260
879# define DP_TEST_ACK (1 << 0)
880# define DP_TEST_NAK (1 << 1)
881# define DP_TEST_EDID_CHECKSUM_WRITE (1 << 2)
882
Jingoo Han073ea2a2014-05-07 20:44:51 +0900883#define DP_TEST_EDID_CHECKSUM 0x261
884
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200885#define DP_TEST_SINK 0x270
Rodrigo Viviad9dc912014-09-16 19:18:12 -0400886# define DP_TEST_SINK_START (1 << 0)
Chandan Uddaraju45815d02019-01-28 14:58:53 -0800887#define DP_TEST_AUDIO_MODE 0x271
888#define DP_TEST_AUDIO_PATTERN_TYPE 0x272
889#define DP_TEST_AUDIO_PERIOD_CH1 0x273
890#define DP_TEST_AUDIO_PERIOD_CH2 0x274
891#define DP_TEST_AUDIO_PERIOD_CH3 0x275
892#define DP_TEST_AUDIO_PERIOD_CH4 0x276
893#define DP_TEST_AUDIO_PERIOD_CH5 0x277
894#define DP_TEST_AUDIO_PERIOD_CH6 0x278
895#define DP_TEST_AUDIO_PERIOD_CH7 0x279
896#define DP_TEST_AUDIO_PERIOD_CH8 0x27A
Rodrigo Vivia25eebb2014-01-14 16:21:49 -0200897
Anusha Srivatsa45640052018-02-14 11:28:18 -0800898#define DP_FEC_STATUS 0x280 /* 1.4 */
899# define DP_FEC_DECODE_EN_DETECTED (1 << 0)
900# define DP_FEC_DECODE_DIS_DETECTED (1 << 1)
901
902#define DP_FEC_ERROR_COUNT_LSB 0x0281 /* 1.4 */
903
904#define DP_FEC_ERROR_COUNT_MSB 0x0282 /* 1.4 */
905# define DP_FEC_ERROR_COUNT_MASK 0x7F
906# define DP_FEC_ERR_COUNT_VALID (1 << 7)
907
Dave Airlie3c8a0922014-05-02 11:05:21 +1000908#define DP_PAYLOAD_TABLE_UPDATE_STATUS 0x2c0 /* 1.2 MST */
909# define DP_PAYLOAD_TABLE_UPDATED (1 << 0)
910# define DP_PAYLOAD_ACT_HANDLED (1 << 1)
911
912#define DP_VC_PAYLOAD_ID_SLOT_1 0x2c1 /* 1.2 MST */
913/* up to ID_SLOT_63 at 0x2ff */
914
Jani Nikula6e570292020-09-18 14:40:16 +0300915/* Source Device-specific */
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400916#define DP_SOURCE_OUI 0x300
Jani Nikula6e570292020-09-18 14:40:16 +0300917
918/* Sink Device-specific */
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400919#define DP_SINK_OUI 0x400
Jani Nikula6e570292020-09-18 14:40:16 +0300920
921/* Branch Device-specific */
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400922#define DP_BRANCH_OUI 0x500
Mika Kahola266d7832016-09-09 14:10:51 +0300923#define DP_BRANCH_ID 0x503
Dave Airlieac58fff2017-04-19 13:15:18 -0400924#define DP_BRANCH_REVISION_START 0x509
Mika Kahola0e390a32016-09-09 14:10:53 +0300925#define DP_BRANCH_HW_REV 0x509
Mika Kahola1a2724f2016-09-09 14:10:54 +0300926#define DP_BRANCH_SW_REV 0x50A
Adam Jackson86c3c3b2012-05-14 16:05:45 -0400927
Jani Nikula6e570292020-09-18 14:40:16 +0300928/* Link/Sink Device Power Control */
Alex Deucher1a66c952009-11-20 19:40:13 -0500929#define DP_SET_POWER 0x600
Alex Deucher5801ead2009-11-24 13:32:59 -0500930# define DP_SET_POWER_D0 0x1
931# define DP_SET_POWER_D3 0x2
Thierry Reding516c0f72013-12-09 11:47:55 +0100932# define DP_SET_POWER_MASK 0x3
Dhinakaran Pandiyane26612a2017-08-11 11:10:08 -0700933# define DP_SET_POWER_D3_AUX_ON 0x5
Alex Deucher1a66c952009-11-20 19:40:13 -0500934
Jani Nikula6e570292020-09-18 14:40:16 +0300935/* eDP-specific */
Jani Nikulabd5da992015-02-25 14:46:51 +0200936#define DP_EDP_DPCD_REV 0x700 /* eDP 1.2 */
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200937# define DP_EDP_11 0x00
938# define DP_EDP_12 0x01
939# define DP_EDP_13 0x02
940# define DP_EDP_14 0x03
Manasi Navare4c953d02018-10-08 17:23:51 -0700941# define DP_EDP_14a 0x04 /* eDP 1.4a */
942# define DP_EDP_14b 0x05 /* eDP 1.4b */
Sonika Jindale045d202015-02-19 13:16:44 +0530943
Jani Nikula0e712442015-02-25 14:46:53 +0200944#define DP_EDP_GENERAL_CAP_1 0x701
Jani Nikula36af4ca2015-10-29 11:03:08 +0200945# define DP_EDP_TCON_BACKLIGHT_ADJUSTMENT_CAP (1 << 0)
946# define DP_EDP_BACKLIGHT_PIN_ENABLE_CAP (1 << 1)
947# define DP_EDP_BACKLIGHT_AUX_ENABLE_CAP (1 << 2)
948# define DP_EDP_PANEL_SELF_TEST_PIN_ENABLE_CAP (1 << 3)
949# define DP_EDP_PANEL_SELF_TEST_AUX_ENABLE_CAP (1 << 4)
950# define DP_EDP_FRC_ENABLE_CAP (1 << 5)
951# define DP_EDP_COLOR_ENGINE_CAP (1 << 6)
952# define DP_EDP_SET_POWER_CAP (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200953
954#define DP_EDP_BACKLIGHT_ADJUSTMENT_CAP 0x702
Jani Nikula36af4ca2015-10-29 11:03:08 +0200955# define DP_EDP_BACKLIGHT_BRIGHTNESS_PWM_PIN_CAP (1 << 0)
956# define DP_EDP_BACKLIGHT_BRIGHTNESS_AUX_SET_CAP (1 << 1)
957# define DP_EDP_BACKLIGHT_BRIGHTNESS_BYTE_COUNT (1 << 2)
958# define DP_EDP_BACKLIGHT_AUX_PWM_PRODUCT_CAP (1 << 3)
959# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_CAP (1 << 4)
960# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_CAP (1 << 5)
961# define DP_EDP_DYNAMIC_BACKLIGHT_CAP (1 << 6)
962# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_CAP (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200963
964#define DP_EDP_GENERAL_CAP_2 0x703
Jani Nikula36af4ca2015-10-29 11:03:08 +0200965# define DP_EDP_OVERDRIVE_ENGINE_ENABLED (1 << 0)
Jani Nikula0e712442015-02-25 14:46:53 +0200966
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200967#define DP_EDP_GENERAL_CAP_3 0x704 /* eDP 1.4 */
Jani Nikula36af4ca2015-10-29 11:03:08 +0200968# define DP_EDP_X_REGION_CAP_MASK (0xf << 0)
969# define DP_EDP_X_REGION_CAP_SHIFT 0
970# define DP_EDP_Y_REGION_CAP_MASK (0xf << 4)
971# define DP_EDP_Y_REGION_CAP_SHIFT 4
Jani Nikula6b1e3f62015-02-27 13:11:14 +0200972
Jani Nikula0e712442015-02-25 14:46:53 +0200973#define DP_EDP_DISPLAY_CONTROL_REGISTER 0x720
Jani Nikula36af4ca2015-10-29 11:03:08 +0200974# define DP_EDP_BACKLIGHT_ENABLE (1 << 0)
975# define DP_EDP_BLACK_VIDEO_ENABLE (1 << 1)
976# define DP_EDP_FRC_ENABLE (1 << 2)
977# define DP_EDP_COLOR_ENGINE_ENABLE (1 << 3)
978# define DP_EDP_VBLANK_BACKLIGHT_UPDATE_ENABLE (1 << 7)
Jani Nikula0e712442015-02-25 14:46:53 +0200979
980#define DP_EDP_BACKLIGHT_MODE_SET_REGISTER 0x721
Jani Nikula36af4ca2015-10-29 11:03:08 +0200981# define DP_EDP_BACKLIGHT_CONTROL_MODE_MASK (3 << 0)
982# define DP_EDP_BACKLIGHT_CONTROL_MODE_PWM (0 << 0)
983# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRESET (1 << 0)
984# define DP_EDP_BACKLIGHT_CONTROL_MODE_DPCD (2 << 0)
985# define DP_EDP_BACKLIGHT_CONTROL_MODE_PRODUCT (3 << 0)
986# define DP_EDP_BACKLIGHT_FREQ_PWM_PIN_PASSTHRU_ENABLE (1 << 2)
987# define DP_EDP_BACKLIGHT_FREQ_AUX_SET_ENABLE (1 << 3)
988# define DP_EDP_DYNAMIC_BACKLIGHT_ENABLE (1 << 4)
989# define DP_EDP_REGIONAL_BACKLIGHT_ENABLE (1 << 5)
990# define DP_EDP_UPDATE_REGION_BRIGHTNESS (1 << 6) /* eDP 1.4 */
Jani Nikula0e712442015-02-25 14:46:53 +0200991
992#define DP_EDP_BACKLIGHT_BRIGHTNESS_MSB 0x722
993#define DP_EDP_BACKLIGHT_BRIGHTNESS_LSB 0x723
994
995#define DP_EDP_PWMGEN_BIT_COUNT 0x724
996#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MIN 0x725
997#define DP_EDP_PWMGEN_BIT_COUNT_CAP_MAX 0x726
Puthikorn Voravootivat77a494a2017-05-23 15:38:04 -0700998# define DP_EDP_PWMGEN_BIT_COUNT_MASK (0x1f << 0)
Jani Nikula0e712442015-02-25 14:46:53 +0200999
1000#define DP_EDP_BACKLIGHT_CONTROL_STATUS 0x727
1001
1002#define DP_EDP_BACKLIGHT_FREQ_SET 0x728
Puthikorn Voravootivat77a494a2017-05-23 15:38:04 -07001003# define DP_EDP_BACKLIGHT_FREQ_BASE_KHZ 27000
Jani Nikula0e712442015-02-25 14:46:53 +02001004
1005#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MSB 0x72a
1006#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_MID 0x72b
1007#define DP_EDP_BACKLIGHT_FREQ_CAP_MIN_LSB 0x72c
1008
1009#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MSB 0x72d
1010#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_MID 0x72e
1011#define DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB 0x72f
1012
1013#define DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET 0x732
1014#define DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET 0x733
1015
Jani Nikula6b1e3f62015-02-27 13:11:14 +02001016#define DP_EDP_REGIONAL_BACKLIGHT_BASE 0x740 /* eDP 1.4 */
1017#define DP_EDP_REGIONAL_BACKLIGHT_0 0x741 /* eDP 1.4 */
1018
Jani Nikula6e570292020-09-18 14:40:16 +03001019/* Sideband MSG Buffers */
Dave Airlie3c8a0922014-05-02 11:05:21 +10001020#define DP_SIDEBAND_MSG_DOWN_REQ_BASE 0x1000 /* 1.2 MST */
1021#define DP_SIDEBAND_MSG_UP_REP_BASE 0x1200 /* 1.2 MST */
1022#define DP_SIDEBAND_MSG_DOWN_REP_BASE 0x1400 /* 1.2 MST */
1023#define DP_SIDEBAND_MSG_UP_REQ_BASE 0x1600 /* 1.2 MST */
1024
Jani Nikula6e570292020-09-18 14:40:16 +03001025/* DPRX Event Status Indicator */
Dave Airlie3c8a0922014-05-02 11:05:21 +10001026#define DP_SINK_COUNT_ESI 0x2002 /* 1.2 */
1027/* 0-5 sink count */
1028# define DP_SINK_COUNT_CP_READY (1 << 6)
1029
1030#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI0 0x2003 /* 1.2 */
1031
1032#define DP_DEVICE_SERVICE_IRQ_VECTOR_ESI1 0x2004 /* 1.2 */
Clint Taylord753e412017-04-20 08:47:43 -07001033# define DP_RX_GTC_MSTR_REQ_STATUS_CHANGE (1 << 0)
1034# define DP_LOCK_ACQUISITION_REQUEST (1 << 1)
1035# define DP_CEC_IRQ (1 << 2)
Dave Airlie3c8a0922014-05-02 11:05:21 +10001036
1037#define DP_LINK_SERVICE_IRQ_VECTOR_ESI0 0x2005 /* 1.2 */
Swati Sharma3ce98012020-12-18 16:07:13 +05301038# define RX_CAP_CHANGED (1 << 0)
1039# define LINK_STATUS_CHANGED (1 << 1)
1040# define STREAM_STATUS_CHANGED (1 << 2)
1041# define HDMI_LINK_STATUS_CHANGED (1 << 3)
1042# define CONNECTED_OFF_ENTRY_REQUESTED (1 << 4)
Dave Airlie3c8a0922014-05-02 11:05:21 +10001043
Adam Jacksona477f4f2012-09-20 16:42:44 -04001044#define DP_PSR_ERROR_STATUS 0x2006 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -07001045# define DP_PSR_LINK_CRC_ERROR (1 << 0)
1046# define DP_PSR_RFB_STORAGE_ERROR (1 << 1)
Jani Nikula6b1e3f62015-02-27 13:11:14 +02001047# define DP_PSR_VSC_SDP_UNCORRECTABLE_ERROR (1 << 2) /* eDP 1.4 */
Ben Widawskyb73fe582011-10-04 15:16:48 -07001048
Adam Jacksona477f4f2012-09-20 16:42:44 -04001049#define DP_PSR_ESI 0x2007 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -07001050# define DP_PSR_CAPS_CHANGE (1 << 0)
1051
Adam Jacksona477f4f2012-09-20 16:42:44 -04001052#define DP_PSR_STATUS 0x2008 /* XXX 1.2? */
Ben Widawskyb73fe582011-10-04 15:16:48 -07001053# define DP_PSR_SINK_INACTIVE 0
1054# define DP_PSR_SINK_ACTIVE_SRC_SYNCED 1
1055# define DP_PSR_SINK_ACTIVE_RFB 2
1056# define DP_PSR_SINK_ACTIVE_SINK_SYNCED 3
1057# define DP_PSR_SINK_ACTIVE_RESYNC 4
1058# define DP_PSR_SINK_INTERNAL_ERROR 7
1059# define DP_PSR_SINK_STATE_MASK 0x07
1060
vathsala nagarajuae59e632017-09-26 15:29:12 +05301061#define DP_SYNCHRONIZATION_LATENCY_IN_SINK 0x2009 /* edp 1.4 */
1062# define DP_MAX_RESYNC_FRAME_COUNT_MASK (0xf << 0)
1063# define DP_MAX_RESYNC_FRAME_COUNT_SHIFT 0
1064# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_MASK (0xf << 4)
1065# define DP_LAST_ACTUAL_SYNCHRONIZATION_LATENCY_SHIFT 4
1066
José Roberto de Souzafe369482018-03-28 15:30:38 -07001067#define DP_LAST_RECEIVED_PSR_SDP 0x200a /* eDP 1.2 */
1068# define DP_PSR_STATE_BIT (1 << 0) /* eDP 1.2 */
1069# define DP_UPDATE_RFB_BIT (1 << 1) /* eDP 1.2 */
1070# define DP_CRC_VALID_BIT (1 << 2) /* eDP 1.2 */
1071# define DP_SU_VALID (1 << 3) /* eDP 1.4 */
1072# define DP_FIRST_SCAN_LINE_SU_REGION (1 << 4) /* eDP 1.4 */
1073# define DP_LAST_SCAN_LINE_SU_REGION (1 << 5) /* eDP 1.4 */
1074# define DP_Y_COORDINATE_VALID (1 << 6) /* eDP 1.4a */
1075
Jani Nikula6b1e3f62015-02-27 13:11:14 +02001076#define DP_RECEIVER_ALPM_STATUS 0x200b /* eDP 1.4 */
1077# define DP_ALPM_LOCK_TIMEOUT_ERROR (1 << 0)
1078
Dhinakaran Pandiyanc673fe72017-09-13 23:21:27 -07001079#define DP_LANE0_1_STATUS_ESI 0x200c /* status same as 0x202 */
1080#define DP_LANE2_3_STATUS_ESI 0x200d /* status same as 0x203 */
1081#define DP_LANE_ALIGN_STATUS_UPDATED_ESI 0x200e /* status same as 0x204 */
1082#define DP_SINK_STATUS_ESI 0x200f /* status same as 0x205 */
1083
Jani Nikula7d569272020-09-18 14:40:17 +03001084/* Extended Receiver Capability: See DP_DPCD_REV for definitions */
Dave Airlieac58fff2017-04-19 13:15:18 -04001085#define DP_DP13_DPCD_REV 0x2200
Dave Airlieac58fff2017-04-19 13:15:18 -04001086
Nagaraju, Vathsalad0ce9062017-01-02 17:00:54 +05301087#define DP_DPRX_FEATURE_ENUMERATION_LIST 0x2210 /* DP 1.3 */
1088# define DP_GTC_CAP (1 << 0) /* DP 1.3 */
1089# define DP_SST_SPLIT_SDP_CAP (1 << 1) /* DP 1.4 */
1090# define DP_AV_SYNC_CAP (1 << 2) /* DP 1.3 */
1091# define DP_VSC_SDP_EXT_FOR_COLORIMETRY_SUPPORTED (1 << 3) /* DP 1.3 */
1092# define DP_VSC_EXT_VESA_SDP_SUPPORTED (1 << 4) /* DP 1.4 */
1093# define DP_VSC_EXT_VESA_SDP_CHAINING_SUPPORTED (1 << 5) /* DP 1.4 */
1094# define DP_VSC_EXT_CEA_SDP_SUPPORTED (1 << 6) /* DP 1.4 */
1095# define DP_VSC_EXT_CEA_SDP_CHAINING_SUPPORTED (1 << 7) /* DP 1.4 */
1096
Jani Nikula7d569272020-09-18 14:40:17 +03001097#define DP_128B132B_SUPPORTED_LINK_RATES 0x2215 /* 2.0 */
1098# define DP_UHBR10 (1 << 0)
1099# define DP_UHBR20 (1 << 1)
1100# define DP_UHBR13_5 (1 << 2)
1101
1102#define DP_128B132B_TRAINING_AUX_RD_INTERVAL 0x2216 /* 2.0 */
1103# define DP_128B132B_TRAINING_AUX_RD_INTERVAL_MASK 0x7f
1104
Jani Nikula6e570292020-09-18 14:40:16 +03001105/* Protocol Converter Extension */
Clint Taylord753e412017-04-20 08:47:43 -07001106/* HDMI CEC tunneling over AUX DP 1.3 section 5.3.3.3.1 DPCD 1.4+ */
1107#define DP_CEC_TUNNELING_CAPABILITY 0x3000
1108# define DP_CEC_TUNNELING_CAPABLE (1 << 0)
1109# define DP_CEC_SNOOPING_CAPABLE (1 << 1)
1110# define DP_CEC_MULTIPLE_LA_CAPABLE (1 << 2)
1111
1112#define DP_CEC_TUNNELING_CONTROL 0x3001
1113# define DP_CEC_TUNNELING_ENABLE (1 << 0)
1114# define DP_CEC_SNOOPING_ENABLE (1 << 1)
1115
1116#define DP_CEC_RX_MESSAGE_INFO 0x3002
1117# define DP_CEC_RX_MESSAGE_LEN_MASK (0xf << 0)
1118# define DP_CEC_RX_MESSAGE_LEN_SHIFT 0
1119# define DP_CEC_RX_MESSAGE_HPD_STATE (1 << 4)
1120# define DP_CEC_RX_MESSAGE_HPD_LOST (1 << 5)
1121# define DP_CEC_RX_MESSAGE_ACKED (1 << 6)
1122# define DP_CEC_RX_MESSAGE_ENDED (1 << 7)
1123
1124#define DP_CEC_TX_MESSAGE_INFO 0x3003
1125# define DP_CEC_TX_MESSAGE_LEN_MASK (0xf << 0)
1126# define DP_CEC_TX_MESSAGE_LEN_SHIFT 0
1127# define DP_CEC_TX_RETRY_COUNT_MASK (0x7 << 4)
1128# define DP_CEC_TX_RETRY_COUNT_SHIFT 4
1129# define DP_CEC_TX_MESSAGE_SEND (1 << 7)
1130
1131#define DP_CEC_TUNNELING_IRQ_FLAGS 0x3004
1132# define DP_CEC_RX_MESSAGE_INFO_VALID (1 << 0)
1133# define DP_CEC_RX_MESSAGE_OVERFLOW (1 << 1)
1134# define DP_CEC_TX_MESSAGE_SENT (1 << 4)
1135# define DP_CEC_TX_LINE_ERROR (1 << 5)
1136# define DP_CEC_TX_ADDRESS_NACK_ERROR (1 << 6)
1137# define DP_CEC_TX_DATA_NACK_ERROR (1 << 7)
1138
1139#define DP_CEC_LOGICAL_ADDRESS_MASK 0x300E /* 0x300F word */
1140# define DP_CEC_LOGICAL_ADDRESS_0 (1 << 0)
1141# define DP_CEC_LOGICAL_ADDRESS_1 (1 << 1)
1142# define DP_CEC_LOGICAL_ADDRESS_2 (1 << 2)
1143# define DP_CEC_LOGICAL_ADDRESS_3 (1 << 3)
1144# define DP_CEC_LOGICAL_ADDRESS_4 (1 << 4)
1145# define DP_CEC_LOGICAL_ADDRESS_5 (1 << 5)
1146# define DP_CEC_LOGICAL_ADDRESS_6 (1 << 6)
1147# define DP_CEC_LOGICAL_ADDRESS_7 (1 << 7)
1148#define DP_CEC_LOGICAL_ADDRESS_MASK_2 0x300F /* 0x300E word */
1149# define DP_CEC_LOGICAL_ADDRESS_8 (1 << 0)
1150# define DP_CEC_LOGICAL_ADDRESS_9 (1 << 1)
1151# define DP_CEC_LOGICAL_ADDRESS_10 (1 << 2)
1152# define DP_CEC_LOGICAL_ADDRESS_11 (1 << 3)
1153# define DP_CEC_LOGICAL_ADDRESS_12 (1 << 4)
1154# define DP_CEC_LOGICAL_ADDRESS_13 (1 << 5)
1155# define DP_CEC_LOGICAL_ADDRESS_14 (1 << 6)
1156# define DP_CEC_LOGICAL_ADDRESS_15 (1 << 7)
1157
1158#define DP_CEC_RX_MESSAGE_BUFFER 0x3010
1159#define DP_CEC_TX_MESSAGE_BUFFER 0x3020
1160#define DP_CEC_MESSAGE_BUFFER_LENGTH 0x10
1161
Ankit Nautiyalce32a622020-12-18 16:07:12 +05301162/* PCON CONFIGURE-1 FRL FOR HDMI SINK */
1163#define DP_PCON_HDMI_LINK_CONFIG_1 0x305A
1164# define DP_PCON_ENABLE_MAX_FRL_BW (7 << 0)
1165# define DP_PCON_ENABLE_MAX_BW_0GBPS 0
1166# define DP_PCON_ENABLE_MAX_BW_9GBPS 1
1167# define DP_PCON_ENABLE_MAX_BW_18GBPS 2
1168# define DP_PCON_ENABLE_MAX_BW_24GBPS 3
1169# define DP_PCON_ENABLE_MAX_BW_32GBPS 4
1170# define DP_PCON_ENABLE_MAX_BW_40GBPS 5
1171# define DP_PCON_ENABLE_MAX_BW_48GBPS 6
1172# define DP_PCON_ENABLE_SOURCE_CTL_MODE (1 << 3)
1173# define DP_PCON_ENABLE_CONCURRENT_LINK (1 << 4)
1174# define DP_PCON_ENABLE_LINK_FRL_MODE (1 << 5)
1175# define DP_PCON_ENABLE_HPD_READY (1 << 6)
1176# define DP_PCON_ENABLE_HDMI_LINK (1 << 7)
1177
1178/* PCON CONFIGURE-2 FRL FOR HDMI SINK */
1179#define DP_PCON_HDMI_LINK_CONFIG_2 0x305B
1180# define DP_PCON_MAX_LINK_BW_MASK (0x3F << 0)
1181# define DP_PCON_FRL_BW_MASK_9GBPS (1 << 0)
1182# define DP_PCON_FRL_BW_MASK_18GBPS (1 << 1)
1183# define DP_PCON_FRL_BW_MASK_24GBPS (1 << 2)
1184# define DP_PCON_FRL_BW_MASK_32GBPS (1 << 3)
1185# define DP_PCON_FRL_BW_MASK_40GBPS (1 << 4)
1186# define DP_PCON_FRL_BW_MASK_48GBPS (1 << 5)
1187# define DP_PCON_FRL_LINK_TRAIN_EXTENDED (1 << 6)
1188
1189/* PCON HDMI LINK STATUS */
1190#define DP_PCON_HDMI_TX_LINK_STATUS 0x303B
1191# define DP_PCON_HDMI_TX_LINK_ACTIVE (1 << 0)
1192# define DP_PCON_FRL_READY (1 << 1)
1193
1194/* PCON HDMI POST FRL STATUS */
1195#define DP_PCON_HDMI_POST_FRL_STATUS 0x3036
1196# define DP_PCON_HDMI_LINK_MODE (1 << 0)
1197# define DP_PCON_HDMI_MODE_TMDS 0
1198# define DP_PCON_HDMI_MODE_FRL 1
1199# define DP_PCON_HDMI_FRL_TRAINED_BW (0x3F << 1)
1200# define DP_PCON_FRL_TRAINED_BW_9GBPS (1 << 1)
1201# define DP_PCON_FRL_TRAINED_BW_18GBPS (1 << 2)
1202# define DP_PCON_FRL_TRAINED_BW_24GBPS (1 << 3)
1203# define DP_PCON_FRL_TRAINED_BW_32GBPS (1 << 4)
1204# define DP_PCON_FRL_TRAINED_BW_40GBPS (1 << 5)
1205# define DP_PCON_FRL_TRAINED_BW_48GBPS (1 << 6)
1206
Ville Syrjäläa77ed902020-09-04 14:53:39 +03001207#define DP_PROTOCOL_CONVERTER_CONTROL_0 0x3050 /* DP 1.3 */
1208# define DP_HDMI_DVI_OUTPUT_CONFIG (1 << 0) /* DP 1.3 */
1209#define DP_PROTOCOL_CONVERTER_CONTROL_1 0x3051 /* DP 1.3 */
1210# define DP_CONVERSION_TO_YCBCR420_ENABLE (1 << 0) /* DP 1.3 */
1211# define DP_HDMI_EDID_PROCESSING_DISABLE (1 << 1) /* DP 1.4 */
1212# define DP_HDMI_AUTONOMOUS_SCRAMBLING_DISABLE (1 << 2) /* DP 1.4 */
1213# define DP_HDMI_FORCE_SCRAMBLING (1 << 3) /* DP 1.4 */
1214#define DP_PROTOCOL_CONVERTER_CONTROL_2 0x3052 /* DP 1.3 */
1215# define DP_CONVERSION_TO_YCBCR422_ENABLE (1 << 0) /* DP 1.3 */
Ankit Nautiyale2e16da2020-12-22 17:50:27 +02001216# define DP_PCON_ENABLE_DSC_ENCODER (1 << 1)
1217# define DP_PCON_ENCODER_PPS_OVERRIDE_MASK (0x3 << 2)
1218# define DP_PCON_ENC_PPS_OVERRIDE_DISABLED 0
1219# define DP_PCON_ENC_PPS_OVERRIDE_EN_PARAMS 1
1220# define DP_PCON_ENC_PPS_OVERRIDE_EN_BUFFER 2
Ankit Nautiyal07c9b862020-12-18 16:07:15 +05301221# define DP_CONVERSION_RGB_YCBCR_MASK (7 << 4)
1222# define DP_CONVERSION_BT601_RGB_YCBCR_ENABLE (1 << 4)
1223# define DP_CONVERSION_BT709_RGB_YCBCR_ENABLE (1 << 5)
1224# define DP_CONVERSION_BT2020_RGB_YCBCR_ENABLE (1 << 6)
Ville Syrjäläa77ed902020-09-04 14:53:39 +03001225
Swati Sharma3ce98012020-12-18 16:07:13 +05301226/* PCON Downstream HDMI ERROR Status per Lane */
1227#define DP_PCON_HDMI_ERROR_STATUS_LN0 0x3037
1228#define DP_PCON_HDMI_ERROR_STATUS_LN1 0x3038
1229#define DP_PCON_HDMI_ERROR_STATUS_LN2 0x3039
1230#define DP_PCON_HDMI_ERROR_STATUS_LN3 0x303A
1231# define DP_PCON_HDMI_ERROR_COUNT_MASK (0x7 << 0)
1232# define DP_PCON_HDMI_ERROR_COUNT_THREE_PLUS (1 << 0)
1233# define DP_PCON_HDMI_ERROR_COUNT_TEN_PLUS (1 << 1)
1234# define DP_PCON_HDMI_ERROR_COUNT_HUNDRED_PLUS (1 << 2)
1235
Ankit Nautiyale2e16da2020-12-22 17:50:27 +02001236/* PCON HDMI CONFIG PPS Override Buffer
1237 * Valid Offsets to be added to Base : 0-127
1238 */
1239#define DP_PCON_HDMI_PPS_OVERRIDE_BASE 0x3100
1240
1241/* PCON HDMI CONFIG PPS Override Parameter: Slice height
1242 * Offset-0 8LSBs of the Slice height.
1243 * Offset-1 8MSBs of the Slice height.
1244 */
1245#define DP_PCON_HDMI_PPS_OVRD_SLICE_HEIGHT 0x3180
1246
1247/* PCON HDMI CONFIG PPS Override Parameter: Slice width
1248 * Offset-0 8LSBs of the Slice width.
1249 * Offset-1 8MSBs of the Slice width.
1250 */
1251#define DP_PCON_HDMI_PPS_OVRD_SLICE_WIDTH 0x3182
1252
1253/* PCON HDMI CONFIG PPS Override Parameter: bits_per_pixel
1254 * Offset-0 8LSBs of the bits_per_pixel.
1255 * Offset-1 2MSBs of the bits_per_pixel.
1256 */
1257#define DP_PCON_HDMI_PPS_OVRD_BPP 0x3184
1258
Jani Nikula6e570292020-09-18 14:40:16 +03001259/* HDCP 1.3 and HDCP 2.2 */
Sean Paul495eb7f2018-01-08 14:55:38 -05001260#define DP_AUX_HDCP_BKSV 0x68000
1261#define DP_AUX_HDCP_RI_PRIME 0x68005
1262#define DP_AUX_HDCP_AKSV 0x68007
1263#define DP_AUX_HDCP_AN 0x6800C
1264#define DP_AUX_HDCP_V_PRIME(h) (0x68014 + h * 4)
1265#define DP_AUX_HDCP_BCAPS 0x68028
1266# define DP_BCAPS_REPEATER_PRESENT BIT(1)
1267# define DP_BCAPS_HDCP_CAPABLE BIT(0)
1268#define DP_AUX_HDCP_BSTATUS 0x68029
1269# define DP_BSTATUS_REAUTH_REQ BIT(3)
1270# define DP_BSTATUS_LINK_FAILURE BIT(2)
1271# define DP_BSTATUS_R0_PRIME_READY BIT(1)
1272# define DP_BSTATUS_READY BIT(0)
1273#define DP_AUX_HDCP_BINFO 0x6802A
1274#define DP_AUX_HDCP_KSV_FIFO 0x6802C
1275#define DP_AUX_HDCP_AINFO 0x6803B
1276
Ramalingam C8b44fef2018-10-29 15:15:50 +05301277/* DP HDCP2.2 parameter offsets in DPCD address space */
1278#define DP_HDCP_2_2_REG_RTX_OFFSET 0x69000
1279#define DP_HDCP_2_2_REG_TXCAPS_OFFSET 0x69008
1280#define DP_HDCP_2_2_REG_CERT_RX_OFFSET 0x6900B
1281#define DP_HDCP_2_2_REG_RRX_OFFSET 0x69215
1282#define DP_HDCP_2_2_REG_RX_CAPS_OFFSET 0x6921D
1283#define DP_HDCP_2_2_REG_EKPUB_KM_OFFSET 0x69220
1284#define DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET 0x692A0
1285#define DP_HDCP_2_2_REG_M_OFFSET 0x692B0
1286#define DP_HDCP_2_2_REG_HPRIME_OFFSET 0x692C0
1287#define DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET 0x692E0
1288#define DP_HDCP_2_2_REG_RN_OFFSET 0x692F0
1289#define DP_HDCP_2_2_REG_LPRIME_OFFSET 0x692F8
1290#define DP_HDCP_2_2_REG_EDKEY_KS_OFFSET 0x69318
1291#define DP_HDCP_2_2_REG_RIV_OFFSET 0x69328
1292#define DP_HDCP_2_2_REG_RXINFO_OFFSET 0x69330
1293#define DP_HDCP_2_2_REG_SEQ_NUM_V_OFFSET 0x69332
1294#define DP_HDCP_2_2_REG_VPRIME_OFFSET 0x69335
1295#define DP_HDCP_2_2_REG_RECV_ID_LIST_OFFSET 0x69345
1296#define DP_HDCP_2_2_REG_V_OFFSET 0x693E0
1297#define DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET 0x693F0
1298#define DP_HDCP_2_2_REG_K_OFFSET 0x693F3
1299#define DP_HDCP_2_2_REG_STREAM_ID_TYPE_OFFSET 0x693F5
1300#define DP_HDCP_2_2_REG_MPRIME_OFFSET 0x69473
1301#define DP_HDCP_2_2_REG_RXSTATUS_OFFSET 0x69493
1302#define DP_HDCP_2_2_REG_STREAM_TYPE_OFFSET 0x69494
1303#define DP_HDCP_2_2_REG_DBG_OFFSET 0x69518
1304
Jani Nikula6e570292020-09-18 14:40:16 +03001305/* LTTPR: Link Training (LT)-tunable PHY Repeaters */
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001306#define DP_LT_TUNABLE_PHY_REPEATER_FIELD_DATA_STRUCTURE_REV 0xf0000 /* 1.3 */
1307#define DP_MAX_LINK_RATE_PHY_REPEATER 0xf0001 /* 1.4a */
1308#define DP_PHY_REPEATER_CNT 0xf0002 /* 1.3 */
1309#define DP_PHY_REPEATER_MODE 0xf0003 /* 1.3 */
1310#define DP_MAX_LANE_COUNT_PHY_REPEATER 0xf0004 /* 1.4a */
1311#define DP_Repeater_FEC_CAPABILITY 0xf0004 /* 1.4 */
1312#define DP_PHY_REPEATER_EXTENDED_WAIT_TIMEOUT 0xf0005 /* 1.4a */
Imre Deak9782f522020-10-07 20:09:15 +03001313
1314enum drm_dp_phy {
1315 DP_PHY_DPRX,
1316
1317 DP_PHY_LTTPR1,
1318 DP_PHY_LTTPR2,
1319 DP_PHY_LTTPR3,
1320 DP_PHY_LTTPR4,
1321 DP_PHY_LTTPR5,
1322 DP_PHY_LTTPR6,
1323 DP_PHY_LTTPR7,
1324 DP_PHY_LTTPR8,
1325
1326 DP_MAX_LTTPR_COUNT = DP_PHY_LTTPR8,
1327};
1328
1329#define DP_PHY_LTTPR(i) (DP_PHY_LTTPR1 + (i))
1330
1331#define __DP_LTTPR1_BASE 0xf0010 /* 1.3 */
1332#define __DP_LTTPR2_BASE 0xf0060 /* 1.3 */
1333#define DP_LTTPR_BASE(dp_phy) \
1334 (__DP_LTTPR1_BASE + (__DP_LTTPR2_BASE - __DP_LTTPR1_BASE) * \
1335 ((dp_phy) - DP_PHY_LTTPR1))
1336
1337#define DP_LTTPR_REG(dp_phy, lttpr1_reg) \
1338 (DP_LTTPR_BASE(dp_phy) - DP_LTTPR_BASE(DP_PHY_LTTPR1) + (lttpr1_reg))
1339
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001340#define DP_TRAINING_PATTERN_SET_PHY_REPEATER1 0xf0010 /* 1.3 */
Imre Deak9782f522020-10-07 20:09:15 +03001341#define DP_TRAINING_PATTERN_SET_PHY_REPEATER(dp_phy) \
1342 DP_LTTPR_REG(dp_phy, DP_TRAINING_PATTERN_SET_PHY_REPEATER1)
1343
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001344#define DP_TRAINING_LANE0_SET_PHY_REPEATER1 0xf0011 /* 1.3 */
Imre Deak9782f522020-10-07 20:09:15 +03001345#define DP_TRAINING_LANE0_SET_PHY_REPEATER(dp_phy) \
1346 DP_LTTPR_REG(dp_phy, DP_TRAINING_LANE0_SET_PHY_REPEATER1)
1347
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001348#define DP_TRAINING_LANE1_SET_PHY_REPEATER1 0xf0012 /* 1.3 */
1349#define DP_TRAINING_LANE2_SET_PHY_REPEATER1 0xf0013 /* 1.3 */
1350#define DP_TRAINING_LANE3_SET_PHY_REPEATER1 0xf0014 /* 1.3 */
1351#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1 0xf0020 /* 1.4a */
Imre Deak9782f522020-10-07 20:09:15 +03001352#define DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER(dp_phy) \
1353 DP_LTTPR_REG(dp_phy, DP_TRAINING_AUX_RD_INTERVAL_PHY_REPEATER1)
1354
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001355#define DP_TRANSMITTER_CAPABILITY_PHY_REPEATER1 0xf0021 /* 1.4a */
Imre Deak9782f522020-10-07 20:09:15 +03001356# define DP_VOLTAGE_SWING_LEVEL_3_SUPPORTED BIT(0)
1357# define DP_PRE_EMPHASIS_LEVEL_3_SUPPORTED BIT(1)
1358
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001359#define DP_LANE0_1_STATUS_PHY_REPEATER1 0xf0030 /* 1.3 */
Imre Deak9782f522020-10-07 20:09:15 +03001360#define DP_LANE0_1_STATUS_PHY_REPEATER(dp_phy) \
1361 DP_LTTPR_REG(dp_phy, DP_LANE0_1_STATUS_PHY_REPEATER1)
1362
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001363#define DP_LANE2_3_STATUS_PHY_REPEATER1 0xf0031 /* 1.3 */
Imre Deak9782f522020-10-07 20:09:15 +03001364
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001365#define DP_LANE_ALIGN_STATUS_UPDATED_PHY_REPEATER1 0xf0032 /* 1.3 */
1366#define DP_ADJUST_REQUEST_LANE0_1_PHY_REPEATER1 0xf0033 /* 1.3 */
1367#define DP_ADJUST_REQUEST_LANE2_3_PHY_REPEATER1 0xf0034 /* 1.3 */
1368#define DP_SYMBOL_ERROR_COUNT_LANE0_PHY_REPEATER1 0xf0035 /* 1.3 */
1369#define DP_SYMBOL_ERROR_COUNT_LANE1_PHY_REPEATER1 0xf0037 /* 1.3 */
1370#define DP_SYMBOL_ERROR_COUNT_LANE2_PHY_REPEATER1 0xf0039 /* 1.3 */
1371#define DP_SYMBOL_ERROR_COUNT_LANE3_PHY_REPEATER1 0xf003b /* 1.3 */
1372#define DP_FEC_STATUS_PHY_REPEATER1 0xf0290 /* 1.4 */
Rodrigo Siqueira3f5f74202019-12-05 08:58:56 -05001373#define DP_FEC_ERROR_COUNT_PHY_REPEATER1 0xf0291 /* 1.4 */
1374#define DP_FEC_CAPABILITY_PHY_REPEATER1 0xf0294 /* 1.4a */
Rodrigo Siqueira55fd0e22019-09-09 21:21:47 +00001375
Rodrigo Siqueira1ccd5412019-10-15 13:40:12 +00001376/* Repeater modes */
1377#define DP_PHY_REPEATER_MODE_TRANSPARENT 0x55 /* 1.3 */
1378#define DP_PHY_REPEATER_MODE_NON_TRANSPARENT 0xaa /* 1.3 */
1379
Ramalingam C8b44fef2018-10-29 15:15:50 +05301380/* DP HDCP message start offsets in DPCD address space */
1381#define DP_HDCP_2_2_AKE_INIT_OFFSET DP_HDCP_2_2_REG_RTX_OFFSET
1382#define DP_HDCP_2_2_AKE_SEND_CERT_OFFSET DP_HDCP_2_2_REG_CERT_RX_OFFSET
1383#define DP_HDCP_2_2_AKE_NO_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKPUB_KM_OFFSET
1384#define DP_HDCP_2_2_AKE_STORED_KM_OFFSET DP_HDCP_2_2_REG_EKH_KM_WR_OFFSET
1385#define DP_HDCP_2_2_AKE_SEND_HPRIME_OFFSET DP_HDCP_2_2_REG_HPRIME_OFFSET
1386#define DP_HDCP_2_2_AKE_SEND_PAIRING_INFO_OFFSET \
1387 DP_HDCP_2_2_REG_EKH_KM_RD_OFFSET
1388#define DP_HDCP_2_2_LC_INIT_OFFSET DP_HDCP_2_2_REG_RN_OFFSET
1389#define DP_HDCP_2_2_LC_SEND_LPRIME_OFFSET DP_HDCP_2_2_REG_LPRIME_OFFSET
1390#define DP_HDCP_2_2_SKE_SEND_EKS_OFFSET DP_HDCP_2_2_REG_EDKEY_KS_OFFSET
1391#define DP_HDCP_2_2_REP_SEND_RECVID_LIST_OFFSET DP_HDCP_2_2_REG_RXINFO_OFFSET
1392#define DP_HDCP_2_2_REP_SEND_ACK_OFFSET DP_HDCP_2_2_REG_V_OFFSET
1393#define DP_HDCP_2_2_REP_STREAM_MANAGE_OFFSET DP_HDCP_2_2_REG_SEQ_NUM_M_OFFSET
1394#define DP_HDCP_2_2_REP_STREAM_READY_OFFSET DP_HDCP_2_2_REG_MPRIME_OFFSET
1395
1396#define HDCP_2_2_DP_RXSTATUS_LEN 1
1397#define HDCP_2_2_DP_RXSTATUS_READY(x) ((x) & BIT(0))
1398#define HDCP_2_2_DP_RXSTATUS_H_PRIME(x) ((x) & BIT(1))
1399#define HDCP_2_2_DP_RXSTATUS_PAIRING(x) ((x) & BIT(2))
1400#define HDCP_2_2_DP_RXSTATUS_REAUTH_REQ(x) ((x) & BIT(3))
1401#define HDCP_2_2_DP_RXSTATUS_LINK_FAILED(x) ((x) & BIT(4))
1402
Dave Airlie3c8a0922014-05-02 11:05:21 +10001403/* DP 1.2 Sideband message defines */
1404/* peer device type - DP 1.2a Table 2-92 */
1405#define DP_PEER_DEVICE_NONE 0x0
1406#define DP_PEER_DEVICE_SOURCE_OR_SST 0x1
1407#define DP_PEER_DEVICE_MST_BRANCHING 0x2
1408#define DP_PEER_DEVICE_SST_SINK 0x3
1409#define DP_PEER_DEVICE_DP_LEGACY_CONV 0x4
1410
1411/* DP 1.2 MST sideband request names DP 1.2a Table 2-80 */
Ville Syrjälä3dadbd22019-01-22 22:03:01 +02001412#define DP_GET_MSG_TRANSACTION_VERSION 0x00 /* DP 1.3 */
Dave Airlie3c8a0922014-05-02 11:05:21 +10001413#define DP_LINK_ADDRESS 0x01
1414#define DP_CONNECTION_STATUS_NOTIFY 0x02
1415#define DP_ENUM_PATH_RESOURCES 0x10
1416#define DP_ALLOCATE_PAYLOAD 0x11
1417#define DP_QUERY_PAYLOAD 0x12
1418#define DP_RESOURCE_STATUS_NOTIFY 0x13
1419#define DP_CLEAR_PAYLOAD_ID_TABLE 0x14
1420#define DP_REMOTE_DPCD_READ 0x20
1421#define DP_REMOTE_DPCD_WRITE 0x21
1422#define DP_REMOTE_I2C_READ 0x22
1423#define DP_REMOTE_I2C_WRITE 0x23
1424#define DP_POWER_UP_PHY 0x24
1425#define DP_POWER_DOWN_PHY 0x25
1426#define DP_SINK_EVENT_NOTIFY 0x30
1427#define DP_QUERY_STREAM_ENC_STATUS 0x38
Sean Paule38c2982020-08-19 10:31:24 -04001428#define DP_QUERY_STREAM_ENC_STATUS_STATE_NO_EXIST 0
1429#define DP_QUERY_STREAM_ENC_STATUS_STATE_INACTIVE 1
1430#define DP_QUERY_STREAM_ENC_STATUS_STATE_ACTIVE 2
Dave Airlie3c8a0922014-05-02 11:05:21 +10001431
Ville Syrjälä45bbda12019-01-22 22:03:00 +02001432/* DP 1.2 MST sideband reply types */
1433#define DP_SIDEBAND_REPLY_ACK 0x00
1434#define DP_SIDEBAND_REPLY_NAK 0x01
1435
Dave Airlie3c8a0922014-05-02 11:05:21 +10001436/* DP 1.2 MST sideband nak reasons - table 2.84 */
1437#define DP_NAK_WRITE_FAILURE 0x01
1438#define DP_NAK_INVALID_READ 0x02
1439#define DP_NAK_CRC_FAILURE 0x03
1440#define DP_NAK_BAD_PARAM 0x04
1441#define DP_NAK_DEFER 0x05
1442#define DP_NAK_LINK_FAILURE 0x06
1443#define DP_NAK_NO_RESOURCES 0x07
1444#define DP_NAK_DPCD_FAIL 0x08
1445#define DP_NAK_I2C_NAK 0x09
1446#define DP_NAK_ALLOCATE_FAIL 0x0a
1447
Dave Airlieab2c0672009-12-04 10:55:24 +10001448#define MODE_I2C_START 1
1449#define MODE_I2C_WRITE 2
1450#define MODE_I2C_READ 4
1451#define MODE_I2C_STOP 8
1452
Dave Airlieccf03d62015-10-01 16:28:25 +10001453/* DP 1.2 MST PORTs - Section 2.5.1 v1.2a spec */
1454#define DP_MST_PHYSICAL_PORT_0 0
1455#define DP_MST_LOGICAL_PORT_0 8
1456
Chandan Uddarajub22960b2020-08-27 14:16:54 -07001457#define DP_LINK_CONSTANT_N_VALUE 0x8000
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001458#define DP_LINK_STATUS_SIZE 6
Jani Nikula0aec2882013-09-27 19:01:01 +03001459bool drm_dp_channel_eq_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001460 int lane_count);
Jani Nikula0aec2882013-09-27 19:01:01 +03001461bool drm_dp_clock_recovery_ok(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter01916272012-10-18 10:15:25 +02001462 int lane_count);
Jani Nikula0aec2882013-09-27 19:01:01 +03001463u8 drm_dp_get_adjust_request_voltage(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001464 int lane);
Jani Nikula0aec2882013-09-27 19:01:01 +03001465u8 drm_dp_get_adjust_request_pre_emphasis(const u8 link_status[DP_LINK_STATUS_SIZE],
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001466 int lane);
Thierry Reding79465e02019-10-21 16:34:31 +02001467u8 drm_dp_get_adjust_request_post_cursor(const u8 link_status[DP_LINK_STATUS_SIZE],
1468 unsigned int lane);
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001469
Dave Airlie44790462015-07-14 11:33:31 +10001470#define DP_BRANCH_OUI_HEADER_SIZE 0xc
Shobhit Kumar52604b12013-07-11 18:44:55 -03001471#define DP_RECEIVER_CAP_SIZE 0xf
Manasi Navareffddc432018-10-30 17:19:18 -07001472#define DP_DSC_RECEIVER_CAP_SIZE 0xf
Shobhit Kumar52604b12013-07-11 18:44:55 -03001473#define EDP_PSR_RECEIVER_CAP_SIZE 2
Yetunde Adebisi4e382db2016-04-05 15:10:50 +01001474#define EDP_DISPLAY_CTL_CAP_SIZE 3
Imre Deak9782f522020-10-07 20:09:15 +03001475#define DP_LTTPR_COMMON_CAP_SIZE 8
1476#define DP_LTTPR_PHY_CAP_SIZE 3
Shobhit Kumar52604b12013-07-11 18:44:55 -03001477
Jani Nikula0aec2882013-09-27 19:01:01 +03001478void drm_dp_link_train_clock_recovery_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
Imre Deak9782f522020-10-07 20:09:15 +03001479void drm_dp_lttpr_link_train_clock_recovery_delay(void);
Jani Nikula0aec2882013-09-27 19:01:01 +03001480void drm_dp_link_train_channel_eq_delay(const u8 dpcd[DP_RECEIVER_CAP_SIZE]);
Imre Deak9782f522020-10-07 20:09:15 +03001481void drm_dp_lttpr_link_train_channel_eq_delay(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
Daniel Vetter1a644cd2012-10-18 15:32:40 +02001482
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001483u8 drm_dp_link_rate_to_bw_code(int link_rate);
1484int drm_dp_bw_code_to_link_rate(u8 link_bw);
1485
Ville Syrjälä25a8ef22017-08-18 16:49:51 +03001486#define DP_SDP_AUDIO_TIMESTAMP 0x01
1487#define DP_SDP_AUDIO_STREAM 0x02
1488#define DP_SDP_EXTENSION 0x04 /* DP 1.1 */
1489#define DP_SDP_AUDIO_COPYMANAGEMENT 0x05 /* DP 1.2 */
1490#define DP_SDP_ISRC 0x06 /* DP 1.2 */
1491#define DP_SDP_VSC 0x07 /* DP 1.2 */
1492#define DP_SDP_CAMERA_GENERIC(i) (0x08 + (i)) /* 0-7, DP 1.3 */
1493#define DP_SDP_PPS 0x10 /* DP 1.4 */
1494#define DP_SDP_VSC_EXT_VESA 0x20 /* DP 1.4 */
1495#define DP_SDP_VSC_EXT_CEA 0x21 /* DP 1.4 */
1496/* 0x80+ CEA-861 infoframe types */
1497
Manasi Navare05bad232019-02-06 13:31:48 -08001498/**
1499 * struct dp_sdp_header - DP secondary data packet header
1500 * @HB0: Secondary Data Packet ID
1501 * @HB1: Secondary Data Packet Type
1502 * @HB2: Secondary Data Packet Specific header, Byte 0
1503 * @HB3: Secondary Data packet Specific header, Byte 1
1504 */
Manasi Navareebb513a2018-04-26 12:27:48 -07001505struct dp_sdp_header {
Manasi Navare05bad232019-02-06 13:31:48 -08001506 u8 HB0;
1507 u8 HB1;
1508 u8 HB2;
1509 u8 HB3;
Shobhit Kumar52604b12013-07-11 18:44:55 -03001510} __packed;
1511
1512#define EDP_SDP_HEADER_REVISION_MASK 0x1F
1513#define EDP_SDP_HEADER_VALID_PAYLOAD_BYTES 0x1F
Manasi Navare6e972722018-10-30 17:19:23 -07001514#define DP_SDP_PPS_HEADER_PAYLOAD_BYTES_MINUS_1 0x7F
Shobhit Kumar52604b12013-07-11 18:44:55 -03001515
Gwan-gyeong Mun4d432f92019-05-21 15:17:17 +03001516/**
1517 * struct dp_sdp - DP secondary data packet
1518 * @sdp_header: DP secondary data packet header
1519 * @db: DP secondaray data packet data blocks
1520 * VSC SDP Payload for PSR
1521 * db[0]: Stereo Interface
1522 * db[1]: 0 - PSR State; 1 - Update RFB; 2 - CRC Valid
1523 * db[2]: CRC value bits 7:0 of the R or Cr component
1524 * db[3]: CRC value bits 15:8 of the R or Cr component
1525 * db[4]: CRC value bits 7:0 of the G or Y component
1526 * db[5]: CRC value bits 15:8 of the G or Y component
1527 * db[6]: CRC value bits 7:0 of the B or Cb component
1528 * db[7]: CRC value bits 15:8 of the B or Cb component
1529 * db[8] - db[31]: Reserved
1530 * VSC SDP Payload for Pixel Encoding/Colorimetry Format
1531 * db[0] - db[15]: Reserved
1532 * db[16]: Pixel Encoding and Colorimetry Formats
1533 * db[17]: Dynamic Range and Component Bit Depth
1534 * db[18]: Content Type
1535 * db[19] - db[31]: Reserved
1536 */
1537struct dp_sdp {
Manasi Navareebb513a2018-04-26 12:27:48 -07001538 struct dp_sdp_header sdp_header;
Gwan-gyeong Mun4d432f92019-05-21 15:17:17 +03001539 u8 db[32];
Shobhit Kumar52604b12013-07-11 18:44:55 -03001540} __packed;
1541
1542#define EDP_VSC_PSR_STATE_ACTIVE (1<<0)
1543#define EDP_VSC_PSR_UPDATE_RFB (1<<1)
1544#define EDP_VSC_PSR_CRC_VALUES_VALID (1<<2)
1545
Gwan-gyeong Mune2e4c4e2020-02-11 09:46:40 +02001546/**
1547 * enum dp_pixelformat - drm DP Pixel encoding formats
1548 *
1549 * This enum is used to indicate DP VSC SDP Pixel encoding formats.
1550 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1551 * DB18]
1552 *
1553 * @DP_PIXELFORMAT_RGB: RGB pixel encoding format
1554 * @DP_PIXELFORMAT_YUV444: YCbCr 4:4:4 pixel encoding format
1555 * @DP_PIXELFORMAT_YUV422: YCbCr 4:2:2 pixel encoding format
1556 * @DP_PIXELFORMAT_YUV420: YCbCr 4:2:0 pixel encoding format
1557 * @DP_PIXELFORMAT_Y_ONLY: Y Only pixel encoding format
1558 * @DP_PIXELFORMAT_RAW: RAW pixel encoding format
1559 * @DP_PIXELFORMAT_RESERVED: Reserved pixel encoding format
1560 */
1561enum dp_pixelformat {
1562 DP_PIXELFORMAT_RGB = 0,
1563 DP_PIXELFORMAT_YUV444 = 0x1,
1564 DP_PIXELFORMAT_YUV422 = 0x2,
1565 DP_PIXELFORMAT_YUV420 = 0x3,
1566 DP_PIXELFORMAT_Y_ONLY = 0x4,
1567 DP_PIXELFORMAT_RAW = 0x5,
1568 DP_PIXELFORMAT_RESERVED = 0x6,
1569};
1570
1571/**
1572 * enum dp_colorimetry - drm DP Colorimetry formats
1573 *
1574 * This enum is used to indicate DP VSC SDP Colorimetry formats.
1575 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1576 * DB18] and a name of enum member follows DRM_MODE_COLORIMETRY definition.
1577 *
1578 * @DP_COLORIMETRY_DEFAULT: sRGB (IEC 61966-2-1) or
1579 * ITU-R BT.601 colorimetry format
1580 * @DP_COLORIMETRY_RGB_WIDE_FIXED: RGB wide gamut fixed point colorimetry format
1581 * @DP_COLORIMETRY_BT709_YCC: ITU-R BT.709 colorimetry format
1582 * @DP_COLORIMETRY_RGB_WIDE_FLOAT: RGB wide gamut floating point
1583 * (scRGB (IEC 61966-2-2)) colorimetry format
1584 * @DP_COLORIMETRY_XVYCC_601: xvYCC601 colorimetry format
1585 * @DP_COLORIMETRY_OPRGB: OpRGB colorimetry format
1586 * @DP_COLORIMETRY_XVYCC_709: xvYCC709 colorimetry format
1587 * @DP_COLORIMETRY_DCI_P3_RGB: DCI-P3 (SMPTE RP 431-2) colorimetry format
1588 * @DP_COLORIMETRY_SYCC_601: sYCC601 colorimetry format
1589 * @DP_COLORIMETRY_RGB_CUSTOM: RGB Custom Color Profile colorimetry format
1590 * @DP_COLORIMETRY_OPYCC_601: opYCC601 colorimetry format
1591 * @DP_COLORIMETRY_BT2020_RGB: ITU-R BT.2020 R' G' B' colorimetry format
1592 * @DP_COLORIMETRY_BT2020_CYCC: ITU-R BT.2020 Y'c C'bc C'rc colorimetry format
1593 * @DP_COLORIMETRY_BT2020_YCC: ITU-R BT.2020 Y' C'b C'r colorimetry format
1594 */
1595enum dp_colorimetry {
1596 DP_COLORIMETRY_DEFAULT = 0,
1597 DP_COLORIMETRY_RGB_WIDE_FIXED = 0x1,
1598 DP_COLORIMETRY_BT709_YCC = 0x1,
1599 DP_COLORIMETRY_RGB_WIDE_FLOAT = 0x2,
1600 DP_COLORIMETRY_XVYCC_601 = 0x2,
1601 DP_COLORIMETRY_OPRGB = 0x3,
1602 DP_COLORIMETRY_XVYCC_709 = 0x3,
1603 DP_COLORIMETRY_DCI_P3_RGB = 0x4,
1604 DP_COLORIMETRY_SYCC_601 = 0x4,
1605 DP_COLORIMETRY_RGB_CUSTOM = 0x5,
1606 DP_COLORIMETRY_OPYCC_601 = 0x5,
1607 DP_COLORIMETRY_BT2020_RGB = 0x6,
1608 DP_COLORIMETRY_BT2020_CYCC = 0x6,
1609 DP_COLORIMETRY_BT2020_YCC = 0x7,
1610};
1611
1612/**
1613 * enum dp_dynamic_range - drm DP Dynamic Range
1614 *
1615 * This enum is used to indicate DP VSC SDP Dynamic Range.
1616 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1617 * DB18]
1618 *
1619 * @DP_DYNAMIC_RANGE_VESA: VESA range
1620 * @DP_DYNAMIC_RANGE_CTA: CTA range
1621 */
1622enum dp_dynamic_range {
1623 DP_DYNAMIC_RANGE_VESA = 0,
1624 DP_DYNAMIC_RANGE_CTA = 1,
1625};
1626
1627/**
1628 * enum dp_content_type - drm DP Content Type
1629 *
1630 * This enum is used to indicate DP VSC SDP Content Types.
1631 * It is based on DP 1.4 spec [Table 2-117: VSC SDP Payload for DB16 through
1632 * DB18]
1633 * CTA-861-G defines content types and expected processing by a sink device
1634 *
1635 * @DP_CONTENT_TYPE_NOT_DEFINED: Not defined type
1636 * @DP_CONTENT_TYPE_GRAPHICS: Graphics type
1637 * @DP_CONTENT_TYPE_PHOTO: Photo type
1638 * @DP_CONTENT_TYPE_VIDEO: Video type
1639 * @DP_CONTENT_TYPE_GAME: Game type
1640 */
1641enum dp_content_type {
1642 DP_CONTENT_TYPE_NOT_DEFINED = 0x00,
1643 DP_CONTENT_TYPE_GRAPHICS = 0x01,
1644 DP_CONTENT_TYPE_PHOTO = 0x02,
1645 DP_CONTENT_TYPE_VIDEO = 0x03,
1646 DP_CONTENT_TYPE_GAME = 0x04,
1647};
1648
1649/**
1650 * struct drm_dp_vsc_sdp - drm DP VSC SDP
1651 *
1652 * This structure represents a DP VSC SDP of drm
1653 * It is based on DP 1.4 spec [Table 2-116: VSC SDP Header Bytes] and
1654 * [Table 2-117: VSC SDP Payload for DB16 through DB18]
1655 *
1656 * @sdp_type: secondary-data packet type
1657 * @revision: revision number
1658 * @length: number of valid data bytes
1659 * @pixelformat: pixel encoding format
1660 * @colorimetry: colorimetry format
1661 * @bpc: bit per color
1662 * @dynamic_range: dynamic range information
1663 * @content_type: CTA-861-G defines content types and expected processing by a sink device
1664 */
1665struct drm_dp_vsc_sdp {
1666 unsigned char sdp_type;
1667 unsigned char revision;
1668 unsigned char length;
1669 enum dp_pixelformat pixelformat;
1670 enum dp_colorimetry colorimetry;
1671 int bpc;
1672 enum dp_dynamic_range dynamic_range;
1673 enum dp_content_type content_type;
1674};
1675
Gwan-gyeong Mun2ba62212020-05-14 09:07:21 +03001676void drm_dp_vsc_sdp_log(const char *level, struct device *dev,
1677 const struct drm_dp_vsc_sdp *vsc);
1678
Ville Syrjälä66088042016-05-18 11:57:29 +03001679int drm_dp_psr_setup_time(const u8 psr_cap[EDP_PSR_RECEIVER_CAP_SIZE]);
1680
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001681static inline int
Jani Nikula0aec2882013-09-27 19:01:01 +03001682drm_dp_max_link_rate(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
Daniel Vetter3b5c6622012-10-18 10:15:31 +02001683{
1684 return drm_dp_bw_code_to_link_rate(dpcd[DP_MAX_LINK_RATE]);
1685}
Daniel Vetter397fe152012-10-22 22:56:43 +02001686
1687static inline u8
Jani Nikula0aec2882013-09-27 19:01:01 +03001688drm_dp_max_lane_count(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
Daniel Vetter397fe152012-10-22 22:56:43 +02001689{
1690 return dpcd[DP_MAX_LANE_COUNT] & DP_MAX_LANE_COUNT_MASK;
1691}
1692
Jani Nikula58704e62013-10-04 15:08:08 +03001693static inline bool
1694drm_dp_enhanced_frame_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1695{
1696 return dpcd[DP_DPCD_REV] >= 0x11 &&
1697 (dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP);
1698}
1699
Jani Nikula7cc53cf2015-08-26 14:33:31 +03001700static inline bool
Thierry Reding8cda78b2019-10-21 16:34:27 +02001701drm_dp_fast_training_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1702{
1703 return dpcd[DP_DPCD_REV] >= 0x11 &&
1704 (dpcd[DP_MAX_DOWNSPREAD] & DP_NO_AUX_HANDSHAKE_LINK_TRAINING);
1705}
1706
1707static inline bool
Jani Nikula7cc53cf2015-08-26 14:33:31 +03001708drm_dp_tps3_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1709{
1710 return dpcd[DP_DPCD_REV] >= 0x12 &&
1711 dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED;
1712}
1713
Imre Deakc726ad02016-10-24 19:33:24 +03001714static inline bool
Manasi Navare41d2f5f2018-01-22 14:43:11 -08001715drm_dp_tps4_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1716{
1717 return dpcd[DP_DPCD_REV] >= 0x14 &&
1718 dpcd[DP_MAX_DOWNSPREAD] & DP_TPS4_SUPPORTED;
1719}
1720
1721static inline u8
1722drm_dp_training_pattern_mask(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1723{
1724 return (dpcd[DP_DPCD_REV] >= 0x14) ? DP_TRAINING_PATTERN_MASK_1_4 :
1725 DP_TRAINING_PATTERN_MASK;
1726}
1727
1728static inline bool
Imre Deakc726ad02016-10-24 19:33:24 +03001729drm_dp_is_branch(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1730{
1731 return dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT;
1732}
1733
Manasi Navare05756502018-10-30 17:19:20 -07001734/* DP/eDP DSC support */
1735u8 drm_dp_dsc_sink_max_slice_count(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE],
1736 bool is_edp);
1737u8 drm_dp_dsc_sink_line_buf_depth(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE]);
Manasi Navare4d4101c2018-11-27 13:41:03 -08001738int drm_dp_dsc_sink_supported_input_bpcs(const u8 dsc_dpc[DP_DSC_RECEIVER_CAP_SIZE],
1739 u8 dsc_bpc[3]);
Manasi Navare05756502018-10-30 17:19:20 -07001740
1741static inline bool
1742drm_dp_sink_supports_dsc(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1743{
1744 return dsc_dpcd[DP_DSC_SUPPORT - DP_DSC_SUPPORT] &
1745 DP_DSC_DECOMPRESSION_IS_SUPPORTED;
1746}
1747
1748static inline u16
1749drm_edp_dsc_sink_output_bpp(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1750{
1751 return dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_LOW - DP_DSC_SUPPORT] |
1752 (dsc_dpcd[DP_DSC_MAX_BITS_PER_PIXEL_HI - DP_DSC_SUPPORT] &
1753 DP_DSC_MAX_BITS_PER_PIXEL_HI_MASK <<
1754 DP_DSC_MAX_BITS_PER_PIXEL_HI_SHIFT);
1755}
1756
1757static inline u32
1758drm_dp_dsc_sink_max_slice_width(const u8 dsc_dpcd[DP_DSC_RECEIVER_CAP_SIZE])
1759{
1760 /* Max Slicewidth = Number of Pixels * 320 */
1761 return dsc_dpcd[DP_DSC_MAX_SLICE_WIDTH - DP_DSC_SUPPORT] *
1762 DP_DSC_SLICE_WIDTH_MULTIPLIER;
1763}
1764
Anusha Srivatsa857d8282018-11-01 21:14:55 -07001765/* Forward Error Correction Support on DP 1.4 */
1766static inline bool
1767drm_dp_sink_supports_fec(const u8 fec_capable)
1768{
1769 return fec_capable & DP_FEC_CAPABLE;
1770}
1771
Thierry Reding99c830b2019-10-21 16:34:28 +02001772static inline bool
1773drm_dp_channel_coding_supported(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1774{
1775 return dpcd[DP_MAIN_LINK_CHANNEL_CODING] & DP_CAP_ANSI_8B10B;
1776}
1777
Thierry Reding76246292019-10-21 16:34:29 +02001778static inline bool
1779drm_dp_alternate_scrambler_reset_cap(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1780{
1781 return dpcd[DP_EDP_CONFIGURATION_CAP] &
1782 DP_ALTERNATE_SCRAMBLER_RESET_CAP;
1783}
1784
Manasi Navare24cfbec2020-06-20 02:53:54 +05301785/* Ignore MSA timing for Adaptive Sync support on DP 1.4 */
1786static inline bool
1787drm_dp_sink_can_do_video_without_timing_msa(const u8 dpcd[DP_RECEIVER_CAP_SIZE])
1788{
1789 return dpcd[DP_DOWN_STREAM_PORT_COUNT] &
1790 DP_MSA_TIMING_PAR_IGNORED;
1791}
1792
Thierry Redingc197db72013-11-28 11:31:00 +01001793/*
1794 * DisplayPort AUX channel
1795 */
1796
1797/**
1798 * struct drm_dp_aux_msg - DisplayPort AUX channel transaction
1799 * @address: address of the (first) register to access
1800 * @request: contains the type of transaction (see DP_AUX_* macros)
1801 * @reply: upon completion, contains the reply type of the transaction
1802 * @buffer: pointer to a transmission or reception buffer
1803 * @size: size of @buffer
1804 */
1805struct drm_dp_aux_msg {
1806 unsigned int address;
1807 u8 request;
1808 u8 reply;
1809 void *buffer;
1810 size_t size;
1811};
1812
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001813struct cec_adapter;
1814struct edid;
Dariusz Marcinkiewiczae85b0d2019-08-14 12:44:59 +02001815struct drm_connector;
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001816
1817/**
1818 * struct drm_dp_aux_cec - DisplayPort CEC-Tunneling-over-AUX
1819 * @lock: mutex protecting this struct
1820 * @adap: the CEC adapter for CEC-Tunneling-over-AUX support.
Dariusz Marcinkiewiczae85b0d2019-08-14 12:44:59 +02001821 * @connector: the connector this CEC adapter is associated with
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001822 * @unregister_work: unregister the CEC adapter
1823 */
1824struct drm_dp_aux_cec {
1825 struct mutex lock;
1826 struct cec_adapter *adap;
Dariusz Marcinkiewiczae85b0d2019-08-14 12:44:59 +02001827 struct drm_connector *connector;
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001828 struct delayed_work unregister_work;
1829};
1830
Thierry Redingc197db72013-11-28 11:31:00 +01001831/**
1832 * struct drm_dp_aux - DisplayPort AUX channel
Thierry Redingb8380582014-04-23 15:49:04 +02001833 * @name: user-visible name of this AUX channel and the I2C-over-AUX adapter
Thierry Reding88759682013-12-12 09:57:53 +01001834 * @ddc: I2C adapter that can be used for I2C-over-AUX communication
Thierry Redingc197db72013-11-28 11:31:00 +01001835 * @dev: pointer to struct device that is the parent for this AUX channel
Tomeu Vizoso4bb310f2017-03-03 14:39:33 +01001836 * @crtc: backpointer to the crtc that is currently using this AUX channel
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001837 * @hw_mutex: internal mutex used for locking transfers
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001838 * @crc_work: worker that captures CRCs for each frame
1839 * @crc_count: counter of captured frame CRCs
Thierry Redingc197db72013-11-28 11:31:00 +01001840 * @transfer: transfers a message representing a single AUX transaction
1841 *
1842 * The .dev field should be set to a pointer to the device that implements
1843 * the AUX channel.
1844 *
Jani Nikula9dc40562014-03-14 16:51:12 +02001845 * The .name field may be used to specify the name of the I2C adapter. If set to
1846 * NULL, dev_name() of .dev will be used.
1847 *
Thierry Redingc197db72013-11-28 11:31:00 +01001848 * Drivers provide a hardware-specific implementation of how transactions
1849 * are executed via the .transfer() function. A pointer to a drm_dp_aux_msg
1850 * structure describing the transaction is passed into this function. Upon
1851 * success, the implementation should return the number of payload bytes
1852 * that were transferred, or a negative error-code on failure. Helpers
1853 * propagate errors from the .transfer() function, with the exception of
1854 * the -EBUSY error, which causes a transaction to be retried. On a short,
1855 * helpers will return -EPROTO to make it simpler to check for failure.
Thierry Reding88759682013-12-12 09:57:53 +01001856 *
1857 * An AUX channel can also be used to transport I2C messages to a sink. A
1858 * typical application of that is to access an EDID that's present in the
1859 * sink device. The .transfer() function can also be used to execute such
Jon Hunter6921f882015-05-13 12:30:46 +01001860 * transactions. The drm_dp_aux_register() function registers an I2C
1861 * adapter that can be passed to drm_probe_ddc(). Upon removal, drivers
1862 * should call drm_dp_aux_unregister() to remove the I2C adapter.
Simon Farnsworth1d002fa2015-02-10 18:38:08 +00001863 * The I2C adapter uses long transfers by default; if a partial response is
1864 * received, the adapter will drop down to the size given by the partial
1865 * response for this transaction only.
Alex Deucher732d50b2014-04-07 10:33:45 -04001866 *
1867 * Note that the aux helper code assumes that the .transfer() function
1868 * only modifies the reply field of the drm_dp_aux_msg structure. The
1869 * retry logic and i2c helpers assume this is the case.
Thierry Redingc197db72013-11-28 11:31:00 +01001870 */
1871struct drm_dp_aux {
Jani Nikula9dc40562014-03-14 16:51:12 +02001872 const char *name;
Thierry Reding88759682013-12-12 09:57:53 +01001873 struct i2c_adapter ddc;
Thierry Redingc197db72013-11-28 11:31:00 +01001874 struct device *dev;
Tomeu Vizoso4bb310f2017-03-03 14:39:33 +01001875 struct drm_crtc *crtc;
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001876 struct mutex hw_mutex;
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01001877 struct work_struct crc_work;
1878 u8 crc_count;
Thierry Redingc197db72013-11-28 11:31:00 +01001879 ssize_t (*transfer)(struct drm_dp_aux *aux,
1880 struct drm_dp_aux_msg *msg);
Daniel Vetter212ae892016-07-15 21:48:02 +02001881 /**
1882 * @i2c_nack_count: Counts I2C NACKs, used for DP validation.
1883 */
1884 unsigned i2c_nack_count;
1885 /**
1886 * @i2c_defer_count: Counts I2C DEFERs, used for DP validation.
1887 */
1888 unsigned i2c_defer_count;
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02001889 /**
1890 * @cec: struct containing fields used for CEC-Tunneling-over-AUX.
1891 */
1892 struct drm_dp_aux_cec cec;
Ville Syrjälä562836a22019-07-23 19:28:01 -04001893 /**
1894 * @is_remote: Is this AUX CH actually using sideband messaging.
1895 */
1896 bool is_remote;
Thierry Redingc197db72013-11-28 11:31:00 +01001897};
1898
1899ssize_t drm_dp_dpcd_read(struct drm_dp_aux *aux, unsigned int offset,
1900 void *buffer, size_t size);
1901ssize_t drm_dp_dpcd_write(struct drm_dp_aux *aux, unsigned int offset,
1902 void *buffer, size_t size);
1903
1904/**
1905 * drm_dp_dpcd_readb() - read a single byte from the DPCD
1906 * @aux: DisplayPort AUX channel
1907 * @offset: address of the register to read
1908 * @valuep: location where the value of the register will be stored
1909 *
1910 * Returns the number of bytes transferred (1) on success, or a negative
1911 * error code on failure.
1912 */
1913static inline ssize_t drm_dp_dpcd_readb(struct drm_dp_aux *aux,
1914 unsigned int offset, u8 *valuep)
1915{
1916 return drm_dp_dpcd_read(aux, offset, valuep, 1);
1917}
1918
1919/**
1920 * drm_dp_dpcd_writeb() - write a single byte to the DPCD
1921 * @aux: DisplayPort AUX channel
1922 * @offset: address of the register to write
1923 * @value: value to write to the register
1924 *
1925 * Returns the number of bytes transferred (1) on success, or a negative
1926 * error code on failure.
1927 */
1928static inline ssize_t drm_dp_dpcd_writeb(struct drm_dp_aux *aux,
1929 unsigned int offset, u8 value)
1930{
1931 return drm_dp_dpcd_write(aux, offset, &value, 1);
1932}
1933
Lyude Paulb9936122020-08-26 14:24:55 -04001934int drm_dp_read_dpcd_caps(struct drm_dp_aux *aux,
1935 u8 dpcd[DP_RECEIVER_CAP_SIZE]);
1936
Thierry Reding8d4adc62013-11-22 16:37:57 +01001937int drm_dp_dpcd_read_link_status(struct drm_dp_aux *aux,
1938 u8 status[DP_LINK_STATUS_SIZE]);
1939
Imre Deak9782f522020-10-07 20:09:15 +03001940int drm_dp_dpcd_read_phy_link_status(struct drm_dp_aux *aux,
1941 enum drm_dp_phy dp_phy,
1942 u8 link_status[DP_LINK_STATUS_SIZE]);
1943
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001944bool drm_dp_send_real_edid_checksum(struct drm_dp_aux *aux,
1945 u8 real_edid_checksum);
1946
Lyude Paul3d3721c2020-08-26 14:24:49 -04001947int drm_dp_read_downstream_info(struct drm_dp_aux *aux,
1948 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1949 u8 downstream_ports[DP_MAX_DOWNSTREAM_PORTS]);
Ville Syrjälä38784f62020-09-04 14:53:42 +03001950bool drm_dp_downstream_is_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1951 const u8 port_cap[4], u8 type);
1952bool drm_dp_downstream_is_tmds(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1953 const u8 port_cap[4],
1954 const struct edid *edid);
Ville Syrjäläb770e842020-09-04 14:53:44 +03001955int drm_dp_downstream_max_dotclock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1956 const u8 port_cap[4]);
Ville Syrjälä6509ca02020-09-04 14:53:46 +03001957int drm_dp_downstream_max_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1958 const u8 port_cap[4],
1959 const struct edid *edid);
1960int drm_dp_downstream_min_tmds_clock(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1961 const u8 port_cap[4],
1962 const struct edid *edid);
Mika Kahola7529d6a2016-09-09 14:10:50 +03001963int drm_dp_downstream_max_bpc(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
Ville Syrjälä42f25622020-09-04 14:53:43 +03001964 const u8 port_cap[4],
1965 const struct edid *edid);
Ville Syrjälä2ef8d0f2020-09-04 14:53:53 +03001966bool drm_dp_downstream_420_passthrough(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1967 const u8 port_cap[4]);
1968bool drm_dp_downstream_444_to_420_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1969 const u8 port_cap[4]);
Ville Syrjälä7af655b2020-09-04 14:53:49 +03001970struct drm_display_mode *drm_dp_downstream_mode(struct drm_device *dev,
1971 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1972 const u8 port_cap[4]);
Mika Kahola266d7832016-09-09 14:10:51 +03001973int drm_dp_downstream_id(struct drm_dp_aux *aux, char id[6]);
Ville Syrjälä42f25622020-09-04 14:53:43 +03001974void drm_dp_downstream_debug(struct seq_file *m,
1975 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1976 const u8 port_cap[4],
1977 const struct edid *edid,
1978 struct drm_dp_aux *aux);
Oleg Vasileve5b92772020-04-24 18:20:51 +05301979enum drm_mode_subconnector
1980drm_dp_subconnector_type(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1981 const u8 port_cap[4]);
1982void drm_dp_set_subconnector_property(struct drm_connector *connector,
1983 enum drm_connector_status status,
1984 const u8 *dpcd,
1985 const u8 port_cap[4]);
Thierry Reding516c0f72013-12-09 11:47:55 +01001986
Lyude Paul693c3ec2020-08-26 14:24:51 -04001987struct drm_dp_desc;
1988bool drm_dp_read_sink_count_cap(struct drm_connector *connector,
1989 const u8 dpcd[DP_RECEIVER_CAP_SIZE],
1990 const struct drm_dp_desc *desc);
Lyude Paul4778ff02020-08-26 14:24:52 -04001991int drm_dp_read_sink_count(struct drm_dp_aux *aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992
Imre Deak9782f522020-10-07 20:09:15 +03001993int drm_dp_read_lttpr_common_caps(struct drm_dp_aux *aux,
1994 u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
1995int drm_dp_read_lttpr_phy_caps(struct drm_dp_aux *aux,
1996 enum drm_dp_phy dp_phy,
1997 u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
1998int drm_dp_lttpr_count(const u8 cap[DP_LTTPR_COMMON_CAP_SIZE]);
1999int drm_dp_lttpr_max_link_rate(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
2000int drm_dp_lttpr_max_lane_count(const u8 caps[DP_LTTPR_COMMON_CAP_SIZE]);
2001bool drm_dp_lttpr_voltage_swing_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
2002bool drm_dp_lttpr_pre_emphasis_level_3_supported(const u8 caps[DP_LTTPR_PHY_CAP_SIZE]);
2003
David (Dingchen) Zhangc908b1c2019-12-06 17:56:37 -05002004void drm_dp_remote_aux_init(struct drm_dp_aux *aux);
Chris Wilsonacd8f412016-06-17 09:33:18 +01002005void drm_dp_aux_init(struct drm_dp_aux *aux);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10002006int drm_dp_aux_register(struct drm_dp_aux *aux);
2007void drm_dp_aux_unregister(struct drm_dp_aux *aux);
Thierry Reding88759682013-12-12 09:57:53 +01002008
Tomeu Vizoso79c1da72017-03-03 14:39:34 +01002009int drm_dp_start_crc(struct drm_dp_aux *aux, struct drm_crtc *crtc);
2010int drm_dp_stop_crc(struct drm_dp_aux *aux);
2011
Jani Nikula118b90f2017-05-18 14:10:22 +03002012struct drm_dp_dpcd_ident {
2013 u8 oui[3];
2014 u8 device_id[6];
2015 u8 hw_rev;
2016 u8 sw_major_rev;
2017 u8 sw_minor_rev;
2018} __packed;
2019
2020/**
2021 * struct drm_dp_desc - DP branch/sink device descriptor
2022 * @ident: DP device identification from DPCD 0x400 (sink) or 0x500 (branch).
Jani Nikula76fa9982017-05-18 14:10:24 +03002023 * @quirks: Quirks; use drm_dp_has_quirk() to query for the quirks.
Jani Nikula118b90f2017-05-18 14:10:22 +03002024 */
2025struct drm_dp_desc {
2026 struct drm_dp_dpcd_ident ident;
Jani Nikula76fa9982017-05-18 14:10:24 +03002027 u32 quirks;
Jani Nikula118b90f2017-05-18 14:10:22 +03002028};
2029
2030int drm_dp_read_desc(struct drm_dp_aux *aux, struct drm_dp_desc *desc,
2031 bool is_branch);
2032
Jani Nikula76fa9982017-05-18 14:10:24 +03002033/**
2034 * enum drm_dp_quirk - Display Port sink/branch device specific quirks
2035 *
2036 * Display Port sink and branch devices in the wild have a variety of bugs, try
2037 * to collect them here. The quirks are shared, but it's up to the drivers to
Lyude Paul7c553f82020-09-15 12:49:13 -04002038 * implement workarounds for them.
Jani Nikula76fa9982017-05-18 14:10:24 +03002039 */
2040enum drm_dp_quirk {
2041 /**
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07002042 * @DP_DPCD_QUIRK_CONSTANT_N:
Jani Nikula76fa9982017-05-18 14:10:24 +03002043 *
2044 * The device requires main link attributes Mvid and Nvid to be limited
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07002045 * to 16 bits. So will give a constant value (0x8000) for compatability.
Jani Nikula76fa9982017-05-18 14:10:24 +03002046 */
Lee, Shawn C53ca2ed2018-09-11 23:22:50 -07002047 DP_DPCD_QUIRK_CONSTANT_N,
José Roberto de Souza7c5c6412018-12-03 16:33:55 -08002048 /**
José Roberto de Souzaed17b552018-12-05 10:48:50 -08002049 * @DP_DPCD_QUIRK_NO_PSR:
José Roberto de Souza7c5c6412018-12-03 16:33:55 -08002050 *
2051 * The device does not support PSR even if reports that it supports or
2052 * driver still need to implement proper handling for such device.
2053 */
2054 DP_DPCD_QUIRK_NO_PSR,
Ville Syrjälä79740332019-05-28 17:06:49 +03002055 /**
2056 * @DP_DPCD_QUIRK_NO_SINK_COUNT:
2057 *
2058 * The device does not set SINK_COUNT to a non-zero value.
Lyude Paul693c3ec2020-08-26 14:24:51 -04002059 * The driver should ignore SINK_COUNT during detection. Note that
2060 * drm_dp_read_sink_count_cap() automatically checks for this quirk.
Ville Syrjälä79740332019-05-28 17:06:49 +03002061 */
2062 DP_DPCD_QUIRK_NO_SINK_COUNT,
Mikita Lipski5b03f9d2019-09-20 15:44:56 -04002063 /**
2064 * @DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD:
2065 *
2066 * The device supports MST DSC despite not supporting Virtual DPCD.
2067 * The DSC caps can be read from the physical aux instead.
2068 */
2069 DP_DPCD_QUIRK_DSC_WITHOUT_VIRTUAL_DPCD,
Lyude Paul17f5d572020-03-03 16:53:18 -05002070 /**
Mario Kleiner639e0db2020-03-16 05:23:40 +01002071 * @DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS:
2072 *
2073 * The device supports a link rate of 3.24 Gbps (multiplier 0xc) despite
2074 * the DP_MAX_LINK_RATE register reporting a lower max multiplier.
2075 */
2076 DP_DPCD_QUIRK_CAN_DO_MAX_LINK_RATE_3_24_GBPS,
Jani Nikula76fa9982017-05-18 14:10:24 +03002077};
2078
2079/**
2080 * drm_dp_has_quirk() - does the DP device have a specific quirk
Kieran Binghamfedbfcc2020-06-09 13:46:01 +01002081 * @desc: Device descriptor filled by drm_dp_read_desc()
Jani Nikula76fa9982017-05-18 14:10:24 +03002082 * @quirk: Quirk to query for
2083 *
2084 * Return true if DP device identified by @desc has @quirk.
2085 */
2086static inline bool
Lyude Paul7c553f82020-09-15 12:49:13 -04002087drm_dp_has_quirk(const struct drm_dp_desc *desc, enum drm_dp_quirk quirk)
Jani Nikula76fa9982017-05-18 14:10:24 +03002088{
Lyude Paul7c553f82020-09-15 12:49:13 -04002089 return desc->quirks & BIT(quirk);
Jani Nikula76fa9982017-05-18 14:10:24 +03002090}
2091
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02002092#ifdef CONFIG_DRM_DP_CEC
2093void drm_dp_cec_irq(struct drm_dp_aux *aux);
Dariusz Marcinkiewiczae85b0d2019-08-14 12:44:59 +02002094void drm_dp_cec_register_connector(struct drm_dp_aux *aux,
2095 struct drm_connector *connector);
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02002096void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux);
2097void drm_dp_cec_set_edid(struct drm_dp_aux *aux, const struct edid *edid);
2098void drm_dp_cec_unset_edid(struct drm_dp_aux *aux);
2099#else
2100static inline void drm_dp_cec_irq(struct drm_dp_aux *aux)
2101{
2102}
2103
Dariusz Marcinkiewiczae85b0d2019-08-14 12:44:59 +02002104static inline void
2105drm_dp_cec_register_connector(struct drm_dp_aux *aux,
2106 struct drm_connector *connector)
Hans Verkuil2c6d1ff2018-07-11 15:29:07 +02002107{
2108}
2109
2110static inline void drm_dp_cec_unregister_connector(struct drm_dp_aux *aux)
2111{
2112}
2113
2114static inline void drm_dp_cec_set_edid(struct drm_dp_aux *aux,
2115 const struct edid *edid)
2116{
2117}
2118
2119static inline void drm_dp_cec_unset_edid(struct drm_dp_aux *aux)
2120{
2121}
2122
2123#endif
2124
Animesh Manna4342f832020-03-16 16:07:54 +05302125/**
2126 * struct drm_dp_phy_test_params - DP Phy Compliance parameters
2127 * @link_rate: Requested Link rate from DPCD 0x219
2128 * @num_lanes: Number of lanes requested by sing through DPCD 0x220
2129 * @phy_pattern: DP Phy test pattern from DPCD 0x248
Mauro Carvalho Chehab38a8b322020-10-27 10:51:31 +01002130 * @hbr2_reset: DP HBR2_COMPLIANCE_SCRAMBLER_RESET from DCPD 0x24A and 0x24B
Animesh Manna4342f832020-03-16 16:07:54 +05302131 * @custom80: DP Test_80BIT_CUSTOM_PATTERN from DPCDs 0x250 through 0x259
2132 * @enhanced_frame_cap: flag for enhanced frame capability.
2133 */
2134struct drm_dp_phy_test_params {
2135 int link_rate;
2136 u8 num_lanes;
2137 u8 phy_pattern;
2138 u8 hbr2_reset[2];
2139 u8 custom80[10];
2140 bool enhanced_frame_cap;
2141};
2142
2143int drm_dp_get_phy_test_pattern(struct drm_dp_aux *aux,
2144 struct drm_dp_phy_test_params *data);
2145int drm_dp_set_phy_test_pattern(struct drm_dp_aux *aux,
2146 struct drm_dp_phy_test_params *data, u8 dp_rev);
Ankit Nautiyalce32a622020-12-18 16:07:12 +05302147int drm_dp_get_pcon_max_frl_bw(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2148 const u8 port_cap[4]);
2149int drm_dp_pcon_frl_prepare(struct drm_dp_aux *aux, bool enable_frl_ready_hpd);
2150bool drm_dp_pcon_is_frl_ready(struct drm_dp_aux *aux);
2151int drm_dp_pcon_frl_configure_1(struct drm_dp_aux *aux, int max_frl_gbps,
2152 bool concurrent_mode);
2153int drm_dp_pcon_frl_configure_2(struct drm_dp_aux *aux, int max_frl_mask,
2154 bool extended_train_mode);
2155int drm_dp_pcon_reset_frl_config(struct drm_dp_aux *aux);
2156int drm_dp_pcon_frl_enable(struct drm_dp_aux *aux);
2157
2158bool drm_dp_pcon_hdmi_link_active(struct drm_dp_aux *aux);
2159int drm_dp_pcon_hdmi_link_mode(struct drm_dp_aux *aux, u8 *frl_trained_mask);
Swati Sharma3ce98012020-12-18 16:07:13 +05302160void drm_dp_pcon_hdmi_frl_link_error_count(struct drm_dp_aux *aux,
2161 struct drm_connector *connector);
Ankit Nautiyale2e16da2020-12-22 17:50:27 +02002162bool drm_dp_pcon_enc_is_dsc_1_2(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2163int drm_dp_pcon_dsc_max_slices(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2164int drm_dp_pcon_dsc_max_slice_width(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2165int drm_dp_pcon_dsc_bpp_incr(const u8 pcon_dsc_dpcd[DP_PCON_DSC_ENCODER_CAP_SIZE]);
2166int drm_dp_pcon_pps_default(struct drm_dp_aux *aux);
2167int drm_dp_pcon_pps_override_buf(struct drm_dp_aux *aux, u8 pps_buf[128]);
2168int drm_dp_pcon_pps_override_param(struct drm_dp_aux *aux, u8 pps_param[6]);
Ankit Nautiyal07c9b862020-12-18 16:07:15 +05302169bool drm_dp_downstream_rgb_to_ycbcr_conversion(const u8 dpcd[DP_RECEIVER_CAP_SIZE],
2170 const u8 port_cap[4], u8 color_spc);
2171int drm_dp_pcon_convert_rgb_to_ycbcr(struct drm_dp_aux *aux, u8 color_spc);
Ankit Nautiyalce32a622020-12-18 16:07:12 +05302172
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002173#endif /* _DRM_DP_HELPER_H_ */