blob: af3788589ee6d0e7868cf7ed668fb9e3ad5c772f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Inline assembly cache operations.
7 *
Justin P. Mattock79add622011-04-04 14:15:29 -07008 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 1997 - 2002 Ralf Baechle (ralf@gnu.org)
10 * Copyright (C) 2004 Ralf Baechle (ralf@linux-mips.org)
11 */
12#ifndef _ASM_R4KCACHE_H
13#define _ASM_R4KCACHE_H
14
Markos Chandrasf6b39ae2015-03-03 18:48:47 +000015#include <linux/stringify.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/asm.h>
Paul Burton6baaead2019-10-08 18:22:00 +000018#include <asm/asm-eva.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/cacheops.h>
Markos Chandras934c7922014-11-13 13:25:51 +000020#include <asm/compiler.h>
Atsushi Nemoto41700e72006-02-10 00:39:06 +090021#include <asm/cpu-features.h>
Ralf Baechle14bd8c02013-09-25 18:21:26 +020022#include <asm/cpu-type.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010023#include <asm/mipsmtregs.h>
Huacai Chenbb53fdf2018-11-15 15:53:53 +080024#include <asm/mmzone.h>
Paul Burton6baaead2019-10-08 18:22:00 +000025#include <asm/unroll.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070027extern void (*r4k_blast_dcache)(void);
28extern void (*r4k_blast_icache)(void);
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
31 * This macro return a properly sign-extended address suitable as base address
32 * for indexed cache operations. Two issues here:
33 *
34 * - The MIPS32 and MIPS64 specs permit an implementation to directly derive
Ralf Baechle70342282013-01-22 12:59:30 +010035 * the index bits from the virtual address. This breaks with tradition
36 * set by the R4000. To keep unpleasant surprises from happening we pick
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * an address in KSEG0 / CKSEG0.
Ralf Baechle70342282013-01-22 12:59:30 +010038 * - We need a properly sign extended address for 64-bit code. To get away
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * without ifdefs we let the compiler do it by a type cast.
40 */
41#define INDEX_BASE CKSEG0
42
Paul Burton6baaead2019-10-08 18:22:00 +000043#define _cache_op(insn, op, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070044 __asm__ __volatile__( \
Thiemo Seufer2fe25f62005-09-01 08:59:55 +000045 " .set push \n" \
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 " .set noreorder \n" \
Markos Chandras934c7922014-11-13 13:25:51 +000047 " .set "MIPS_ISA_ARCH_LEVEL" \n" \
Paul Burton6baaead2019-10-08 18:22:00 +000048 " " insn("%0", "%1") " \n" \
Thiemo Seufer2fe25f62005-09-01 08:59:55 +000049 " .set pop \n" \
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 : \
Ralf Baechle675055b2006-04-03 23:32:39 +010051 : "i" (op), "R" (*(unsigned char *)(addr)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Paul Burton6baaead2019-10-08 18:22:00 +000053#define cache_op(op, addr) \
54 _cache_op(kernel_cache, op, addr)
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056static inline void flush_icache_line_indexed(unsigned long addr)
57{
58 cache_op(Index_Invalidate_I, addr);
59}
60
61static inline void flush_dcache_line_indexed(unsigned long addr)
62{
63 cache_op(Index_Writeback_Inv_D, addr);
64}
65
66static inline void flush_scache_line_indexed(unsigned long addr)
67{
68 cache_op(Index_Writeback_Inv_SD, addr);
69}
70
71static inline void flush_icache_line(unsigned long addr)
72{
Ralf Baechle14bd8c02013-09-25 18:21:26 +020073 switch (boot_cpu_type()) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +080074 case CPU_LOONGSON2EF:
Huacai Chenbad009f2014-01-14 17:56:37 -080075 cache_op(Hit_Invalidate_I_Loongson2, addr);
Ralf Baechle14bd8c02013-09-25 18:21:26 +020076 break;
77
78 default:
79 cache_op(Hit_Invalidate_I, addr);
80 break;
81 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070082}
83
84static inline void flush_dcache_line(unsigned long addr)
85{
86 cache_op(Hit_Writeback_Inv_D, addr);
87}
88
89static inline void invalidate_dcache_line(unsigned long addr)
90{
91 cache_op(Hit_Invalidate_D, addr);
92}
93
94static inline void invalidate_scache_line(unsigned long addr)
95{
96 cache_op(Hit_Invalidate_SD, addr);
97}
98
99static inline void flush_scache_line(unsigned long addr)
100{
101 cache_op(Hit_Writeback_Inv_SD, addr);
102}
103
Thomas Bogendoerferf1b0bf52021-02-10 17:16:14 +0100104#ifdef CONFIG_EVA
James Hogan7170bdc2016-11-28 16:38:01 +0000105
Thomas Bogendoerferf1b0bf52021-02-10 17:16:14 +0100106#define protected_cache_op(op, addr) \
James Hogan7170bdc2016-11-28 16:38:01 +0000107({ \
108 int __err = 0; \
Leonid Yegoshina8053852013-12-16 11:38:00 +0000109 __asm__ __volatile__( \
110 " .set push \n" \
111 " .set noreorder \n" \
112 " .set mips0 \n" \
113 " .set eva \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000114 "1: cachee %1, (%2) \n" \
Paul Burtonf2294542017-02-06 11:03:15 -0800115 "2: .insn \n" \
116 " .set pop \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000117 " .section .fixup,\"ax\" \n" \
118 "3: li %0, %3 \n" \
119 " j 2b \n" \
120 " .previous \n" \
Leonid Yegoshina8053852013-12-16 11:38:00 +0000121 " .section __ex_table,\"a\" \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000122 " "STR(PTR)" 1b, 3b \n" \
Leonid Yegoshina8053852013-12-16 11:38:00 +0000123 " .previous" \
James Hogan7170bdc2016-11-28 16:38:01 +0000124 : "+r" (__err) \
125 : "i" (op), "r" (addr), "i" (-EFAULT)); \
126 __err; \
127})
Thomas Bogendoerferf1b0bf52021-02-10 17:16:14 +0100128#else
129
130#define protected_cache_op(op, addr) \
131({ \
132 int __err = 0; \
133 __asm__ __volatile__( \
134 " .set push \n" \
135 " .set noreorder \n" \
136 " .set "MIPS_ISA_ARCH_LEVEL" \n" \
137 "1: cache %1, (%2) \n" \
138 "2: .insn \n" \
139 " .set pop \n" \
140 " .section .fixup,\"ax\" \n" \
141 "3: li %0, %3 \n" \
142 " j 2b \n" \
143 " .previous \n" \
144 " .section __ex_table,\"a\" \n" \
145 " "STR(PTR)" 1b, 3b \n" \
146 " .previous" \
147 : "+r" (__err) \
148 : "i" (op), "r" (addr), "i" (-EFAULT)); \
149 __err; \
150})
151#endif
Leonid Yegoshina8053852013-12-16 11:38:00 +0000152
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153/*
154 * The next two are for badland addresses like signal trampolines.
155 */
James Hogan7170bdc2016-11-28 16:38:01 +0000156static inline int protected_flush_icache_line(unsigned long addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157{
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200158 switch (boot_cpu_type()) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800159 case CPU_LOONGSON2EF:
James Hogan7170bdc2016-11-28 16:38:01 +0000160 return protected_cache_op(Hit_Invalidate_I_Loongson2, addr);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200161
162 default:
James Hogan7170bdc2016-11-28 16:38:01 +0000163 return protected_cache_op(Hit_Invalidate_I, addr);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200164 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165}
166
167/*
168 * R10000 / R12000 hazard - these processors don't support the Hit_Writeback_D
169 * cacheop so we use Hit_Writeback_Inv_D which is supported by all R4000-style
170 * caches. We're talking about one cacheline unnecessarily getting invalidated
Thiemo Seufer2fe25f62005-09-01 08:59:55 +0000171 * here so the penalty isn't overly hard.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 */
James Hogan7170bdc2016-11-28 16:38:01 +0000173static inline int protected_writeback_dcache_line(unsigned long addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
James Hogan7170bdc2016-11-28 16:38:01 +0000175 return protected_cache_op(Hit_Writeback_Inv_D, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176}
177
James Hogan7170bdc2016-11-28 16:38:01 +0000178static inline int protected_writeback_scache_line(unsigned long addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
James Hogan7170bdc2016-11-28 16:38:01 +0000180 return protected_cache_op(Hit_Writeback_Inv_SD, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181}
182
183/*
184 * This one is RM7000-specific
185 */
186static inline void invalidate_tcache_page(unsigned long addr)
187{
188 cache_op(Page_Invalidate_T, addr);
189}
190
Paul Burton6baaead2019-10-08 18:22:00 +0000191#define cache_unroll(times, insn, op, addr, lsize) do { \
192 int i = 0; \
193 unroll(times, _cache_op, insn, op, (addr) + (i++ * (lsize))); \
194} while (0)
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000195
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900196/* build blast_xxx, blast_xxx_page, blast_xxx_page_indexed */
Aaro Koskinen43a06842014-01-14 17:56:38 -0800197#define __BUILD_BLAST_CACHE(pfx, desc, indexop, hitop, lsize, extra) \
198static inline void extra##blast_##pfx##cache##lsize(void) \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900199{ \
200 unsigned long start = INDEX_BASE; \
201 unsigned long end = start + current_cpu_data.desc.waysize; \
202 unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \
203 unsigned long ws_end = current_cpu_data.desc.ways << \
Ralf Baechle70342282013-01-22 12:59:30 +0100204 current_cpu_data.desc.waybit; \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900205 unsigned long ws, addr; \
206 \
207 for (ws = 0; ws < ws_end; ws += ws_inc) \
208 for (addr = start; addr < end; addr += lsize * 32) \
Paul Burton6baaead2019-10-08 18:22:00 +0000209 cache_unroll(32, kernel_cache, indexop, \
210 addr | ws, lsize); \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900211} \
212 \
Aaro Koskinen43a06842014-01-14 17:56:38 -0800213static inline void extra##blast_##pfx##cache##lsize##_page(unsigned long page) \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900214{ \
215 unsigned long start = page; \
216 unsigned long end = page + PAGE_SIZE; \
217 \
218 do { \
Paul Burton6baaead2019-10-08 18:22:00 +0000219 cache_unroll(32, kernel_cache, hitop, start, lsize); \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900220 start += lsize * 32; \
221 } while (start < end); \
222} \
223 \
Aaro Koskinen43a06842014-01-14 17:56:38 -0800224static inline void extra##blast_##pfx##cache##lsize##_page_indexed(unsigned long page) \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900225{ \
Atsushi Nemotode628932006-03-13 18:23:03 +0900226 unsigned long indexmask = current_cpu_data.desc.waysize - 1; \
227 unsigned long start = INDEX_BASE + (page & indexmask); \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900228 unsigned long end = start + PAGE_SIZE; \
229 unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \
230 unsigned long ws_end = current_cpu_data.desc.ways << \
Ralf Baechle70342282013-01-22 12:59:30 +0100231 current_cpu_data.desc.waybit; \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900232 unsigned long ws, addr; \
233 \
234 for (ws = 0; ws < ws_end; ws += ws_inc) \
235 for (addr = start; addr < end; addr += lsize * 32) \
Paul Burton6baaead2019-10-08 18:22:00 +0000236 cache_unroll(32, kernel_cache, indexop, \
237 addr | ws, lsize); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238}
239
Aaro Koskinen43a06842014-01-14 17:56:38 -0800240__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 16, )
241__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16, )
242__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 16, )
243__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 32, )
244__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32, )
245__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I_Loongson2, 32, loongson2_)
246__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 32, )
247__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 64, )
248__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64, )
249__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 64, )
David Daney18a8cd62014-05-28 23:52:09 +0200250__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 128, )
251__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 128, )
Aaro Koskinen43a06842014-01-14 17:56:38 -0800252__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 128, )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253
Aaro Koskinen43a06842014-01-14 17:56:38 -0800254__BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 16, )
255__BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 32, )
256__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 16, )
257__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 32, )
258__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 64, )
259__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 128, )
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100260
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000261#define __BUILD_BLAST_USER_CACHE(pfx, desc, indexop, hitop, lsize) \
262static inline void blast_##pfx##cache##lsize##_user_page(unsigned long page) \
263{ \
264 unsigned long start = page; \
265 unsigned long end = page + PAGE_SIZE; \
266 \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000267 do { \
Paul Burton6baaead2019-10-08 18:22:00 +0000268 cache_unroll(32, user_cache, hitop, start, lsize); \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000269 start += lsize * 32; \
270 } while (start < end); \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000271}
272
273__BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D,
274 16)
275__BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16)
276__BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D,
277 32)
278__BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32)
279__BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D,
280 64)
281__BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64)
282
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900283/* build blast_xxx_range, protected_blast_xxx_range */
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200284#define __BUILD_BLAST_CACHE_RANGE(pfx, desc, hitop, prot, extra) \
285static inline void prot##extra##blast_##pfx##cache##_range(unsigned long start, \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900286 unsigned long end) \
287{ \
288 unsigned long lsize = cpu_##desc##_line_size(); \
289 unsigned long addr = start & ~(lsize - 1); \
290 unsigned long aend = (end - 1) & ~(lsize - 1); \
Ralf Baechle41c594a2006-04-05 09:45:45 +0100291 \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900292 while (1) { \
293 prot##cache_op(hitop, addr); \
294 if (addr == aend) \
295 break; \
296 addr += lsize; \
297 } \
298}
299
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200300__BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, protected_, )
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200301__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, protected_, )
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000302__BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, protected_, )
Huacai Chenbad009f2014-01-14 17:56:37 -0800303__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I_Loongson2, \
304 protected_, loongson2_)
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200305__BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, , )
Leonid Yegoshin41e62b02013-12-16 11:24:13 +0000306__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, , )
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200307__BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, , )
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900308/* blast_inv_dcache_range */
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200309__BUILD_BLAST_CACHE_RANGE(inv_d, dcache, Hit_Invalidate_D, , )
310__BUILD_BLAST_CACHE_RANGE(inv_s, scache, Hit_Invalidate_SD, , )
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900311
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800312/* Currently, this is very specific to Loongson-3 */
313#define __BUILD_BLAST_CACHE_NODE(pfx, desc, indexop, hitop, lsize) \
314static inline void blast_##pfx##cache##lsize##_node(long node) \
315{ \
316 unsigned long start = CAC_BASE | nid_to_addrbase(node); \
317 unsigned long end = start + current_cpu_data.desc.waysize; \
318 unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \
319 unsigned long ws_end = current_cpu_data.desc.ways << \
320 current_cpu_data.desc.waybit; \
321 unsigned long ws, addr; \
322 \
323 for (ws = 0; ws < ws_end; ws += ws_inc) \
324 for (addr = start; addr < end; addr += lsize * 32) \
Paul Burton6baaead2019-10-08 18:22:00 +0000325 cache_unroll(32, kernel_cache, indexop, \
326 addr | ws, lsize); \
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800327}
328
329__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 16)
330__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 32)
331__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 64)
332__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 128)
333
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334#endif /* _ASM_R4KCACHE_H */