blob: 2d154e27c1429ef97370164b6cbe05f3dc727cb6 [file] [log] [blame]
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
Mathias Nymanddba5cd2014-05-08 19:26:00 +030023
24#include <linux/slab.h>
Sarah Sharp0f2a7932009-04-27 19:57:12 -070025#include <asm/unaligned.h>
26
27#include "xhci.h"
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +030028#include "xhci-trace.h"
Sarah Sharp0f2a7932009-04-27 19:57:12 -070029
Andiry Xu9777e3c2010-10-14 07:23:03 -070030#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
Mathias Nyman5693e0b2015-10-01 18:40:35 +030034/* USB 3 BOS descriptor and a capability descriptors, combined.
35 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
36 */
Sarah Sharp48e82362011-10-06 11:54:23 -070037static u8 usb_bos_descriptor [] = {
38 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
39 USB_DT_BOS, /* __u8 bDescriptorType */
40 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
41 0x1, /* __u8 bNumDeviceCaps */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030042 /* First device capability, SuperSpeed */
Sarah Sharp48e82362011-10-06 11:54:23 -070043 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
44 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
45 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
46 0x00, /* bmAttributes, LTM off by default */
47 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
48 0x03, /* bFunctionalitySupport,
49 USB 3.0 speed only */
50 0x00, /* bU1DevExitLat, set later. */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030051 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
52 /* Second device capability, SuperSpeedPlus */
Mathias Nyman5da665f2016-01-25 15:30:46 +020053 0x1c, /* bLength 28, will be adjusted later */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030054 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
55 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
56 0x00, /* bReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020057 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
58 0x01, 0x00, /* wFunctionalitySupport */
Mathias Nyman5693e0b2015-10-01 18:40:35 +030059 0x00, 0x00, /* wReserved 0 */
Mathias Nyman5da665f2016-01-25 15:30:46 +020060 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
61 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
62 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
63 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
64 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
Sarah Sharp48e82362011-10-06 11:54:23 -070065};
66
Mathias Nyman5693e0b2015-10-01 18:40:35 +030067static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
68 u16 wLength)
69{
70 int i, ssa_count;
71 u32 temp;
72 u16 desc_size, ssp_cap_size, ssa_size = 0;
73 bool usb3_1 = false;
74
75 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
76 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
77
78 /* does xhci support USB 3.1 Enhanced SuperSpeed */
Mathias Nyman5da665f2016-01-25 15:30:46 +020079 if (xhci->usb3_rhub.min_rev >= 0x01) {
80 /* does xhci provide a PSI table for SSA speed attributes? */
81 if (xhci->usb3_rhub.psi_count) {
82 /* two SSA entries for each unique PSI ID, RX and TX */
83 ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
84 ssa_size = ssa_count * sizeof(u32);
85 ssp_cap_size -= 16; /* skip copying the default SSA */
86 }
Mathias Nyman5693e0b2015-10-01 18:40:35 +030087 desc_size += ssp_cap_size;
88 usb3_1 = true;
89 }
90 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
91
92 if (usb3_1) {
93 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
94 buf[4] += 1;
95 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
96 }
97
98 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
99 return wLength;
100
101 /* Indicate whether the host has LTM support. */
102 temp = readl(&xhci->cap_regs->hcc_params);
103 if (HCC_LTC(temp))
104 buf[8] |= USB_LTM_SUPPORT;
105
106 /* Set the U1 and U2 exit latencies. */
107 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
108 temp = readl(&xhci->cap_regs->hcs_params3);
109 buf[12] = HCS_U1_LATENCY(temp);
110 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
111 }
112
Mathias Nyman5da665f2016-01-25 15:30:46 +0200113 /* If PSI table exists, add the custom speed attributes from it */
114 if (usb3_1 && xhci->usb3_rhub.psi_count) {
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300115 u32 ssp_cap_base, bm_attrib, psi;
116 int offset;
117
118 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
119
120 if (wLength < desc_size)
121 return wLength;
122 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
123
124 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
125 bm_attrib = (ssa_count - 1) & 0x1f;
126 bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
127 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
128
129 if (wLength < desc_size + ssa_size)
130 return wLength;
131 /*
132 * Create the Sublink Speed Attributes (SSA) array.
133 * The xhci PSI field and USB 3.1 SSA fields are very similar,
134 * but link type bits 7:6 differ for values 01b and 10b.
135 * xhci has also only one PSI entry for a symmetric link when
136 * USB 3.1 requires two SSA entries (RX and TX) for every link
137 */
138 offset = desc_size;
139 for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
140 psi = xhci->usb3_rhub.psi[i];
141 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
142 if ((psi & PLT_MASK) == PLT_SYM) {
143 /* Symmetric, create SSA RX and TX from one PSI entry */
144 put_unaligned_le32(psi, &buf[offset]);
145 psi |= 1 << 7; /* turn entry to TX */
146 offset += 4;
147 if (offset >= desc_size + ssa_size)
148 return desc_size + ssa_size;
149 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
150 /* Asymetric RX, flip bits 7:6 for SSA */
151 psi ^= PLT_MASK;
152 }
153 put_unaligned_le32(psi, &buf[offset]);
154 offset += 4;
155 if (offset >= desc_size + ssa_size)
156 return desc_size + ssa_size;
157 }
158 }
159 /* ssa_size is 0 for other than usb 3.1 hosts */
160 return desc_size + ssa_size;
161}
Sarah Sharp48e82362011-10-06 11:54:23 -0700162
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800163static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
164 struct usb_hub_descriptor *desc, int ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700165{
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700166 u16 temp;
167
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700168 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
169 desc->bHubContrCurrent = 0;
170
171 desc->bNbrPorts = ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700172 temp = 0;
Aman Deepc8421142011-11-22 19:33:36 +0530173 /* Bits 1:0 - support per-port power switching, or power always on */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700174 if (HCC_PPC(xhci->hcc_params))
Aman Deepc8421142011-11-22 19:33:36 +0530175 temp |= HUB_CHAR_INDV_PORT_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700176 else
Aman Deepc8421142011-11-22 19:33:36 +0530177 temp |= HUB_CHAR_NO_LPSM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700178 /* Bit 2 - root hubs are not part of a compound device */
179 /* Bits 4:3 - individual port over current protection */
Aman Deepc8421142011-11-22 19:33:36 +0530180 temp |= HUB_CHAR_INDV_PORT_OCPM;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700181 /* Bits 6:5 - no TTs in root ports */
182 /* Bit 7 - no port indicators */
Matt Evans28ccd292011-03-29 13:40:46 +1100183 desc->wHubCharacteristics = cpu_to_le16(temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700184}
185
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800186/* Fill in the USB 2.0 roothub descriptor */
187static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
188 struct usb_hub_descriptor *desc)
189{
190 int ports;
191 u16 temp;
192 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
193 u32 portsc;
194 unsigned int i;
195
196 ports = xhci->num_usb2_ports;
197
198 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530199 desc->bDescriptorType = USB_DT_HUB;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800200 temp = 1 + (ports / 8);
Aman Deepc8421142011-11-22 19:33:36 +0530201 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800202
203 /* The Device Removable bits are reported on a byte granularity.
204 * If the port doesn't exist within that byte, the bit is set to 0.
205 */
206 memset(port_removable, 0, sizeof(port_removable));
207 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200208 portsc = readl(xhci->usb2_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800209 /* If a device is removable, PORTSC reports a 0, same as in the
210 * hub descriptor DeviceRemovable bits.
211 */
212 if (portsc & PORT_DEV_REMOVE)
213 /* This math is hairy because bit 0 of DeviceRemovable
214 * is reserved, and bit 1 is for port 1, etc.
215 */
216 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
217 }
218
219 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
220 * ports on it. The USB 2.0 specification says that there are two
221 * variable length fields at the end of the hub descriptor:
222 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
223 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
224 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
225 * 0xFF, so we initialize the both arrays (DeviceRemovable and
226 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
227 * set of ports that actually exist.
228 */
229 memset(desc->u.hs.DeviceRemovable, 0xff,
230 sizeof(desc->u.hs.DeviceRemovable));
231 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
232 sizeof(desc->u.hs.PortPwrCtrlMask));
233
234 for (i = 0; i < (ports + 1 + 7) / 8; i++)
235 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
236 sizeof(__u8));
237}
238
239/* Fill in the USB 3.0 roothub descriptor */
240static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 struct usb_hub_descriptor *desc)
242{
243 int ports;
244 u16 port_removable;
245 u32 portsc;
246 unsigned int i;
247
248 ports = xhci->num_usb3_ports;
249 xhci_common_hub_descriptor(xhci, desc, ports);
Aman Deepc8421142011-11-22 19:33:36 +0530250 desc->bDescriptorType = USB_DT_SS_HUB;
251 desc->bDescLength = USB_DT_SS_HUB_SIZE;
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800252
253 /* header decode latency should be zero for roothubs,
254 * see section 4.23.5.2.
255 */
256 desc->u.ss.bHubHdrDecLat = 0;
257 desc->u.ss.wHubDelay = 0;
258
259 port_removable = 0;
260 /* bit 0 is reserved, bit 1 is for port 1, etc. */
261 for (i = 0; i < ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200262 portsc = readl(xhci->usb3_ports[i]);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800263 if (portsc & PORT_DEV_REMOVE)
264 port_removable |= 1 << (i + 1);
265 }
Lan Tianyu27c411c2012-10-15 15:38:35 +0800266
267 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800268}
269
270static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
271 struct usb_hub_descriptor *desc)
272{
273
Mathias Nymanb50107b2015-10-01 18:40:38 +0300274 if (hcd->speed >= HCD_USB3)
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800275 xhci_usb3_hub_descriptor(hcd, xhci, desc);
276 else
277 xhci_usb2_hub_descriptor(hcd, xhci, desc);
278
279}
280
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700281static unsigned int xhci_port_speed(unsigned int port_status)
282{
283 if (DEV_LOWSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500284 return USB_PORT_STAT_LOW_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700285 if (DEV_HIGHSPEED(port_status))
Alan Stern288ead42010-03-04 11:32:30 -0500286 return USB_PORT_STAT_HIGH_SPEED;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700287 /*
288 * FIXME: Yes, we should check for full speed, but the core uses that as
289 * a default in portspeed() in usb/core/hub.c (which is the only place
Alan Stern288ead42010-03-04 11:32:30 -0500290 * USB_PORT_STAT_*_SPEED is used).
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700291 */
292 return 0;
293}
294
295/*
296 * These bits are Read Only (RO) and should be saved and written to the
297 * registers: 0, 3, 10:13, 30
298 * connect status, over-current status, port speed, and device removable.
299 * connect status and port speed are also sticky - meaning they're in
300 * the AUX well and they aren't changed by a hot, warm, or cold reset.
301 */
302#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
303/*
304 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
305 * bits 5:8, 9, 14:15, 25:27
306 * link state, port power, port indicator state, "wake on" enable state
307 */
308#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
309/*
310 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
311 * bit 4 (port reset)
312 */
313#define XHCI_PORT_RW1S ((1<<4))
314/*
315 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
316 * bits 1, 17, 18, 19, 20, 21, 22, 23
317 * port enable/disable, and
318 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
319 * over-current, reset, link state, and L1 change
320 */
321#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
322/*
323 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
324 * latched in
325 */
326#define XHCI_PORT_RW ((1<<16))
327/*
328 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
329 * bits 2, 24, 28:31
330 */
331#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
332
333/*
334 * Given a port state, this function returns a value that would result in the
335 * port being in the same state, if the value was written to the port status
336 * control register.
337 * Save Read Only (RO) bits and save read/write bits where
338 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
339 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
340 */
Andiry Xu56192532010-10-14 07:23:00 -0700341u32 xhci_port_state_to_neutral(u32 state)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700342{
343 /* Save read-only status and port state */
344 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
345}
346
Andiry Xube88fe42010-10-14 07:22:57 -0700347/*
348 * find slot id based on port number.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800349 * @port: The one-based port number from one of the two split roothubs.
Andiry Xube88fe42010-10-14 07:22:57 -0700350 */
Sarah Sharp52336302010-12-16 10:49:09 -0800351int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
352 u16 port)
Andiry Xube88fe42010-10-14 07:22:57 -0700353{
354 int slot_id;
355 int i;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800356 enum usb_device_speed speed;
Andiry Xube88fe42010-10-14 07:22:57 -0700357
358 slot_id = 0;
359 for (i = 0; i < MAX_HC_SLOTS; i++) {
360 if (!xhci->devs[i])
361 continue;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800362 speed = xhci->devs[i]->udev->speed;
Mathias Nymanb50107b2015-10-01 18:40:38 +0300363 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
Sarah Sharpfe301822011-09-02 11:05:41 -0700364 && xhci->devs[i]->fake_port == port) {
Andiry Xube88fe42010-10-14 07:22:57 -0700365 slot_id = i;
366 break;
367 }
368 }
369
370 return slot_id;
371}
372
373/*
374 * Stop device
375 * It issues stop endpoint command for EP 0 to 30. And wait the last command
376 * to complete.
377 * suspend will set to 1, if suspend bit need to set in command.
378 */
379static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
380{
381 struct xhci_virt_device *virt_dev;
382 struct xhci_command *cmd;
383 unsigned long flags;
Andiry Xube88fe42010-10-14 07:22:57 -0700384 int ret;
385 int i;
386
387 ret = 0;
388 virt_dev = xhci->devs[slot_id];
Jim Lin88716a92016-08-16 10:18:05 +0300389 if (!virt_dev)
390 return -ENODEV;
391
Andiry Xube88fe42010-10-14 07:22:57 -0700392 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
393 if (!cmd) {
394 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
395 return -ENOMEM;
396 }
397
398 spin_lock_irqsave(&xhci->lock, flags);
399 for (i = LAST_EP_INDEX; i > 0; i--) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300400 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
401 struct xhci_command *command;
402 command = xhci_alloc_command(xhci, false, false,
Mathias Nymanbe3de322014-06-10 11:27:41 +0300403 GFP_NOWAIT);
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300404 if (!command) {
405 spin_unlock_irqrestore(&xhci->lock, flags);
406 xhci_free_command(xhci, cmd);
407 return -ENOMEM;
408
409 }
410 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
411 suspend);
412 }
Andiry Xube88fe42010-10-14 07:22:57 -0700413 }
Mathias Nymanddba5cd2014-05-08 19:26:00 +0300414 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
Andiry Xube88fe42010-10-14 07:22:57 -0700415 xhci_ring_cmd_db(xhci);
416 spin_unlock_irqrestore(&xhci->lock, flags);
417
418 /* Wait for last stop endpoint command to finish */
Mathias Nymanc311e392014-05-08 19:26:03 +0300419 wait_for_completion(cmd->completion);
420
421 if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
422 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
Andiry Xube88fe42010-10-14 07:22:57 -0700423 ret = -ETIME;
Andiry Xube88fe42010-10-14 07:22:57 -0700424 }
Andiry Xube88fe42010-10-14 07:22:57 -0700425 xhci_free_command(xhci, cmd);
426 return ret;
427}
428
429/*
430 * Ring device, it rings the all doorbells unconditionally.
431 */
Andiry Xu56192532010-10-14 07:23:00 -0700432void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
Andiry Xube88fe42010-10-14 07:22:57 -0700433{
Hans de Goedeb7f96962014-08-20 16:41:56 +0300434 int i, s;
435 struct xhci_virt_ep *ep;
Andiry Xube88fe42010-10-14 07:22:57 -0700436
Hans de Goedeb7f96962014-08-20 16:41:56 +0300437 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
438 ep = &xhci->devs[slot_id]->eps[i];
439
440 if (ep->ep_state & EP_HAS_STREAMS) {
441 for (s = 1; s < ep->stream_info->num_streams; s++)
442 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
443 } else if (ep->ring && ep->ring->dequeue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700444 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
Hans de Goedeb7f96962014-08-20 16:41:56 +0300445 }
446 }
Andiry Xube88fe42010-10-14 07:22:57 -0700447
448 return;
449}
450
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800451static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +1100452 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp6219c0472009-12-09 15:59:11 -0800453{
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800454 /* Don't allow the USB core to disable SuperSpeed ports. */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300455 if (hcd->speed >= HCD_USB3) {
Sarah Sharp6dd0a3a72010-11-16 15:58:52 -0800456 xhci_dbg(xhci, "Ignoring request to disable "
457 "SuperSpeed port.\n");
458 return;
459 }
460
Sarah Sharp6219c0472009-12-09 15:59:11 -0800461 /* Write 1 to disable the port */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200462 writel(port_status | PORT_PE, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200463 port_status = readl(addr);
Sarah Sharp6219c0472009-12-09 15:59:11 -0800464 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
465 wIndex, port_status);
466}
467
Sarah Sharp34fb5622009-12-09 15:59:08 -0800468static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
Matt Evans28ccd292011-03-29 13:40:46 +1100469 u16 wIndex, __le32 __iomem *addr, u32 port_status)
Sarah Sharp34fb5622009-12-09 15:59:08 -0800470{
471 char *port_change_bit;
472 u32 status;
473
474 switch (wValue) {
475 case USB_PORT_FEAT_C_RESET:
476 status = PORT_RC;
477 port_change_bit = "reset";
478 break;
Andiry Xua11496e2011-04-27 18:07:29 +0800479 case USB_PORT_FEAT_C_BH_PORT_RESET:
480 status = PORT_WRC;
481 port_change_bit = "warm(BH) reset";
482 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800483 case USB_PORT_FEAT_C_CONNECTION:
484 status = PORT_CSC;
485 port_change_bit = "connect";
486 break;
487 case USB_PORT_FEAT_C_OVER_CURRENT:
488 status = PORT_OCC;
489 port_change_bit = "over-current";
490 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -0800491 case USB_PORT_FEAT_C_ENABLE:
492 status = PORT_PEC;
493 port_change_bit = "enable/disable";
494 break;
Andiry Xube88fe42010-10-14 07:22:57 -0700495 case USB_PORT_FEAT_C_SUSPEND:
496 status = PORT_PLC;
497 port_change_bit = "suspend/resume";
498 break;
Andiry Xu85387c02011-04-27 18:07:35 +0800499 case USB_PORT_FEAT_C_PORT_LINK_STATE:
500 status = PORT_PLC;
501 port_change_bit = "link state";
502 break;
Lu Baolu94251832015-03-23 18:27:41 +0200503 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
504 status = PORT_CEC;
505 port_change_bit = "config error";
506 break;
Sarah Sharp34fb5622009-12-09 15:59:08 -0800507 default:
508 /* Should never happen */
509 return;
510 }
511 /* Change bits are all write 1 to clear */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200512 writel(port_status | status, addr);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200513 port_status = readl(addr);
Sarah Sharp34fb5622009-12-09 15:59:08 -0800514 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
515 port_change_bit, wIndex, port_status);
516}
517
huajun lia0885922011-05-03 21:11:00 +0800518static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
519{
520 int max_ports;
521 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
522
Mathias Nymanb50107b2015-10-01 18:40:38 +0300523 if (hcd->speed >= HCD_USB3) {
huajun lia0885922011-05-03 21:11:00 +0800524 max_ports = xhci->num_usb3_ports;
525 *port_array = xhci->usb3_ports;
526 } else {
527 max_ports = xhci->num_usb2_ports;
528 *port_array = xhci->usb2_ports;
529 }
530
531 return max_ports;
532}
533
Andiry Xuc9682df2011-09-23 14:19:48 -0700534void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
535 int port_id, u32 link_state)
536{
537 u32 temp;
538
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200539 temp = readl(port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700540 temp = xhci_port_state_to_neutral(temp);
541 temp &= ~PORT_PLS_MASK;
542 temp |= PORT_LINK_STROBE | link_state;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200543 writel(temp, port_array[port_id]);
Andiry Xuc9682df2011-09-23 14:19:48 -0700544}
545
Felipe Balbied384bd2012-08-07 14:10:03 +0300546static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800547 __le32 __iomem **port_array, int port_id, u16 wake_mask)
548{
549 u32 temp;
550
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200551 temp = readl(port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800552 temp = xhci_port_state_to_neutral(temp);
553
554 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
555 temp |= PORT_WKCONN_E;
556 else
557 temp &= ~PORT_WKCONN_E;
558
559 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
560 temp |= PORT_WKDISC_E;
561 else
562 temp &= ~PORT_WKDISC_E;
563
564 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
565 temp |= PORT_WKOC_E;
566 else
567 temp &= ~PORT_WKOC_E;
568
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200569 writel(temp, port_array[port_id]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800570}
571
Andiry Xud2f52c92011-09-23 14:19:49 -0700572/* Test and clear port RWC bit */
573void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
574 int port_id, u32 port_bit)
575{
576 u32 temp;
577
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200578 temp = readl(port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700579 if (temp & port_bit) {
580 temp = xhci_port_state_to_neutral(temp);
581 temp |= port_bit;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200582 writel(temp, port_array[port_id]);
Andiry Xud2f52c92011-09-23 14:19:49 -0700583 }
584}
585
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700586/* Updates Link Status for USB 2.1 port */
587static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
588{
589 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
590 *status |= USB_PORT_STAT_L1;
591}
592
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200593/* Updates Link Status for super Speed port */
Felipe Balbi96908582014-08-27 16:38:04 -0500594static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
595 u32 *status, u32 status_reg)
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200596{
597 u32 pls = status_reg & PORT_PLS_MASK;
598
599 /* resume state is a xHCI internal state.
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300600 * Do not report it to usb core, instead, pretend to be U3,
601 * thus usb core knows it's not ready for transfer
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200602 */
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300603 if (pls == XDEV_RESUME) {
604 *status |= USB_SS_PORT_LS_U3;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200605 return;
Zhuang Jin Can243292a2015-07-21 17:20:29 +0300606 }
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200607
608 /* When the CAS bit is set then warm reset
609 * should be performed on port
610 */
611 if (status_reg & PORT_CAS) {
612 /* The CAS bit can be set while the port is
613 * in any link state.
614 * Only roothubs have CAS bit, so we
615 * pretend to be in compliance mode
616 * unless we're already in compliance
617 * or the inactive state.
618 */
619 if (pls != USB_SS_PORT_LS_COMP_MOD &&
620 pls != USB_SS_PORT_LS_SS_INACTIVE) {
621 pls = USB_SS_PORT_LS_COMP_MOD;
622 }
623 /* Return also connection bit -
624 * hub state machine resets port
625 * when this bit is set.
626 */
627 pls |= USB_PORT_STAT_CONNECTION;
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500628 } else {
629 /*
630 * If CAS bit isn't set but the Port is already at
631 * Compliance Mode, fake a connection so the USB core
632 * notices the Compliance state and resets the port.
633 * This resolves an issue generated by the SN65LVPE502CP
634 * in which sometimes the port enters compliance mode
635 * caused by a delay on the host-device negotiation.
636 */
Felipe Balbi96908582014-08-27 16:38:04 -0500637 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
638 (pls == USB_SS_PORT_LS_COMP_MOD))
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500639 pls |= USB_PORT_STAT_CONNECTION;
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200640 }
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500641
Stanislaw Ledwon8bea2bd2012-06-18 15:20:00 +0200642 /* update status field */
643 *status |= pls;
644}
645
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500646/*
647 * Function for Compliance Mode Quirk.
648 *
649 * This Function verifies if all xhc USB3 ports have entered U0, if so,
650 * the compliance mode timer is deleted. A port won't enter
651 * compliance mode if it has previously entered U0.
652 */
Sachin Kamat5f20cf12013-09-16 12:01:34 +0530653static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
654 u16 wIndex)
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500655{
656 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
657 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
658
659 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
660 return;
661
662 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
663 xhci->port_status_u0 |= 1 << wIndex;
664 if (xhci->port_status_u0 == all_ports_seen_u0) {
665 del_timer_sync(&xhci->comp_mode_recovery_timer);
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +0300666 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
667 "All USB3 ports have entered U0 already!");
668 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
669 "Compliance Mode Recovery Timer Deleted.");
Alexis R. Cortes71c731a2012-08-03 14:00:27 -0500670 }
671 }
672}
673
Mathias Nyman395f5402015-10-01 18:40:39 +0300674static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
675{
676 u32 ext_stat = 0;
677 int speed_id;
678
679 /* only support rx and tx lane counts of 1 in usb3.1 spec */
680 speed_id = DEV_PORT_SPEED(raw_port_status);
681 ext_stat |= speed_id; /* bits 3:0, RX speed id */
682 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
683
684 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
685 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
686
687 return ext_stat;
688}
689
Sarah Sharpeae5b172013-04-02 08:42:20 -0700690/*
691 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
692 * 3.0 hubs use.
693 *
694 * Possible side effects:
695 * - Mark a port as being done with device resume,
696 * and ring the endpoint doorbells.
697 * - Stop the Synopsys redriver Compliance Mode polling.
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700698 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700699 */
700static u32 xhci_get_port_status(struct usb_hcd *hcd,
701 struct xhci_bus_state *bus_state,
702 __le32 __iomem **port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700703 u16 wIndex, u32 raw_port_status,
704 unsigned long flags)
705 __releases(&xhci->lock)
706 __acquires(&xhci->lock)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700707{
708 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
709 u32 status = 0;
710 int slot_id;
711
712 /* wPortChange bits */
713 if (raw_port_status & PORT_CSC)
714 status |= USB_PORT_STAT_C_CONNECTION << 16;
715 if (raw_port_status & PORT_PEC)
716 status |= USB_PORT_STAT_C_ENABLE << 16;
717 if ((raw_port_status & PORT_OCC))
718 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
719 if ((raw_port_status & PORT_RC))
720 status |= USB_PORT_STAT_C_RESET << 16;
721 /* USB3.0 only */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300722 if (hcd->speed >= HCD_USB3) {
Zhuang Jin Canaca3a042015-07-21 17:20:31 +0300723 /* Port link change with port in resume state should not be
724 * reported to usbcore, as this is an internal state to be
725 * handled by xhci driver. Reporting PLC to usbcore may
726 * cause usbcore clearing PLC first and port change event
727 * irq won't be generated.
728 */
729 if ((raw_port_status & PORT_PLC) &&
730 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700731 status |= USB_PORT_STAT_C_LINK_STATE << 16;
732 if ((raw_port_status & PORT_WRC))
733 status |= USB_PORT_STAT_C_BH_RESET << 16;
Lu Baolu94251832015-03-23 18:27:41 +0200734 if ((raw_port_status & PORT_CEC))
735 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700736 }
737
Mathias Nymanb50107b2015-10-01 18:40:38 +0300738 if (hcd->speed < HCD_USB3) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700739 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
740 && (raw_port_status & PORT_POWER))
741 status |= USB_PORT_STAT_SUSPEND;
742 }
743 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +0300744 !DEV_SUPERSPEED_ANY(raw_port_status)) {
Sarah Sharpeae5b172013-04-02 08:42:20 -0700745 if ((raw_port_status & PORT_RESET) ||
746 !(raw_port_status & PORT_PE))
747 return 0xffffffff;
Mathias Nymanf69115f2015-12-11 14:38:06 +0200748 /* did port event handler already start resume timing? */
749 if (!bus_state->resume_done[wIndex]) {
750 /* If not, maybe we are in a host initated resume? */
751 if (test_bit(wIndex, &bus_state->resuming_ports)) {
752 /* Host initated resume doesn't time the resume
753 * signalling using resume_done[].
754 * It manually sets RESUME state, sleeps 20ms
755 * and sets U0 state. This should probably be
756 * changed, but not right now.
757 */
758 } else {
759 /* port resume was discovered now and here,
760 * start resume timing
761 */
762 unsigned long timeout = jiffies +
763 msecs_to_jiffies(USB_RESUME_TIMEOUT);
764
765 set_bit(wIndex, &bus_state->resuming_ports);
766 bus_state->resume_done[wIndex] = timeout;
767 mod_timer(&hcd->rh_timer, timeout);
768 }
769 /* Has resume been signalled for USB_RESUME_TIME yet? */
770 } else if (time_after_eq(jiffies,
771 bus_state->resume_done[wIndex])) {
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700772 int time_left;
773
Sarah Sharpeae5b172013-04-02 08:42:20 -0700774 xhci_dbg(xhci, "Resume USB2 port %d\n",
775 wIndex + 1);
776 bus_state->resume_done[wIndex] = 0;
777 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700778
779 set_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700780 xhci_set_link_state(xhci, port_array, wIndex,
781 XDEV_U0);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700782
783 spin_unlock_irqrestore(&xhci->lock, flags);
784 time_left = wait_for_completion_timeout(
785 &bus_state->rexit_done[wIndex],
786 msecs_to_jiffies(
787 XHCI_MAX_REXIT_TIMEOUT));
788 spin_lock_irqsave(&xhci->lock, flags);
789
790 if (time_left) {
791 slot_id = xhci_find_slot_id_by_port(hcd,
792 xhci, wIndex + 1);
793 if (!slot_id) {
794 xhci_dbg(xhci, "slot_id is zero\n");
795 return 0xffffffff;
796 }
797 xhci_ring_device(xhci, slot_id);
798 } else {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200799 int port_status = readl(port_array[wIndex]);
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700800 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
801 XHCI_MAX_REXIT_TIMEOUT,
802 port_status);
803 status |= USB_PORT_STAT_SUSPEND;
804 clear_bit(wIndex, &bus_state->rexit_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700805 }
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700806
Sarah Sharpeae5b172013-04-02 08:42:20 -0700807 bus_state->port_c_suspend |= 1 << wIndex;
808 bus_state->suspended_ports &= ~(1 << wIndex);
809 } else {
810 /*
811 * The resume has been signaling for less than
Mathias Nymanf69115f2015-12-11 14:38:06 +0200812 * USB_RESUME_TIME. Report the port status as SUSPEND,
813 * let the usbcore check port status again and clear
814 * resume signaling later.
Sarah Sharpeae5b172013-04-02 08:42:20 -0700815 */
816 status |= USB_PORT_STAT_SUSPEND;
817 }
818 }
Mathias Nymanf69115f2015-12-11 14:38:06 +0200819 /*
820 * Clear stale usb2 resume signalling variables in case port changed
821 * state during resume signalling. For example on error
822 */
823 if ((bus_state->resume_done[wIndex] ||
824 test_bit(wIndex, &bus_state->resuming_ports)) &&
825 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
826 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
827 bus_state->resume_done[wIndex] = 0;
828 clear_bit(wIndex, &bus_state->resuming_ports);
829 }
830
831
Mathias Nymandad67d52015-11-18 10:48:22 +0200832 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
833 (raw_port_status & PORT_POWER)) {
834 if (bus_state->suspended_ports & (1 << wIndex)) {
835 bus_state->suspended_ports &= ~(1 << wIndex);
836 if (hcd->speed < HCD_USB3)
837 bus_state->port_c_suspend |= 1 << wIndex;
838 }
839 bus_state->resume_done[wIndex] = 0;
840 clear_bit(wIndex, &bus_state->resuming_ports);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700841 }
842 if (raw_port_status & PORT_CONNECT) {
843 status |= USB_PORT_STAT_CONNECTION;
844 status |= xhci_port_speed(raw_port_status);
845 }
846 if (raw_port_status & PORT_PE)
847 status |= USB_PORT_STAT_ENABLE;
848 if (raw_port_status & PORT_OC)
849 status |= USB_PORT_STAT_OVERCURRENT;
850 if (raw_port_status & PORT_RESET)
851 status |= USB_PORT_STAT_RESET;
852 if (raw_port_status & PORT_POWER) {
Mathias Nymanb50107b2015-10-01 18:40:38 +0300853 if (hcd->speed >= HCD_USB3)
Sarah Sharpeae5b172013-04-02 08:42:20 -0700854 status |= USB_SS_PORT_STAT_POWER;
855 else
856 status |= USB_PORT_STAT_POWER;
857 }
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700858 /* Update Port Link State */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300859 if (hcd->speed >= HCD_USB3) {
Felipe Balbi96908582014-08-27 16:38:04 -0500860 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700861 /*
862 * Verify if all USB3 Ports Have entered U0 already.
863 * Delete Compliance Mode Timer if so.
864 */
865 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
Sarah Sharp063ebeb2013-04-02 09:23:42 -0700866 } else {
867 xhci_hub_report_usb2_link_state(&status, raw_port_status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700868 }
869 if (bus_state->port_c_suspend & (1 << wIndex))
Mathias Nyman5e6389f2015-11-24 13:09:46 +0200870 status |= USB_PORT_STAT_C_SUSPEND << 16;
Sarah Sharpeae5b172013-04-02 08:42:20 -0700871
872 return status;
873}
874
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700875int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
876 u16 wIndex, char *buf, u16 wLength)
877{
878 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +0800879 int max_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700880 unsigned long flags;
Andiry Xuc9682df2011-09-23 14:19:48 -0700881 u32 temp, status;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700882 int retval = 0;
Matt Evans28ccd292011-03-29 13:40:46 +1100883 __le32 __iomem **port_array;
Andiry Xube88fe42010-10-14 07:22:57 -0700884 int slot_id;
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800885 struct xhci_bus_state *bus_state;
Andiry Xu2c441782011-04-27 18:07:39 +0800886 u16 link_state = 0;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800887 u16 wake_mask = 0;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800888 u16 timeout = 0;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700889
huajun lia0885922011-05-03 21:11:00 +0800890 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -0800891 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700892
893 spin_lock_irqsave(&xhci->lock, flags);
894 switch (typeReq) {
895 case GetHubStatus:
896 /* No power source, over-current reported per port */
897 memset(buf, 0, 4);
898 break;
899 case GetHubDescriptor:
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800900 /* Check to make sure userspace is asking for the USB 3.0 hub
901 * descriptor for the USB 3.0 roothub. If not, we stall the
902 * endpoint, like external hubs do.
903 */
Mathias Nymanb50107b2015-10-01 18:40:38 +0300904 if (hcd->speed >= HCD_USB3 &&
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800905 (wLength < USB_DT_SS_HUB_SIZE ||
906 wValue != (USB_DT_SS_HUB << 8))) {
907 xhci_dbg(xhci, "Wrong hub descriptor type for "
908 "USB 3.0 roothub.\n");
909 goto error;
910 }
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800911 xhci_hub_descriptor(hcd, xhci,
912 (struct usb_hub_descriptor *) buf);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700913 break;
Sarah Sharp48e82362011-10-06 11:54:23 -0700914 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
915 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
916 goto error;
917
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300918 if (hcd->speed < HCD_USB3)
Sarah Sharp48e82362011-10-06 11:54:23 -0700919 goto error;
920
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300921 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
Sarah Sharp48e82362011-10-06 11:54:23 -0700922 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman5693e0b2015-10-01 18:40:35 +0300923 return retval;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700924 case GetPortStatus:
huajun lia0885922011-05-03 21:11:00 +0800925 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700926 goto error;
927 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200928 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700929 if (temp == 0xffffffff) {
930 retval = -ENODEV;
931 break;
932 }
Sarah Sharpeae5b172013-04-02 08:42:20 -0700933 status = xhci_get_port_status(hcd, bus_state, port_array,
Sarah Sharp8b3d4572013-08-20 08:12:12 -0700934 wIndex, temp, flags);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700935 if (status == 0xffffffff)
936 goto error;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700937
Sarah Sharpeae5b172013-04-02 08:42:20 -0700938 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
939 wIndex, temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700940 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
Sarah Sharpeae5b172013-04-02 08:42:20 -0700941
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700942 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
Mathias Nyman395f5402015-10-01 18:40:39 +0300943 /* if USB 3.1 extended port status return additional 4 bytes */
944 if (wValue == 0x02) {
945 u32 port_li;
946
947 if (hcd->speed < HCD_USB31 || wLength != 8) {
948 xhci_err(xhci, "get ext port status invalid parameter\n");
949 retval = -EINVAL;
950 break;
951 }
952 port_li = readl(port_array[wIndex] + PORTLI);
953 status = xhci_get_ext_port_status(temp, port_li);
954 put_unaligned_le32(cpu_to_le32(status), &buf[4]);
955 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700956 break;
957 case SetPortFeature:
Andiry Xu2c441782011-04-27 18:07:39 +0800958 if (wValue == USB_PORT_FEAT_LINK_STATE)
959 link_state = (wIndex & 0xff00) >> 3;
Sarah Sharp4296c70a2012-01-06 10:34:31 -0800960 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
961 wake_mask = wIndex & 0xff00;
Sarah Sharp797b0ca2011-11-10 16:02:13 -0800962 /* The MSB of wIndex is the U1/U2 timeout */
963 timeout = (wIndex & 0xff00) >> 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700964 wIndex &= 0xff;
huajun lia0885922011-05-03 21:11:00 +0800965 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700966 goto error;
967 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200968 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -0700969 if (temp == 0xffffffff) {
970 retval = -ENODEV;
971 break;
972 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700973 temp = xhci_port_state_to_neutral(temp);
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -0800974 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700975 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -0700976 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200977 temp = readl(port_array[wIndex]);
Andiry Xu65580b432011-09-23 14:19:52 -0700978 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
979 /* Resume the port to U0 first */
980 xhci_set_link_state(xhci, port_array, wIndex,
981 XDEV_U0);
982 spin_unlock_irqrestore(&xhci->lock, flags);
983 msleep(10);
984 spin_lock_irqsave(&xhci->lock, flags);
985 }
Andiry Xube88fe42010-10-14 07:22:57 -0700986 /* In spec software should not attempt to suspend
987 * a port unless the port reports that it is in the
988 * enabled (PED = ‘1’,PLS < ‘3’) state.
989 */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200990 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -0700991 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
992 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
Alexander Stein52c31bd2017-01-23 14:19:57 +0200993 xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n");
Andiry Xube88fe42010-10-14 07:22:57 -0700994 goto error;
995 }
996
Sarah Sharp52336302010-12-16 10:49:09 -0800997 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
998 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -0700999 if (!slot_id) {
1000 xhci_warn(xhci, "slot_id is zero\n");
1001 goto error;
1002 }
1003 /* unlock to execute stop endpoint commands */
1004 spin_unlock_irqrestore(&xhci->lock, flags);
1005 xhci_stop_device(xhci, slot_id, 1);
1006 spin_lock_irqsave(&xhci->lock, flags);
1007
Andiry Xuc9682df2011-09-23 14:19:48 -07001008 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
Andiry Xube88fe42010-10-14 07:22:57 -07001009
1010 spin_unlock_irqrestore(&xhci->lock, flags);
1011 msleep(10); /* wait device to enter */
1012 spin_lock_irqsave(&xhci->lock, flags);
1013
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001014 temp = readl(port_array[wIndex]);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001015 bus_state->suspended_ports |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001016 break;
Andiry Xu2c441782011-04-27 18:07:39 +08001017 case USB_PORT_FEAT_LINK_STATE:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001018 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001019
1020 /* Disable port */
1021 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1022 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1023 temp = xhci_port_state_to_neutral(temp);
1024 /*
1025 * Clear all change bits, so that we get a new
1026 * connection event.
1027 */
1028 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1029 PORT_OCC | PORT_RC | PORT_PLC |
1030 PORT_CEC;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001031 writel(temp | PORT_PE, port_array[wIndex]);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001032 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001033 break;
1034 }
1035
1036 /* Put link in RxDetect (enable port) */
1037 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1038 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1039 xhci_set_link_state(xhci, port_array, wIndex,
1040 link_state);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001041 temp = readl(port_array[wIndex]);
Sarah Sharp41e7e052012-11-14 16:42:32 -08001042 break;
1043 }
1044
Andiry Xu2c441782011-04-27 18:07:39 +08001045 /* Software should not attempt to set
Sarah Sharp41e7e052012-11-14 16:42:32 -08001046 * port link state above '3' (U3) and the port
Andiry Xu2c441782011-04-27 18:07:39 +08001047 * must be enabled.
1048 */
1049 if ((temp & PORT_PE) == 0 ||
Sarah Sharp41e7e052012-11-14 16:42:32 -08001050 (link_state > USB_SS_PORT_LS_U3)) {
Andiry Xu2c441782011-04-27 18:07:39 +08001051 xhci_warn(xhci, "Cannot set link state.\n");
1052 goto error;
1053 }
1054
1055 if (link_state == USB_SS_PORT_LS_U3) {
1056 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1057 wIndex + 1);
1058 if (slot_id) {
1059 /* unlock to execute stop endpoint
1060 * commands */
1061 spin_unlock_irqrestore(&xhci->lock,
1062 flags);
1063 xhci_stop_device(xhci, slot_id, 1);
1064 spin_lock_irqsave(&xhci->lock, flags);
1065 }
1066 }
1067
Andiry Xuc9682df2011-09-23 14:19:48 -07001068 xhci_set_link_state(xhci, port_array, wIndex,
1069 link_state);
Andiry Xu2c441782011-04-27 18:07:39 +08001070
1071 spin_unlock_irqrestore(&xhci->lock, flags);
1072 msleep(20); /* wait device to enter */
1073 spin_lock_irqsave(&xhci->lock, flags);
1074
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001075 temp = readl(port_array[wIndex]);
Andiry Xu2c441782011-04-27 18:07:39 +08001076 if (link_state == USB_SS_PORT_LS_U3)
1077 bus_state->suspended_ports |= 1 << wIndex;
1078 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001079 case USB_PORT_FEAT_POWER:
1080 /*
1081 * Turn on ports, even if there isn't per-port switching.
1082 * HC will report connect events even before this is set.
Petr Mladek37ebb542014-09-19 17:32:23 +02001083 * However, hub_wq will ignore the roothub events until
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001084 * the roothub is registered.
1085 */
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001086 writel(temp | PORT_POWER, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001087
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001088 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001089 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001090
Lan Tianyu170ed802012-10-15 15:38:34 +08001091 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001092 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1093 wIndex);
1094 if (temp)
1095 usb_acpi_set_power_state(hcd->self.root_hub,
1096 wIndex, true);
Lan Tianyu170ed802012-10-15 15:38:34 +08001097 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001098 break;
1099 case USB_PORT_FEAT_RESET:
1100 temp = (temp | PORT_RESET);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001101 writel(temp, port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001102
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001103 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001104 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1105 break;
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001106 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1107 xhci_set_remote_wake_mask(xhci, port_array,
1108 wIndex, wake_mask);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001109 temp = readl(port_array[wIndex]);
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001110 xhci_dbg(xhci, "set port remote wake mask, "
1111 "actual port %d status = 0x%x\n",
1112 wIndex, temp);
1113 break;
Andiry Xua11496e2011-04-27 18:07:29 +08001114 case USB_PORT_FEAT_BH_PORT_RESET:
1115 temp |= PORT_WR;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001116 writel(temp, port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001117
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001118 temp = readl(port_array[wIndex]);
Andiry Xua11496e2011-04-27 18:07:29 +08001119 break;
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001120 case USB_PORT_FEAT_U1_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001121 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001122 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001123 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001124 temp &= ~PORT_U1_TIMEOUT_MASK;
1125 temp |= PORT_U1_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001126 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001127 break;
1128 case USB_PORT_FEAT_U2_TIMEOUT:
Mathias Nymanb50107b2015-10-01 18:40:38 +03001129 if (hcd->speed < HCD_USB3)
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001130 goto error;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001131 temp = readl(port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001132 temp &= ~PORT_U2_TIMEOUT_MASK;
1133 temp |= PORT_U2_TIMEOUT(timeout);
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001134 writel(temp, port_array[wIndex] + PORTPMSC);
Sarah Sharp797b0ca2011-11-10 16:02:13 -08001135 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001136 default:
1137 goto error;
1138 }
Sarah Sharp5308a912010-12-01 11:34:59 -08001139 /* unblock any posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001140 temp = readl(port_array[wIndex]);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001141 break;
1142 case ClearPortFeature:
huajun lia0885922011-05-03 21:11:00 +08001143 if (!wIndex || wIndex > max_ports)
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001144 goto error;
1145 wIndex--;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001146 temp = readl(port_array[wIndex]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001147 if (temp == 0xffffffff) {
1148 retval = -ENODEV;
1149 break;
1150 }
Sarah Sharp4bbb0ac2010-11-29 16:14:37 -08001151 /* FIXME: What new port features do we need to support? */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001152 temp = xhci_port_state_to_neutral(temp);
1153 switch (wValue) {
Andiry Xube88fe42010-10-14 07:22:57 -07001154 case USB_PORT_FEAT_SUSPEND:
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001155 temp = readl(port_array[wIndex]);
Andiry Xube88fe42010-10-14 07:22:57 -07001156 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1157 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1158 if (temp & PORT_RESET)
1159 goto error;
Andiry Xu5ac04bf2011-08-03 16:46:48 +08001160 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
Andiry Xube88fe42010-10-14 07:22:57 -07001161 if ((temp & PORT_PE) == 0)
1162 goto error;
Andiry Xube88fe42010-10-14 07:22:57 -07001163
Mathias Nymanf69115f2015-12-11 14:38:06 +02001164 set_bit(wIndex, &bus_state->resuming_ports);
Andiry Xuc9682df2011-09-23 14:19:48 -07001165 xhci_set_link_state(xhci, port_array, wIndex,
1166 XDEV_RESUME);
1167 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001168 msleep(USB_RESUME_TIMEOUT);
Andiry Xua7114232011-04-27 18:07:50 +08001169 spin_lock_irqsave(&xhci->lock, flags);
Andiry Xuc9682df2011-09-23 14:19:48 -07001170 xhci_set_link_state(xhci, port_array, wIndex,
1171 XDEV_U0);
Mathias Nymanf69115f2015-12-11 14:38:06 +02001172 clear_bit(wIndex, &bus_state->resuming_ports);
Andiry Xube88fe42010-10-14 07:22:57 -07001173 }
Andiry Xua7114232011-04-27 18:07:50 +08001174 bus_state->port_c_suspend |= 1 << wIndex;
Andiry Xube88fe42010-10-14 07:22:57 -07001175
Sarah Sharp52336302010-12-16 10:49:09 -08001176 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1177 wIndex + 1);
Andiry Xube88fe42010-10-14 07:22:57 -07001178 if (!slot_id) {
1179 xhci_dbg(xhci, "slot_id is zero\n");
1180 goto error;
1181 }
1182 xhci_ring_device(xhci, slot_id);
1183 break;
1184 case USB_PORT_FEAT_C_SUSPEND:
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001185 bus_state->port_c_suspend &= ~(1 << wIndex);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001186 case USB_PORT_FEAT_C_RESET:
Andiry Xua11496e2011-04-27 18:07:29 +08001187 case USB_PORT_FEAT_C_BH_PORT_RESET:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001188 case USB_PORT_FEAT_C_CONNECTION:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001189 case USB_PORT_FEAT_C_OVER_CURRENT:
Sarah Sharp6219c0472009-12-09 15:59:11 -08001190 case USB_PORT_FEAT_C_ENABLE:
Andiry Xu85387c02011-04-27 18:07:35 +08001191 case USB_PORT_FEAT_C_PORT_LINK_STATE:
Lu Baolu94251832015-03-23 18:27:41 +02001192 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
Sarah Sharp34fb5622009-12-09 15:59:08 -08001193 xhci_clear_port_change_bit(xhci, wValue, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001194 port_array[wIndex], temp);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001195 break;
Sarah Sharp6219c0472009-12-09 15:59:11 -08001196 case USB_PORT_FEAT_ENABLE:
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001197 xhci_disable_port(hcd, xhci, wIndex,
Sarah Sharp5308a912010-12-01 11:34:59 -08001198 port_array[wIndex], temp);
Sarah Sharp6219c0472009-12-09 15:59:11 -08001199 break;
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001200 case USB_PORT_FEAT_POWER:
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001201 writel(temp & ~PORT_POWER, port_array[wIndex]);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001202
Lan Tianyu170ed802012-10-15 15:38:34 +08001203 spin_unlock_irqrestore(&xhci->lock, flags);
Lan Tianyuf7ac7782012-09-05 13:44:36 +08001204 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1205 wIndex);
1206 if (temp)
1207 usb_acpi_set_power_state(hcd->self.root_hub,
1208 wIndex, false);
Lan Tianyu170ed802012-10-15 15:38:34 +08001209 spin_lock_irqsave(&xhci->lock, flags);
Lan Tianyu693d8eb2012-09-05 13:44:35 +08001210 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001211 default:
1212 goto error;
1213 }
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001214 break;
1215 default:
1216error:
1217 /* "stall" on error */
1218 retval = -EPIPE;
1219 }
1220 spin_unlock_irqrestore(&xhci->lock, flags);
1221 return retval;
1222}
1223
1224/*
1225 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1226 * Ports are 0-indexed from the HCD point of view,
1227 * and 1-indexed from the USB core pointer of view.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001228 *
1229 * Note that the status change bits will be cleared as soon as a port status
1230 * change event is generated, so we use the saved status from that event.
1231 */
1232int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1233{
1234 unsigned long flags;
1235 u32 temp, status;
Andiry Xu56192532010-10-14 07:23:00 -07001236 u32 mask;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001237 int i, retval;
1238 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
huajun lia0885922011-05-03 21:11:00 +08001239 int max_ports;
Matt Evans28ccd292011-03-29 13:40:46 +11001240 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001241 struct xhci_bus_state *bus_state;
Sarah Sharpc52804a2012-11-27 12:30:23 -08001242 bool reset_change = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001243
huajun lia0885922011-05-03 21:11:00 +08001244 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001245 bus_state = &xhci->bus_state[hcd_index(hcd)];
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001246
1247 /* Initial status is no changes */
huajun lia0885922011-05-03 21:11:00 +08001248 retval = (max_ports + 8) / 8;
William Gulland419a8e812010-05-12 10:20:34 -07001249 memset(buf, 0, retval);
Andiry Xuf370b992012-04-14 02:54:30 +08001250
1251 /*
1252 * Inform the usbcore about resume-in-progress by returning
1253 * a non-zero value even if there are no status changes.
1254 */
1255 status = bus_state->resuming_ports;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001256
Lu Baolu94251832015-03-23 18:27:41 +02001257 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
Andiry Xu56192532010-10-14 07:23:00 -07001258
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001259 spin_lock_irqsave(&xhci->lock, flags);
1260 /* For each port, did anything change? If so, set that bit in buf. */
huajun lia0885922011-05-03 21:11:00 +08001261 for (i = 0; i < max_ports; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001262 temp = readl(port_array[i]);
Sarah Sharpf9de8152010-10-29 14:37:23 -07001263 if (temp == 0xffffffff) {
1264 retval = -ENODEV;
1265 break;
1266 }
Andiry Xu56192532010-10-14 07:23:00 -07001267 if ((temp & mask) != 0 ||
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001268 (bus_state->port_c_suspend & 1 << i) ||
1269 (bus_state->resume_done[i] && time_after_eq(
1270 jiffies, bus_state->resume_done[i]))) {
William Gulland419a8e812010-05-12 10:20:34 -07001271 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001272 status = 1;
1273 }
Sarah Sharpc52804a2012-11-27 12:30:23 -08001274 if ((temp & PORT_RC))
1275 reset_change = true;
1276 }
1277 if (!status && !reset_change) {
1278 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1279 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001280 }
1281 spin_unlock_irqrestore(&xhci->lock, flags);
1282 return status ? retval : 0;
1283}
Andiry Xu9777e3c2010-10-14 07:23:03 -07001284
1285#ifdef CONFIG_PM
1286
1287int xhci_bus_suspend(struct usb_hcd *hcd)
1288{
1289 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001290 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001291 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001292 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001293 unsigned long flags;
1294
huajun lia0885922011-05-03 21:11:00 +08001295 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001296 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001297
1298 spin_lock_irqsave(&xhci->lock, flags);
1299
1300 if (hcd->self.root_hub->do_remote_wakeup) {
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001301 if (bus_state->resuming_ports || /* USB2 */
1302 bus_state->port_remote_wakeup) { /* USB3 */
Andiry Xuf370b992012-04-14 02:54:30 +08001303 spin_unlock_irqrestore(&xhci->lock, flags);
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001304 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
Andiry Xuf370b992012-04-14 02:54:30 +08001305 return -EBUSY;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001306 }
1307 }
1308
Sarah Sharp518e8482010-12-15 11:56:29 -08001309 port_index = max_ports;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001310 bus_state->bus_suspended = 0;
Sarah Sharp518e8482010-12-15 11:56:29 -08001311 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001312 /* suspend the port if the port is not suspended */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001313 u32 t1, t2;
1314 int slot_id;
1315
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001316 t1 = readl(port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001317 t2 = xhci_port_state_to_neutral(t1);
1318
1319 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
Sarah Sharp518e8482010-12-15 11:56:29 -08001320 xhci_dbg(xhci, "port %d not suspended\n", port_index);
Sarah Sharp52336302010-12-16 10:49:09 -08001321 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
Sarah Sharp518e8482010-12-15 11:56:29 -08001322 port_index + 1);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001323 if (slot_id) {
1324 spin_unlock_irqrestore(&xhci->lock, flags);
1325 xhci_stop_device(xhci, slot_id, 1);
1326 spin_lock_irqsave(&xhci->lock, flags);
1327 }
1328 t2 &= ~PORT_PLS_MASK;
1329 t2 |= PORT_LINK_STROBE | XDEV_U3;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001330 set_bit(port_index, &bus_state->bus_suspended);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001331 }
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001332 /* USB core sets remote wake mask for USB 3.0 hubs,
Rafael J. Wysockiceb6c9c2014-11-29 23:47:05 +01001333 * including the USB 3.0 roothub, but only if CONFIG_PM
Sarah Sharp4296c70a2012-01-06 10:34:31 -08001334 * is enabled, so also enable remote wake here.
1335 */
Lu Baolu9b41ebd2014-11-18 11:27:13 +02001336 if (hcd->self.root_hub->do_remote_wakeup) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001337 if (t1 & PORT_CONNECT) {
1338 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1339 t2 &= ~PORT_WKCONN_E;
1340 } else {
1341 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1342 t2 &= ~PORT_WKDISC_E;
1343 }
1344 } else
1345 t2 &= ~PORT_WAKE_BITS;
1346
1347 t1 = xhci_port_state_to_neutral(t1);
1348 if (t1 != t2)
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001349 writel(t2, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001350 }
1351 hcd->state = HC_STATE_SUSPENDED;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001352 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001353 spin_unlock_irqrestore(&xhci->lock, flags);
1354 return 0;
1355}
1356
Mathias Nyman346e99732016-10-20 18:09:19 +03001357/*
1358 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1359 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1360 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1361 */
1362static bool xhci_port_missing_cas_quirk(int port_index,
1363 __le32 __iomem **port_array)
1364{
1365 u32 portsc;
1366
1367 portsc = readl(port_array[port_index]);
1368
1369 /* if any of these are set we are not stuck */
1370 if (portsc & (PORT_CONNECT | PORT_CAS))
1371 return false;
1372
1373 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1374 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1375 return false;
1376
1377 /* clear wakeup/change bits, and do a warm port reset */
1378 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1379 portsc |= PORT_WR;
1380 writel(portsc, port_array[port_index]);
1381 /* flush write */
1382 readl(port_array[port_index]);
1383 return true;
1384}
1385
Andiry Xu9777e3c2010-10-14 07:23:03 -07001386int xhci_bus_resume(struct usb_hcd *hcd)
1387{
1388 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharp518e8482010-12-15 11:56:29 -08001389 int max_ports, port_index;
Matt Evans28ccd292011-03-29 13:40:46 +11001390 __le32 __iomem **port_array;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001391 struct xhci_bus_state *bus_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001392 u32 temp;
1393 unsigned long flags;
Mathias Nyman41485a92015-05-29 17:01:51 +03001394 unsigned long port_was_suspended = 0;
1395 bool need_usb2_u3_exit = false;
1396 int slot_id;
1397 int sret;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001398
huajun lia0885922011-05-03 21:11:00 +08001399 max_ports = xhci_get_ports(hcd, &port_array);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001400 bus_state = &xhci->bus_state[hcd_index(hcd)];
Andiry Xu9777e3c2010-10-14 07:23:03 -07001401
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001402 if (time_before(jiffies, bus_state->next_statechange))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001403 msleep(5);
1404
1405 spin_lock_irqsave(&xhci->lock, flags);
1406 if (!HCD_HW_ACCESSIBLE(hcd)) {
1407 spin_unlock_irqrestore(&xhci->lock, flags);
1408 return -ESHUTDOWN;
1409 }
1410
1411 /* delay the irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001412 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001413 temp &= ~CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001414 writel(temp, &xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001415
Sarah Sharp518e8482010-12-15 11:56:29 -08001416 port_index = max_ports;
1417 while (port_index--) {
Andiry Xu9777e3c2010-10-14 07:23:03 -07001418 /* Check whether need resume ports. If needed
1419 resume port and disable remote wakeup */
Andiry Xu9777e3c2010-10-14 07:23:03 -07001420 u32 temp;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001421
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001422 temp = readl(port_array[port_index]);
Mathias Nyman346e99732016-10-20 18:09:19 +03001423
1424 /* warm reset CAS limited ports stuck in polling/compliance */
1425 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1426 (hcd->speed >= HCD_USB3) &&
1427 xhci_port_missing_cas_quirk(port_index, port_array)) {
1428 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1429 continue;
1430 }
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001431 if (DEV_SUPERSPEED_ANY(temp))
Andiry Xu9777e3c2010-10-14 07:23:03 -07001432 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1433 else
1434 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001435 if (test_bit(port_index, &bus_state->bus_suspended) &&
Andiry Xu9777e3c2010-10-14 07:23:03 -07001436 (temp & PORT_PLS_MASK)) {
Mathias Nyman41485a92015-05-29 17:01:51 +03001437 set_bit(port_index, &port_was_suspended);
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001438 if (!DEV_SUPERSPEED_ANY(temp)) {
Andiry Xuc9682df2011-09-23 14:19:48 -07001439 xhci_set_link_state(xhci, port_array,
1440 port_index, XDEV_RESUME);
Mathias Nyman41485a92015-05-29 17:01:51 +03001441 need_usb2_u3_exit = true;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001442 }
Andiry Xu9777e3c2010-10-14 07:23:03 -07001443 } else
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001444 writel(temp, port_array[port_index]);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001445 }
1446
Mathias Nyman41485a92015-05-29 17:01:51 +03001447 if (need_usb2_u3_exit) {
1448 spin_unlock_irqrestore(&xhci->lock, flags);
Mathias Nyman7d3b0162016-10-20 18:09:20 +03001449 msleep(USB_RESUME_TIMEOUT);
Mathias Nyman41485a92015-05-29 17:01:51 +03001450 spin_lock_irqsave(&xhci->lock, flags);
1451 }
1452
1453 port_index = max_ports;
1454 while (port_index--) {
1455 if (!(port_was_suspended & BIT(port_index)))
1456 continue;
1457 /* Clear PLC to poll it later after XDEV_U0 */
1458 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1459 xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
1460 }
1461
1462 port_index = max_ports;
1463 while (port_index--) {
1464 if (!(port_was_suspended & BIT(port_index)))
1465 continue;
1466 /* Poll and Clear PLC */
1467 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1468 PORT_PLC, 10 * 1000);
1469 if (sret)
1470 xhci_warn(xhci, "port %d resume PLC timeout\n",
1471 port_index);
1472 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1473 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1474 if (slot_id)
1475 xhci_ring_device(xhci, slot_id);
1476 }
1477
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001478 (void) readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001479
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001480 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001481 /* re-enable irqs */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001482 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001483 temp |= CMD_EIE;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02001484 writel(temp, &xhci->op_regs->command);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001485 temp = readl(&xhci->op_regs->command);
Andiry Xu9777e3c2010-10-14 07:23:03 -07001486
1487 spin_unlock_irqrestore(&xhci->lock, flags);
1488 return 0;
1489}
1490
Sarah Sharp436a3892010-10-15 14:59:15 -07001491#endif /* CONFIG_PM */