blob: 294b486bc3ed2043d09fc679a9ad76983e854286 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Sujithfec247c2009-07-27 12:08:16 +053062 struct ath_txq *txq,
Sujithe8324352009-01-16 21:38:42 +053063 struct list_head *bf_q,
64 int txok, int sendbar);
65static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
66 struct list_head *head);
67static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053068static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
69 int txok);
70static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053071 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053072
Felix Fietkau545750d2009-11-23 22:21:01 +010073enum {
74 MCS_DEFAULT,
75 MCS_HT40,
76 MCS_HT40_SGI,
77};
78
79static int ath_max_4ms_framelen[3][16] = {
80 [MCS_DEFAULT] = {
81 3216, 6434, 9650, 12868, 19304, 25740, 28956, 32180,
82 6430, 12860, 19300, 25736, 38600, 51472, 57890, 64320,
83 },
84 [MCS_HT40] = {
85 6684, 13368, 20052, 26738, 40104, 53476, 60156, 66840,
86 13360, 26720, 40080, 53440, 80160, 106880, 120240, 133600,
87 },
88 [MCS_HT40_SGI] = {
89 /* TODO: Only MCS 7 and 15 updated, recalculate the rest */
90 6684, 13368, 20052, 26738, 40104, 53476, 60156, 74200,
91 13360, 26720, 40080, 53440, 80160, 106880, 120240, 148400,
92 }
93};
94
95
Sujithe8324352009-01-16 21:38:42 +053096/*********************/
97/* Aggregation logic */
98/*********************/
99
Sujithe8324352009-01-16 21:38:42 +0530100static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
101{
102 struct ath_atx_ac *ac = tid->ac;
103
104 if (tid->paused)
105 return;
106
107 if (tid->sched)
108 return;
109
110 tid->sched = true;
111 list_add_tail(&tid->list, &ac->tid_q);
112
113 if (ac->sched)
114 return;
115
116 ac->sched = true;
117 list_add_tail(&ac->list, &txq->axq_acq);
118}
119
120static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
121{
122 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
123
124 spin_lock_bh(&txq->axq_lock);
125 tid->paused++;
126 spin_unlock_bh(&txq->axq_lock);
127}
128
129static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
130{
131 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
132
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700133 BUG_ON(tid->paused <= 0);
Sujithe8324352009-01-16 21:38:42 +0530134 spin_lock_bh(&txq->axq_lock);
135
136 tid->paused--;
137
138 if (tid->paused > 0)
139 goto unlock;
140
141 if (list_empty(&tid->buf_q))
142 goto unlock;
143
144 ath_tx_queue_tid(txq, tid);
145 ath_txq_schedule(sc, txq);
146unlock:
147 spin_unlock_bh(&txq->axq_lock);
148}
149
150static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
151{
152 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
153 struct ath_buf *bf;
154 struct list_head bf_head;
155 INIT_LIST_HEAD(&bf_head);
156
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700157 BUG_ON(tid->paused <= 0);
Sujithe8324352009-01-16 21:38:42 +0530158 spin_lock_bh(&txq->axq_lock);
159
160 tid->paused--;
161
162 if (tid->paused > 0) {
163 spin_unlock_bh(&txq->axq_lock);
164 return;
165 }
166
167 while (!list_empty(&tid->buf_q)) {
168 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700169 BUG_ON(bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530170 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530171 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530172 }
173
174 spin_unlock_bh(&txq->axq_lock);
175}
176
177static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
178 int seqno)
179{
180 int index, cindex;
181
182 index = ATH_BA_INDEX(tid->seq_start, seqno);
183 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
184
185 tid->tx_buf[cindex] = NULL;
186
187 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
188 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
189 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
190 }
191}
192
193static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
194 struct ath_buf *bf)
195{
196 int index, cindex;
197
198 if (bf_isretried(bf))
199 return;
200
201 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
202 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
203
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700204 BUG_ON(tid->tx_buf[cindex] != NULL);
Sujithe8324352009-01-16 21:38:42 +0530205 tid->tx_buf[cindex] = bf;
206
207 if (index >= ((tid->baw_tail - tid->baw_head) &
208 (ATH_TID_MAX_BUFS - 1))) {
209 tid->baw_tail = cindex;
210 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
211 }
212}
213
214/*
215 * TODO: For frame(s) that are in the retry state, we will reuse the
216 * sequence number(s) without setting the retry bit. The
217 * alternative is to give up on these and BAR the receiver's window
218 * forward.
219 */
220static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
221 struct ath_atx_tid *tid)
222
223{
224 struct ath_buf *bf;
225 struct list_head bf_head;
226 INIT_LIST_HEAD(&bf_head);
227
228 for (;;) {
229 if (list_empty(&tid->buf_q))
230 break;
Sujithe8324352009-01-16 21:38:42 +0530231
Sujithd43f30152009-01-16 21:38:53 +0530232 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
233 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530234
235 if (bf_isretried(bf))
236 ath_tx_update_baw(sc, tid, bf->bf_seqno);
237
238 spin_unlock(&txq->axq_lock);
Sujithfec247c2009-07-27 12:08:16 +0530239 ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530240 spin_lock(&txq->axq_lock);
241 }
242
243 tid->seq_next = tid->seq_start;
244 tid->baw_tail = tid->baw_head;
245}
246
Sujithfec247c2009-07-27 12:08:16 +0530247static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
248 struct ath_buf *bf)
Sujithe8324352009-01-16 21:38:42 +0530249{
250 struct sk_buff *skb;
251 struct ieee80211_hdr *hdr;
252
253 bf->bf_state.bf_type |= BUF_RETRY;
254 bf->bf_retries++;
Sujithfec247c2009-07-27 12:08:16 +0530255 TX_STAT_INC(txq->axq_qnum, a_retries);
Sujithe8324352009-01-16 21:38:42 +0530256
257 skb = bf->bf_mpdu;
258 hdr = (struct ieee80211_hdr *)skb->data;
259 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
260}
261
Sujithd43f30152009-01-16 21:38:53 +0530262static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
263{
264 struct ath_buf *tbf;
265
266 spin_lock_bh(&sc->tx.txbuflock);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530267 if (WARN_ON(list_empty(&sc->tx.txbuf))) {
268 spin_unlock_bh(&sc->tx.txbuflock);
269 return NULL;
270 }
Sujithd43f30152009-01-16 21:38:53 +0530271 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
272 list_del(&tbf->list);
273 spin_unlock_bh(&sc->tx.txbuflock);
274
275 ATH_TXBUF_RESET(tbf);
276
Felix Fietkau827e69b2009-11-15 23:09:25 +0100277 tbf->aphy = bf->aphy;
Sujithd43f30152009-01-16 21:38:53 +0530278 tbf->bf_mpdu = bf->bf_mpdu;
279 tbf->bf_buf_addr = bf->bf_buf_addr;
280 *(tbf->bf_desc) = *(bf->bf_desc);
281 tbf->bf_state = bf->bf_state;
282 tbf->bf_dmacontext = bf->bf_dmacontext;
283
284 return tbf;
285}
286
287static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
288 struct ath_buf *bf, struct list_head *bf_q,
289 int txok)
Sujithe8324352009-01-16 21:38:42 +0530290{
291 struct ath_node *an = NULL;
292 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530293 struct ieee80211_sta *sta;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800294 struct ieee80211_hw *hw;
Sujith1286ec62009-01-27 13:30:37 +0530295 struct ieee80211_hdr *hdr;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800296 struct ieee80211_tx_info *tx_info;
Sujithe8324352009-01-16 21:38:42 +0530297 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530298 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530299 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530300 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530301 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530302 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530303 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
304 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530305
Sujitha22be222009-03-30 15:28:36 +0530306 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530307 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530308
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800309 tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +0100310 hw = bf->aphy->hw;
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800311
Sujith1286ec62009-01-27 13:30:37 +0530312 rcu_read_lock();
313
Johannes Berg5ed176e2009-11-04 14:42:28 +0100314 /* XXX: use ieee80211_find_sta! */
Luis R. Rodriguez76d5a9e2009-11-02 16:08:34 -0800315 sta = ieee80211_find_sta_by_hw(hw, hdr->addr1);
Sujith1286ec62009-01-27 13:30:37 +0530316 if (!sta) {
317 rcu_read_unlock();
318 return;
Sujithe8324352009-01-16 21:38:42 +0530319 }
320
Sujith1286ec62009-01-27 13:30:37 +0530321 an = (struct ath_node *)sta->drv_priv;
322 tid = ATH_AN_2_TID(an, bf->bf_tidno);
323
Sujithe8324352009-01-16 21:38:42 +0530324 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530325 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530326
Sujithd43f30152009-01-16 21:38:53 +0530327 if (isaggr && txok) {
328 if (ATH_DS_TX_BA(ds)) {
329 seq_st = ATH_DS_BA_SEQ(ds);
330 memcpy(ba, ATH_DS_BA_BITMAP(ds),
331 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530332 } else {
Sujithd43f30152009-01-16 21:38:53 +0530333 /*
334 * AR5416 can become deaf/mute when BA
335 * issue happens. Chip needs to be reset.
336 * But AP code may have sychronization issues
337 * when perform internal reset in this routine.
338 * Only enable reset in STA mode for now.
339 */
Sujith2660b812009-02-09 13:27:26 +0530340 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530341 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530342 }
343 }
344
345 INIT_LIST_HEAD(&bf_pending);
346 INIT_LIST_HEAD(&bf_head);
347
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530348 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530349 while (bf) {
350 txfail = txpending = 0;
351 bf_next = bf->bf_next;
352
353 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
354 /* transmit completion, subframe is
355 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530356 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530357 } else if (!isaggr && txok) {
358 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530359 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530360 } else {
Sujithe8324352009-01-16 21:38:42 +0530361 if (!(tid->state & AGGR_CLEANUP) &&
362 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
363 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
Sujithfec247c2009-07-27 12:08:16 +0530364 ath_tx_set_retry(sc, txq, bf);
Sujithe8324352009-01-16 21:38:42 +0530365 txpending = 1;
366 } else {
367 bf->bf_state.bf_type |= BUF_XRETRY;
368 txfail = 1;
369 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530370 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530371 }
372 } else {
373 /*
374 * cleanup in progress, just fail
375 * the un-acked sub-frames
376 */
377 txfail = 1;
378 }
379 }
380
381 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530382 /*
383 * Make sure the last desc is reclaimed if it
384 * not a holding desc.
385 */
386 if (!bf_last->bf_stale)
387 list_move_tail(&bf->list, &bf_head);
388 else
389 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530390 } else {
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700391 BUG_ON(list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530392 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530393 }
394
395 if (!txpending) {
396 /*
397 * complete the acked-ones/xretried ones; update
398 * block-ack window
399 */
400 spin_lock_bh(&txq->axq_lock);
401 ath_tx_update_baw(sc, tid, bf->bf_seqno);
402 spin_unlock_bh(&txq->axq_lock);
403
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530404 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
405 ath_tx_rc_status(bf, ds, nbad, txok, true);
406 rc_update = false;
407 } else {
408 ath_tx_rc_status(bf, ds, nbad, txok, false);
409 }
410
Sujithfec247c2009-07-27 12:08:16 +0530411 ath_tx_complete_buf(sc, bf, txq, &bf_head, !txfail, sendbar);
Sujithe8324352009-01-16 21:38:42 +0530412 } else {
Sujithd43f30152009-01-16 21:38:53 +0530413 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530414 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530415 struct ath_buf *tbf;
416
Sujithd43f30152009-01-16 21:38:53 +0530417 tbf = ath_clone_txbuf(sc, bf_last);
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400418 /*
419 * Update tx baw and complete the frame with
420 * failed status if we run out of tx buf
421 */
422 if (!tbf) {
423 spin_lock_bh(&txq->axq_lock);
424 ath_tx_update_baw(sc, tid,
425 bf->bf_seqno);
426 spin_unlock_bh(&txq->axq_lock);
427
428 bf->bf_state.bf_type |= BUF_XRETRY;
429 ath_tx_rc_status(bf, ds, nbad,
430 0, false);
Sujithfec247c2009-07-27 12:08:16 +0530431 ath_tx_complete_buf(sc, bf, txq,
432 &bf_head, 0, 0);
Vasanthakumar Thiagarajan8a460972009-06-10 17:50:09 +0530433 break;
Vasanthakumar Thiagarajanc41d92d2009-07-14 20:17:11 -0400434 }
435
Sujithd43f30152009-01-16 21:38:53 +0530436 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530437 list_add_tail(&tbf->list, &bf_head);
438 } else {
439 /*
440 * Clear descriptor status words for
441 * software retry
442 */
Sujithd43f30152009-01-16 21:38:53 +0530443 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530444 }
445
446 /*
447 * Put this buffer to the temporary pending
448 * queue to retain ordering
449 */
450 list_splice_tail_init(&bf_head, &bf_pending);
451 }
452
453 bf = bf_next;
454 }
455
456 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530457 if (tid->baw_head == tid->baw_tail) {
458 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530459 tid->state &= ~AGGR_CLEANUP;
460
461 /* send buffered frames as singles */
462 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530463 }
Sujith1286ec62009-01-27 13:30:37 +0530464 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530465 return;
466 }
467
Sujithd43f30152009-01-16 21:38:53 +0530468 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530469 if (!list_empty(&bf_pending)) {
470 spin_lock_bh(&txq->axq_lock);
471 list_splice(&bf_pending, &tid->buf_q);
472 ath_tx_queue_tid(txq, tid);
473 spin_unlock_bh(&txq->axq_lock);
474 }
475
Sujith1286ec62009-01-27 13:30:37 +0530476 rcu_read_unlock();
477
Sujithe8324352009-01-16 21:38:42 +0530478 if (needreset)
479 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530480}
481
482static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
483 struct ath_atx_tid *tid)
484{
Sujithe8324352009-01-16 21:38:42 +0530485 struct sk_buff *skb;
486 struct ieee80211_tx_info *tx_info;
487 struct ieee80211_tx_rate *rates;
Sujithd43f30152009-01-16 21:38:53 +0530488 u32 max_4ms_framelen, frmlen;
Sujith4ef70842009-07-23 15:32:41 +0530489 u16 aggr_limit, legacy = 0;
Sujithe8324352009-01-16 21:38:42 +0530490 int i;
491
Sujitha22be222009-03-30 15:28:36 +0530492 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530493 tx_info = IEEE80211_SKB_CB(skb);
494 rates = tx_info->control.rates;
Sujithe8324352009-01-16 21:38:42 +0530495
496 /*
497 * Find the lowest frame length among the rate series that will have a
498 * 4ms transmit duration.
499 * TODO - TXOP limit needs to be considered.
500 */
501 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
502
503 for (i = 0; i < 4; i++) {
504 if (rates[i].count) {
Felix Fietkau545750d2009-11-23 22:21:01 +0100505 int modeidx;
506 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
Sujithe8324352009-01-16 21:38:42 +0530507 legacy = 1;
508 break;
509 }
510
Felix Fietkau545750d2009-11-23 22:21:01 +0100511 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
512 modeidx = MCS_HT40_SGI;
513 else if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
514 modeidx = MCS_HT40;
515 else
516 modeidx = MCS_DEFAULT;
517
518 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
Sujithd43f30152009-01-16 21:38:53 +0530519 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530520 }
521 }
522
523 /*
524 * limit aggregate size by the minimum rate if rate selected is
525 * not a probe rate, if rate selected is a probe rate then
526 * avoid aggregation of this packet.
527 */
528 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
529 return 0;
530
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530531 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
532 aggr_limit = min((max_4ms_framelen * 3) / 8,
533 (u32)ATH_AMPDU_LIMIT_MAX);
534 else
535 aggr_limit = min(max_4ms_framelen,
536 (u32)ATH_AMPDU_LIMIT_MAX);
Sujithe8324352009-01-16 21:38:42 +0530537
538 /*
539 * h/w can accept aggregates upto 16 bit lengths (65535).
540 * The IE, however can hold upto 65536, which shows up here
541 * as zero. Ignore 65536 since we are constrained by hw.
542 */
Sujith4ef70842009-07-23 15:32:41 +0530543 if (tid->an->maxampdu)
544 aggr_limit = min(aggr_limit, tid->an->maxampdu);
Sujithe8324352009-01-16 21:38:42 +0530545
546 return aggr_limit;
547}
548
549/*
Sujithd43f30152009-01-16 21:38:53 +0530550 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530551 * meet the minimum required mpdudensity.
Sujithe8324352009-01-16 21:38:42 +0530552 */
553static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
554 struct ath_buf *bf, u16 frmlen)
555{
Sujithe8324352009-01-16 21:38:42 +0530556 struct sk_buff *skb = bf->bf_mpdu;
557 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujith4ef70842009-07-23 15:32:41 +0530558 u32 nsymbits, nsymbols;
Sujithe8324352009-01-16 21:38:42 +0530559 u16 minlen;
Felix Fietkau545750d2009-11-23 22:21:01 +0100560 u8 flags, rix;
Sujithe8324352009-01-16 21:38:42 +0530561 int width, half_gi, ndelim, mindelim;
562
563 /* Select standard number of delimiters based on frame length alone */
564 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
565
566 /*
567 * If encryption enabled, hardware requires some more padding between
568 * subframes.
569 * TODO - this could be improved to be dependent on the rate.
570 * The hardware can keep up at lower rates, but not higher rates
571 */
572 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
573 ndelim += ATH_AGGR_ENCRYPTDELIM;
574
575 /*
576 * Convert desired mpdu density from microeconds to bytes based
577 * on highest rate in rate series (i.e. first rate) to determine
578 * required minimum length for subframe. Take into account
579 * whether high rate is 20 or 40Mhz and half or full GI.
Sujith4ef70842009-07-23 15:32:41 +0530580 *
Sujithe8324352009-01-16 21:38:42 +0530581 * If there is no mpdu density restriction, no further calculation
582 * is needed.
583 */
Sujith4ef70842009-07-23 15:32:41 +0530584
585 if (tid->an->mpdudensity == 0)
Sujithe8324352009-01-16 21:38:42 +0530586 return ndelim;
587
588 rix = tx_info->control.rates[0].idx;
589 flags = tx_info->control.rates[0].flags;
Sujithe8324352009-01-16 21:38:42 +0530590 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
591 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
592
593 if (half_gi)
Sujith4ef70842009-07-23 15:32:41 +0530594 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530595 else
Sujith4ef70842009-07-23 15:32:41 +0530596 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
Sujithe8324352009-01-16 21:38:42 +0530597
598 if (nsymbols == 0)
599 nsymbols = 1;
600
Felix Fietkau545750d2009-11-23 22:21:01 +0100601 nsymbits = bits_per_symbol[rix][width];
Sujithe8324352009-01-16 21:38:42 +0530602 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
603
Sujithe8324352009-01-16 21:38:42 +0530604 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530605 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
606 ndelim = max(mindelim, ndelim);
607 }
608
609 return ndelim;
610}
611
612static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithfec247c2009-07-27 12:08:16 +0530613 struct ath_txq *txq,
Sujithd43f30152009-01-16 21:38:53 +0530614 struct ath_atx_tid *tid,
615 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530616{
617#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530618 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
619 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530620 u16 aggr_limit = 0, al = 0, bpad = 0,
621 al_delta, h_baw = tid->baw_size / 2;
622 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530623
624 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
625
626 do {
627 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
628
Sujithd43f30152009-01-16 21:38:53 +0530629 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530630 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
631 status = ATH_AGGR_BAW_CLOSED;
632 break;
633 }
634
635 if (!rl) {
636 aggr_limit = ath_lookup_rate(sc, bf, tid);
637 rl = 1;
638 }
639
Sujithd43f30152009-01-16 21:38:53 +0530640 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530641 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
642
Sujithd43f30152009-01-16 21:38:53 +0530643 if (nframes &&
644 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530645 status = ATH_AGGR_LIMITED;
646 break;
647 }
648
Sujithd43f30152009-01-16 21:38:53 +0530649 /* do not exceed subframe limit */
650 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530651 status = ATH_AGGR_LIMITED;
652 break;
653 }
Sujithd43f30152009-01-16 21:38:53 +0530654 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530655
Sujithd43f30152009-01-16 21:38:53 +0530656 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530657 al += bpad + al_delta;
658
659 /*
660 * Get the delimiters needed to meet the MPDU
661 * density for this node.
662 */
663 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530664 bpad = PADBYTES(al_delta) + (ndelim << 2);
665
666 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530667 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530668
Sujithd43f30152009-01-16 21:38:53 +0530669 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530670 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530671 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
672 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530673 if (bf_prev) {
674 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530675 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530676 }
677 bf_prev = bf;
Sujithfec247c2009-07-27 12:08:16 +0530678
Sujithe8324352009-01-16 21:38:42 +0530679 } while (!list_empty(&tid->buf_q));
680
681 bf_first->bf_al = al;
682 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530683
Sujithe8324352009-01-16 21:38:42 +0530684 return status;
685#undef PADBYTES
686}
687
688static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
689 struct ath_atx_tid *tid)
690{
Sujithd43f30152009-01-16 21:38:53 +0530691 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530692 enum ATH_AGGR_STATUS status;
693 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530694
695 do {
696 if (list_empty(&tid->buf_q))
697 return;
698
699 INIT_LIST_HEAD(&bf_q);
700
Sujithfec247c2009-07-27 12:08:16 +0530701 status = ath_tx_form_aggr(sc, txq, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530702
703 /*
Sujithd43f30152009-01-16 21:38:53 +0530704 * no frames picked up to be aggregated;
705 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530706 */
707 if (list_empty(&bf_q))
708 break;
709
710 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530711 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530712
Sujithd43f30152009-01-16 21:38:53 +0530713 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530714 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530715 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530716 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530717 ath_buf_set_rate(sc, bf);
718 ath_tx_txqaddbuf(sc, txq, &bf_q);
719 continue;
720 }
721
Sujithd43f30152009-01-16 21:38:53 +0530722 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530723 bf->bf_state.bf_type |= BUF_AGGR;
724 ath_buf_set_rate(sc, bf);
725 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
726
Sujithd43f30152009-01-16 21:38:53 +0530727 /* anchor last desc of aggregate */
728 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530729
Sujithe8324352009-01-16 21:38:42 +0530730 ath_tx_txqaddbuf(sc, txq, &bf_q);
Sujithfec247c2009-07-27 12:08:16 +0530731 TX_STAT_INC(txq->axq_qnum, a_aggr);
Sujithe8324352009-01-16 21:38:42 +0530732
733 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
734 status != ATH_AGGR_BAW_CLOSED);
735}
736
Sujithf83da962009-07-23 15:32:37 +0530737void ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
738 u16 tid, u16 *ssn)
Sujithe8324352009-01-16 21:38:42 +0530739{
740 struct ath_atx_tid *txtid;
741 struct ath_node *an;
742
743 an = (struct ath_node *)sta->drv_priv;
Sujithf83da962009-07-23 15:32:37 +0530744 txtid = ATH_AN_2_TID(an, tid);
745 txtid->state |= AGGR_ADDBA_PROGRESS;
746 ath_tx_pause_tid(sc, txtid);
747 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530748}
749
Sujithf83da962009-07-23 15:32:37 +0530750void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
Sujithe8324352009-01-16 21:38:42 +0530751{
752 struct ath_node *an = (struct ath_node *)sta->drv_priv;
753 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
754 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
755 struct ath_buf *bf;
756 struct list_head bf_head;
757 INIT_LIST_HEAD(&bf_head);
758
759 if (txtid->state & AGGR_CLEANUP)
Sujithf83da962009-07-23 15:32:37 +0530760 return;
Sujithe8324352009-01-16 21:38:42 +0530761
762 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530763 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithf83da962009-07-23 15:32:37 +0530764 return;
Sujithe8324352009-01-16 21:38:42 +0530765 }
766
767 ath_tx_pause_tid(sc, txtid);
768
769 /* drop all software retried frames and mark this TID */
770 spin_lock_bh(&txq->axq_lock);
771 while (!list_empty(&txtid->buf_q)) {
772 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
773 if (!bf_isretried(bf)) {
774 /*
775 * NB: it's based on the assumption that
776 * software retried frame will always stay
777 * at the head of software queue.
778 */
779 break;
780 }
Sujithd43f30152009-01-16 21:38:53 +0530781 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530782 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
Sujithfec247c2009-07-27 12:08:16 +0530783 ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
Sujithe8324352009-01-16 21:38:42 +0530784 }
Sujithd43f30152009-01-16 21:38:53 +0530785 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530786
787 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530788 txtid->state |= AGGR_CLEANUP;
789 } else {
790 txtid->state &= ~AGGR_ADDBA_COMPLETE;
Sujithe8324352009-01-16 21:38:42 +0530791 ath_tx_flush_tid(sc, txtid);
792 }
Sujithe8324352009-01-16 21:38:42 +0530793}
794
795void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
796{
797 struct ath_atx_tid *txtid;
798 struct ath_node *an;
799
800 an = (struct ath_node *)sta->drv_priv;
801
802 if (sc->sc_flags & SC_OP_TXAGGR) {
803 txtid = ATH_AN_2_TID(an, tid);
804 txtid->baw_size =
805 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
806 txtid->state |= AGGR_ADDBA_COMPLETE;
807 txtid->state &= ~AGGR_ADDBA_PROGRESS;
808 ath_tx_resume_tid(sc, txtid);
809 }
810}
811
812bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
813{
814 struct ath_atx_tid *txtid;
815
816 if (!(sc->sc_flags & SC_OP_TXAGGR))
817 return false;
818
819 txtid = ATH_AN_2_TID(an, tidno);
820
Vasanthakumar Thiagarajanc3d8f022009-06-10 17:50:08 +0530821 if (!(txtid->state & (AGGR_ADDBA_COMPLETE | AGGR_ADDBA_PROGRESS)))
Sujithe8324352009-01-16 21:38:42 +0530822 return true;
Sujithe8324352009-01-16 21:38:42 +0530823 return false;
824}
825
826/********************/
827/* Queue Management */
828/********************/
829
Sujithe8324352009-01-16 21:38:42 +0530830static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
831 struct ath_txq *txq)
832{
833 struct ath_atx_ac *ac, *ac_tmp;
834 struct ath_atx_tid *tid, *tid_tmp;
835
836 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
837 list_del(&ac->list);
838 ac->sched = false;
839 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
840 list_del(&tid->list);
841 tid->sched = false;
842 ath_tid_drain(sc, txq, tid);
843 }
844 }
845}
846
847struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
848{
Sujithcbe61d82009-02-09 13:27:12 +0530849 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700850 struct ath_common *common = ath9k_hw_common(ah);
Sujithe8324352009-01-16 21:38:42 +0530851 struct ath9k_tx_queue_info qi;
852 int qnum;
853
854 memset(&qi, 0, sizeof(qi));
855 qi.tqi_subtype = subtype;
856 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
857 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
858 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
859 qi.tqi_physCompBuf = 0;
860
861 /*
862 * Enable interrupts only for EOL and DESC conditions.
863 * We mark tx descriptors to receive a DESC interrupt
864 * when a tx queue gets deep; otherwise waiting for the
865 * EOL to reap descriptors. Note that this is done to
866 * reduce interrupt load and this only defers reaping
867 * descriptors, never transmitting frames. Aside from
868 * reducing interrupts this also permits more concurrency.
869 * The only potential downside is if the tx queue backs
870 * up in which case the top half of the kernel may backup
871 * due to a lack of tx descriptors.
872 *
873 * The UAPSD queue is an exception, since we take a desc-
874 * based intr on the EOSP frames.
875 */
876 if (qtype == ATH9K_TX_QUEUE_UAPSD)
877 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
878 else
879 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
880 TXQ_FLAG_TXDESCINT_ENABLE;
881 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
882 if (qnum == -1) {
883 /*
884 * NB: don't print a message, this happens
885 * normally on parts with too few tx queues
886 */
887 return NULL;
888 }
889 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700890 ath_print(common, ATH_DBG_FATAL,
891 "qnum %u out of range, max %u!\n",
892 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
Sujithe8324352009-01-16 21:38:42 +0530893 ath9k_hw_releasetxqueue(ah, qnum);
894 return NULL;
895 }
896 if (!ATH_TXQ_SETUP(sc, qnum)) {
897 struct ath_txq *txq = &sc->tx.txq[qnum];
898
899 txq->axq_qnum = qnum;
900 txq->axq_link = NULL;
901 INIT_LIST_HEAD(&txq->axq_q);
902 INIT_LIST_HEAD(&txq->axq_acq);
903 spin_lock_init(&txq->axq_lock);
904 txq->axq_depth = 0;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400905 txq->axq_tx_inprogress = false;
Sujithe8324352009-01-16 21:38:42 +0530906 sc->tx.txqsetup |= 1<<qnum;
907 }
908 return &sc->tx.txq[qnum];
909}
910
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530911int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
Sujithe8324352009-01-16 21:38:42 +0530912{
913 int qnum;
914
915 switch (qtype) {
916 case ATH9K_TX_QUEUE_DATA:
917 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700918 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
919 "HAL AC %u out of range, max %zu!\n",
920 haltype, ARRAY_SIZE(sc->tx.hwq_map));
Sujithe8324352009-01-16 21:38:42 +0530921 return -1;
922 }
923 qnum = sc->tx.hwq_map[haltype];
924 break;
925 case ATH9K_TX_QUEUE_BEACON:
926 qnum = sc->beacon.beaconq;
927 break;
928 case ATH9K_TX_QUEUE_CAB:
929 qnum = sc->beacon.cabq->axq_qnum;
930 break;
931 default:
932 qnum = -1;
933 }
934 return qnum;
935}
936
937struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
938{
939 struct ath_txq *txq = NULL;
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800940 u16 skb_queue = skb_get_queue_mapping(skb);
Sujithe8324352009-01-16 21:38:42 +0530941 int qnum;
942
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800943 qnum = ath_get_hal_qnum(skb_queue, sc);
Sujithe8324352009-01-16 21:38:42 +0530944 txq = &sc->tx.txq[qnum];
945
946 spin_lock_bh(&txq->axq_lock);
947
948 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700949 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_XMIT,
950 "TX queue: %d is full, depth: %d\n",
951 qnum, txq->axq_depth);
Luis R. Rodriguezf52de032009-11-02 17:09:12 -0800952 ath_mac80211_stop_queue(sc, skb_queue);
Sujithe8324352009-01-16 21:38:42 +0530953 txq->stopped = 1;
954 spin_unlock_bh(&txq->axq_lock);
955 return NULL;
956 }
957
958 spin_unlock_bh(&txq->axq_lock);
959
960 return txq;
961}
962
963int ath_txq_update(struct ath_softc *sc, int qnum,
964 struct ath9k_tx_queue_info *qinfo)
965{
Sujithcbe61d82009-02-09 13:27:12 +0530966 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530967 int error = 0;
968 struct ath9k_tx_queue_info qi;
969
970 if (qnum == sc->beacon.beaconq) {
971 /*
972 * XXX: for beacon queue, we just save the parameter.
973 * It will be picked up by ath_beaconq_config when
974 * it's necessary.
975 */
976 sc->beacon.beacon_qi = *qinfo;
977 return 0;
978 }
979
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -0700980 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
Sujithe8324352009-01-16 21:38:42 +0530981
982 ath9k_hw_get_txq_props(ah, qnum, &qi);
983 qi.tqi_aifs = qinfo->tqi_aifs;
984 qi.tqi_cwmin = qinfo->tqi_cwmin;
985 qi.tqi_cwmax = qinfo->tqi_cwmax;
986 qi.tqi_burstTime = qinfo->tqi_burstTime;
987 qi.tqi_readyTime = qinfo->tqi_readyTime;
988
989 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700990 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
991 "Unable to update hardware queue %u!\n", qnum);
Sujithe8324352009-01-16 21:38:42 +0530992 error = -EIO;
993 } else {
994 ath9k_hw_resettxqueue(ah, qnum);
995 }
996
997 return error;
998}
999
1000int ath_cabq_update(struct ath_softc *sc)
1001{
1002 struct ath9k_tx_queue_info qi;
1003 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +05301004
1005 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1006 /*
1007 * Ensure the readytime % is within the bounds.
1008 */
Sujith17d79042009-02-09 13:27:03 +05301009 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1010 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1011 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1012 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +05301013
Johannes Berg57c4d7b2009-04-23 16:10:04 +02001014 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +05301015 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +05301016 ath_txq_update(sc, qnum, &qi);
1017
1018 return 0;
1019}
1020
Sujith043a0402009-01-16 21:38:47 +05301021/*
1022 * Drain a given TX queue (could be Beacon or Data)
1023 *
1024 * This assumes output has been stopped and
1025 * we do not need to block ath_tx_tasklet.
1026 */
1027void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +05301028{
1029 struct ath_buf *bf, *lastbf;
1030 struct list_head bf_head;
1031
1032 INIT_LIST_HEAD(&bf_head);
1033
Sujithe8324352009-01-16 21:38:42 +05301034 for (;;) {
1035 spin_lock_bh(&txq->axq_lock);
1036
1037 if (list_empty(&txq->axq_q)) {
1038 txq->axq_link = NULL;
Sujithe8324352009-01-16 21:38:42 +05301039 spin_unlock_bh(&txq->axq_lock);
1040 break;
1041 }
1042
1043 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1044
Sujitha119cc42009-03-30 15:28:38 +05301045 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301046 list_del(&bf->list);
1047 spin_unlock_bh(&txq->axq_lock);
1048
1049 spin_lock_bh(&sc->tx.txbuflock);
1050 list_add_tail(&bf->list, &sc->tx.txbuf);
1051 spin_unlock_bh(&sc->tx.txbuflock);
1052 continue;
1053 }
1054
1055 lastbf = bf->bf_lastbf;
1056 if (!retry_tx)
1057 lastbf->bf_desc->ds_txstat.ts_flags =
1058 ATH9K_TX_SW_ABORTED;
1059
1060 /* remove ath_buf's of the same mpdu from txq */
1061 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1062 txq->axq_depth--;
1063
1064 spin_unlock_bh(&txq->axq_lock);
1065
1066 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301067 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301068 else
Sujithfec247c2009-07-27 12:08:16 +05301069 ath_tx_complete_buf(sc, bf, txq, &bf_head, 0, 0);
Sujithe8324352009-01-16 21:38:42 +05301070 }
1071
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001072 spin_lock_bh(&txq->axq_lock);
1073 txq->axq_tx_inprogress = false;
1074 spin_unlock_bh(&txq->axq_lock);
1075
Sujithe8324352009-01-16 21:38:42 +05301076 /* flush any pending frames if aggregation is enabled */
1077 if (sc->sc_flags & SC_OP_TXAGGR) {
1078 if (!retry_tx) {
1079 spin_lock_bh(&txq->axq_lock);
1080 ath_txq_drain_pending_buffers(sc, txq);
1081 spin_unlock_bh(&txq->axq_lock);
1082 }
1083 }
1084}
1085
Sujith043a0402009-01-16 21:38:47 +05301086void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1087{
Sujithcbe61d82009-02-09 13:27:12 +05301088 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001089 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Sujith043a0402009-01-16 21:38:47 +05301090 struct ath_txq *txq;
1091 int i, npend = 0;
1092
1093 if (sc->sc_flags & SC_OP_INVALID)
1094 return;
1095
1096 /* Stop beacon queue */
1097 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1098
1099 /* Stop data queues */
1100 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1101 if (ATH_TXQ_SETUP(sc, i)) {
1102 txq = &sc->tx.txq[i];
1103 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1104 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1105 }
1106 }
1107
1108 if (npend) {
1109 int r;
1110
Sujithe8009e92009-12-14 14:57:08 +05301111 ath_print(common, ATH_DBG_FATAL,
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001112 "Unable to stop TxDMA. Reset HAL!\n");
Sujith043a0402009-01-16 21:38:47 +05301113
1114 spin_lock_bh(&sc->sc_resetlock);
Sujithe8009e92009-12-14 14:57:08 +05301115 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Sujith043a0402009-01-16 21:38:47 +05301116 if (r)
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001117 ath_print(common, ATH_DBG_FATAL,
1118 "Unable to reset hardware; reset status %d\n",
1119 r);
Sujith043a0402009-01-16 21:38:47 +05301120 spin_unlock_bh(&sc->sc_resetlock);
1121 }
1122
1123 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1124 if (ATH_TXQ_SETUP(sc, i))
1125 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1126 }
1127}
1128
Sujithe8324352009-01-16 21:38:42 +05301129void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1130{
1131 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1132 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1133}
1134
Sujithe8324352009-01-16 21:38:42 +05301135void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1136{
1137 struct ath_atx_ac *ac;
1138 struct ath_atx_tid *tid;
1139
1140 if (list_empty(&txq->axq_acq))
1141 return;
1142
1143 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1144 list_del(&ac->list);
1145 ac->sched = false;
1146
1147 do {
1148 if (list_empty(&ac->tid_q))
1149 return;
1150
1151 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1152 list_del(&tid->list);
1153 tid->sched = false;
1154
1155 if (tid->paused)
1156 continue;
1157
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001158 ath_tx_sched_aggr(sc, txq, tid);
Sujithe8324352009-01-16 21:38:42 +05301159
1160 /*
1161 * add tid to round-robin queue if more frames
1162 * are pending for the tid
1163 */
1164 if (!list_empty(&tid->buf_q))
1165 ath_tx_queue_tid(txq, tid);
1166
1167 break;
1168 } while (!list_empty(&ac->tid_q));
1169
1170 if (!list_empty(&ac->tid_q)) {
1171 if (!ac->sched) {
1172 ac->sched = true;
1173 list_add_tail(&ac->list, &txq->axq_acq);
1174 }
1175 }
1176}
1177
1178int ath_tx_setup(struct ath_softc *sc, int haltype)
1179{
1180 struct ath_txq *txq;
1181
1182 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001183 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1184 "HAL AC %u out of range, max %zu!\n",
Sujithe8324352009-01-16 21:38:42 +05301185 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1186 return 0;
1187 }
1188 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1189 if (txq != NULL) {
1190 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1191 return 1;
1192 } else
1193 return 0;
1194}
1195
1196/***********/
1197/* TX, DMA */
1198/***********/
1199
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001200/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001201 * Insert a chain of ath_buf (descriptors) on a txq and
1202 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001203 */
Sujith102e0572008-10-29 10:15:16 +05301204static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1205 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001206{
Sujithcbe61d82009-02-09 13:27:12 +05301207 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001208 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001209 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301210
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001211 /*
1212 * Insert the frame on the outbound list and
1213 * pass it on to the hardware.
1214 */
1215
1216 if (list_empty(head))
1217 return;
1218
1219 bf = list_first_entry(head, struct ath_buf, list);
1220
1221 list_splice_tail_init(head, &txq->axq_q);
1222 txq->axq_depth++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001223
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001224 ath_print(common, ATH_DBG_QUEUE,
1225 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001226
1227 if (txq->axq_link == NULL) {
1228 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001229 ath_print(common, ATH_DBG_XMIT,
1230 "TXDP[%u] = %llx (%p)\n",
1231 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001232 } else {
1233 *txq->axq_link = bf->bf_daddr;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001234 ath_print(common, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
1235 txq->axq_qnum, txq->axq_link,
1236 ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001237 }
1238 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1239 ath9k_hw_txstart(ah, txq->axq_qnum);
1240}
1241
Sujithe8324352009-01-16 21:38:42 +05301242static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301243{
Sujithe8324352009-01-16 21:38:42 +05301244 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301245
Sujithe8324352009-01-16 21:38:42 +05301246 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301247
Sujithe8324352009-01-16 21:38:42 +05301248 if (unlikely(list_empty(&sc->tx.txbuf))) {
1249 spin_unlock_bh(&sc->tx.txbuflock);
1250 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301251 }
1252
Sujithe8324352009-01-16 21:38:42 +05301253 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1254 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301255
Sujithe8324352009-01-16 21:38:42 +05301256 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301257
Sujithe8324352009-01-16 21:38:42 +05301258 return bf;
1259}
Sujithc4288392008-11-18 09:09:30 +05301260
Sujithe8324352009-01-16 21:38:42 +05301261static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1262 struct list_head *bf_head,
1263 struct ath_tx_control *txctl)
1264{
1265 struct ath_buf *bf;
1266
Sujithe8324352009-01-16 21:38:42 +05301267 bf = list_first_entry(bf_head, struct ath_buf, list);
1268 bf->bf_state.bf_type |= BUF_AMPDU;
Sujithfec247c2009-07-27 12:08:16 +05301269 TX_STAT_INC(txctl->txq->axq_qnum, a_queued);
Sujithe8324352009-01-16 21:38:42 +05301270
1271 /*
1272 * Do not queue to h/w when any of the following conditions is true:
1273 * - there are pending frames in software queue
1274 * - the TID is currently paused for ADDBA/BAR request
1275 * - seqno is not within block-ack window
1276 * - h/w queue depth exceeds low water mark
1277 */
1278 if (!list_empty(&tid->buf_q) || tid->paused ||
1279 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1280 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001281 /*
Sujithe8324352009-01-16 21:38:42 +05301282 * Add this frame to software queue for scheduling later
1283 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001284 */
Sujithd43f30152009-01-16 21:38:53 +05301285 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301286 ath_tx_queue_tid(txctl->txq, tid);
1287 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001288 }
1289
Sujithe8324352009-01-16 21:38:42 +05301290 /* Add sub-frame to BAW */
1291 ath_tx_addto_baw(sc, tid, bf);
1292
1293 /* Queue to h/w without aggregation */
1294 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301295 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301296 ath_buf_set_rate(sc, bf);
1297 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301298}
1299
Sujithc37452b2009-03-09 09:31:57 +05301300static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1301 struct ath_atx_tid *tid,
1302 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001303{
Sujithe8324352009-01-16 21:38:42 +05301304 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001305
Sujithe8324352009-01-16 21:38:42 +05301306 bf = list_first_entry(bf_head, struct ath_buf, list);
1307 bf->bf_state.bf_type &= ~BUF_AMPDU;
1308
1309 /* update starting sequence number for subsequent ADDBA request */
1310 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1311
1312 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301313 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301314 ath_buf_set_rate(sc, bf);
1315 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301316 TX_STAT_INC(txq->axq_qnum, queued);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317}
1318
Sujithc37452b2009-03-09 09:31:57 +05301319static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1320 struct list_head *bf_head)
1321{
1322 struct ath_buf *bf;
1323
1324 bf = list_first_entry(bf_head, struct ath_buf, list);
1325
1326 bf->bf_lastbf = bf;
1327 bf->bf_nframes = 1;
1328 ath_buf_set_rate(sc, bf);
1329 ath_tx_txqaddbuf(sc, txq, bf_head);
Sujithfec247c2009-07-27 12:08:16 +05301330 TX_STAT_INC(txq->axq_qnum, queued);
Sujithc37452b2009-03-09 09:31:57 +05301331}
1332
Sujith528f0c62008-10-29 10:14:26 +05301333static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001334{
Sujith528f0c62008-10-29 10:14:26 +05301335 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001336 enum ath9k_pkt_type htype;
1337 __le16 fc;
1338
Sujith528f0c62008-10-29 10:14:26 +05301339 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001340 fc = hdr->frame_control;
1341
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001342 if (ieee80211_is_beacon(fc))
1343 htype = ATH9K_PKT_TYPE_BEACON;
1344 else if (ieee80211_is_probe_resp(fc))
1345 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1346 else if (ieee80211_is_atim(fc))
1347 htype = ATH9K_PKT_TYPE_ATIM;
1348 else if (ieee80211_is_pspoll(fc))
1349 htype = ATH9K_PKT_TYPE_PSPOLL;
1350 else
1351 htype = ATH9K_PKT_TYPE_NORMAL;
1352
1353 return htype;
1354}
1355
Sujith528f0c62008-10-29 10:14:26 +05301356static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001357{
Sujith528f0c62008-10-29 10:14:26 +05301358 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1359
1360 if (tx_info->control.hw_key) {
1361 if (tx_info->control.hw_key->alg == ALG_WEP)
1362 return ATH9K_KEY_TYPE_WEP;
1363 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1364 return ATH9K_KEY_TYPE_TKIP;
1365 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1366 return ATH9K_KEY_TYPE_AES;
1367 }
1368
1369 return ATH9K_KEY_TYPE_CLEAR;
1370}
1371
Sujith528f0c62008-10-29 10:14:26 +05301372static void assign_aggr_tid_seqno(struct sk_buff *skb,
1373 struct ath_buf *bf)
1374{
1375 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1376 struct ieee80211_hdr *hdr;
1377 struct ath_node *an;
1378 struct ath_atx_tid *tid;
1379 __le16 fc;
1380 u8 *qc;
1381
1382 if (!tx_info->control.sta)
1383 return;
1384
1385 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1386 hdr = (struct ieee80211_hdr *)skb->data;
1387 fc = hdr->frame_control;
1388
Sujith528f0c62008-10-29 10:14:26 +05301389 if (ieee80211_is_data_qos(fc)) {
1390 qc = ieee80211_get_qos_ctl(hdr);
1391 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301392 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001393
Sujithe8324352009-01-16 21:38:42 +05301394 /*
1395 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301396 * We also override seqno set by upper layer with the one
1397 * in tx aggregation state.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301398 */
1399 tid = ATH_AN_2_TID(an, bf->bf_tidno);
Sujith17b182e2009-12-14 14:56:56 +05301400 hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301401 bf->bf_seqno = tid->seq_next;
1402 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301403}
1404
1405static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1406 struct ath_txq *txq)
1407{
1408 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1409 int flags = 0;
1410
1411 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1412 flags |= ATH9K_TXDESC_INTREQ;
1413
1414 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1415 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301416
1417 return flags;
1418}
1419
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001420/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001421 * rix - rate index
1422 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1423 * width - 0 for 20 MHz, 1 for 40 MHz
1424 * half_gi - to use 4us v/s 3.6 us for symbol time
1425 */
Sujith102e0572008-10-29 10:15:16 +05301426static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1427 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001428{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001429 u32 nbits, nsymbits, duration, nsymbols;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001430 int streams, pktlen;
1431
Sujithcd3d39a2008-08-11 14:03:34 +05301432 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301433
1434 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001435 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +01001436 nsymbits = bits_per_symbol[rix][width];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001437 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1438
1439 if (!half_gi)
1440 duration = SYMBOL_TIME(nsymbols);
1441 else
1442 duration = SYMBOL_TIME_HALFGI(nsymbols);
1443
Sujithe63835b2008-11-18 09:07:53 +05301444 /* addup duration for legacy/ht training and signal fields */
Felix Fietkau545750d2009-11-23 22:21:01 +01001445 streams = HT_RC_2_STREAMS(rix);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001446 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301447
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448 return duration;
1449}
1450
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001451static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1452{
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001453 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001454 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301455 struct sk_buff *skb;
1456 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301457 struct ieee80211_tx_rate *rates;
Felix Fietkau545750d2009-11-23 22:21:01 +01001458 const struct ieee80211_rate *rate;
Sujith254ad0f2009-02-04 08:10:19 +05301459 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301460 int i, flags = 0;
1461 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301462 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301463
1464 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301465
Sujitha22be222009-03-30 15:28:36 +05301466 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301467 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301468 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301469 hdr = (struct ieee80211_hdr *)skb->data;
1470 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301471
Sujithc89424d2009-01-30 14:29:28 +05301472 /*
1473 * We check if Short Preamble is needed for the CTS rate by
1474 * checking the BSS's global flag.
1475 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1476 */
Felix Fietkau545750d2009-11-23 22:21:01 +01001477 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1478 ctsrate = rate->hw_value;
Sujithc89424d2009-01-30 14:29:28 +05301479 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
Felix Fietkau545750d2009-11-23 22:21:01 +01001480 ctsrate |= rate->hw_value_short;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001481
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001482 for (i = 0; i < 4; i++) {
Felix Fietkau545750d2009-11-23 22:21:01 +01001483 bool is_40, is_sgi, is_sp;
1484 int phy;
1485
Sujithe63835b2008-11-18 09:07:53 +05301486 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001487 continue;
1488
Sujitha8efee42008-11-18 09:07:30 +05301489 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301490 series[i].Tries = rates[i].count;
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001491 series[i].ChSel = common->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492
Felix Fietkau27032052010-01-17 21:08:50 +01001493 if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
1494 (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
Sujithc89424d2009-01-30 14:29:28 +05301495 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
Felix Fietkau27032052010-01-17 21:08:50 +01001496 flags |= ATH9K_TXDESC_RTSENA;
1497 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1498 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1499 flags |= ATH9K_TXDESC_CTSENA;
1500 }
1501
Sujithc89424d2009-01-30 14:29:28 +05301502 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1503 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1504 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1505 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001506
Felix Fietkau545750d2009-11-23 22:21:01 +01001507 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1508 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1509 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1510
1511 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1512 /* MCS rates */
1513 series[i].Rate = rix | 0x80;
1514 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
1515 is_40, is_sgi, is_sp);
1516 continue;
1517 }
1518
1519 /* legcay rates */
1520 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1521 !(rate->flags & IEEE80211_RATE_ERP_G))
1522 phy = WLAN_RC_PHY_CCK;
1523 else
1524 phy = WLAN_RC_PHY_OFDM;
1525
1526 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1527 series[i].Rate = rate->hw_value;
1528 if (rate->hw_value_short) {
1529 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1530 series[i].Rate |= rate->hw_value_short;
1531 } else {
1532 is_sp = false;
1533 }
1534
1535 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1536 phy, rate->bitrate * 100, bf->bf_frmlen, rix, is_sp);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001537 }
1538
Felix Fietkau27032052010-01-17 21:08:50 +01001539 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1540 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
1541 flags &= ~ATH9K_TXDESC_RTSENA;
1542
1543 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1544 if (flags & ATH9K_TXDESC_RTSENA)
1545 flags &= ~ATH9K_TXDESC_CTSENA;
1546
Sujithe63835b2008-11-18 09:07:53 +05301547 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301548 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1549 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301550 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301551 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301552
Sujith17d79042009-02-09 13:27:03 +05301553 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301554 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001555}
1556
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001557static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301558 struct sk_buff *skb,
1559 struct ath_tx_control *txctl)
1560{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001561 struct ath_wiphy *aphy = hw->priv;
1562 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301563 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1564 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301565 int hdrlen;
1566 __le16 fc;
Benoit Papillault1bc14882009-11-24 15:49:18 +01001567 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301568
Felix Fietkau827e69b2009-11-15 23:09:25 +01001569 tx_info->pad[0] = 0;
1570 switch (txctl->frame_type) {
1571 case ATH9K_NOT_INTERNAL:
1572 break;
1573 case ATH9K_INT_PAUSE:
1574 tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_PAUSE;
1575 /* fall through */
1576 case ATH9K_INT_UNPAUSE:
1577 tx_info->pad[0] |= ATH_TX_INFO_FRAME_TYPE_INTERNAL;
1578 break;
1579 }
Sujithe8324352009-01-16 21:38:42 +05301580 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1581 fc = hdr->frame_control;
1582
1583 ATH_TXBUF_RESET(bf);
1584
Felix Fietkau827e69b2009-11-15 23:09:25 +01001585 bf->aphy = aphy;
Benoit Papillault1bc14882009-11-24 15:49:18 +01001586 bf->bf_frmlen = skb->len + FCS_LEN;
1587 /* Remove the padding size from bf_frmlen, if any */
1588 padpos = ath9k_cmn_padpos(hdr->frame_control);
1589 padsize = padpos & 3;
1590 if (padsize && skb->len>padpos+padsize) {
1591 bf->bf_frmlen -= padsize;
1592 }
Sujithe8324352009-01-16 21:38:42 +05301593
Sujith6c8afef2010-02-09 10:07:00 +05301594 if (conf_is_ht(&hw->conf))
Sujithc656bbb2009-01-16 21:38:56 +05301595 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301596
1597 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1598
1599 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301600 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1601 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1602 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1603 } else {
1604 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1605 }
1606
Sujith17b182e2009-12-14 14:56:56 +05301607 if (ieee80211_is_data_qos(fc) && bf_isht(bf) &&
1608 (sc->sc_flags & SC_OP_TXAGGR))
Sujithe8324352009-01-16 21:38:42 +05301609 assign_aggr_tid_seqno(skb, bf);
1610
1611 bf->bf_mpdu = skb;
1612
1613 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1614 skb->len, DMA_TO_DEVICE);
1615 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1616 bf->bf_mpdu = NULL;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001617 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_FATAL,
1618 "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301619 return -ENOMEM;
1620 }
1621
1622 bf->bf_buf_addr = bf->bf_dmacontext;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05001623
1624 /* tag if this is a nullfunc frame to enable PS when AP acks it */
1625 if (ieee80211_is_nullfunc(fc) && ieee80211_has_pm(fc)) {
1626 bf->bf_isnullfunc = true;
Sujith1b04b932010-01-08 10:36:05 +05301627 sc->ps_flags &= ~PS_NULLFUNC_COMPLETED;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05001628 } else
1629 bf->bf_isnullfunc = false;
1630
Sujithe8324352009-01-16 21:38:42 +05301631 return 0;
1632}
1633
1634/* FIXME: tx power */
1635static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1636 struct ath_tx_control *txctl)
1637{
Sujitha22be222009-03-30 15:28:36 +05301638 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301639 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301640 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301641 struct ath_node *an = NULL;
1642 struct list_head bf_head;
1643 struct ath_desc *ds;
1644 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301645 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301646 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301647 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301648
1649 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301650 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301651
1652 INIT_LIST_HEAD(&bf_head);
1653 list_add_tail(&bf->list, &bf_head);
1654
1655 ds = bf->bf_desc;
1656 ds->ds_link = 0;
1657 ds->ds_data = bf->bf_buf_addr;
1658
1659 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1660 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1661
1662 ath9k_hw_filltxdesc(ah, ds,
1663 skb->len, /* segment length */
1664 true, /* first segment */
1665 true, /* last segment */
1666 ds); /* first descriptor */
1667
Sujithe8324352009-01-16 21:38:42 +05301668 spin_lock_bh(&txctl->txq->axq_lock);
1669
1670 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1671 tx_info->control.sta) {
1672 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1673 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1674
Sujithc37452b2009-03-09 09:31:57 +05301675 if (!ieee80211_is_data_qos(fc)) {
1676 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1677 goto tx_done;
1678 }
1679
Felix Fietkau4fdec032010-03-12 04:02:43 +01001680 if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
Sujithe8324352009-01-16 21:38:42 +05301681 /*
1682 * Try aggregation if it's a unicast data frame
1683 * and the destination is HT capable.
1684 */
1685 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1686 } else {
1687 /*
1688 * Send this frame as regular when ADDBA
1689 * exchange is neither complete nor pending.
1690 */
Sujithc37452b2009-03-09 09:31:57 +05301691 ath_tx_send_ht_normal(sc, txctl->txq,
1692 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301693 }
1694 } else {
Sujithc37452b2009-03-09 09:31:57 +05301695 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301696 }
1697
Sujithc37452b2009-03-09 09:31:57 +05301698tx_done:
Sujithe8324352009-01-16 21:38:42 +05301699 spin_unlock_bh(&txctl->txq->axq_lock);
1700}
1701
1702/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001703int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301704 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001705{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001706 struct ath_wiphy *aphy = hw->priv;
1707 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001708 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001709 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301710 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001711
Sujithe8324352009-01-16 21:38:42 +05301712 bf = ath_tx_get_buffer(sc);
1713 if (!bf) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001714 ath_print(common, ATH_DBG_XMIT, "TX buffers are full\n");
Sujithe8324352009-01-16 21:38:42 +05301715 return -1;
1716 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001717
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001718 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301719 if (unlikely(r)) {
1720 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001721
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001722 ath_print(common, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001723
Sujithe8324352009-01-16 21:38:42 +05301724 /* upon ath_tx_processq() this TX queue will be resumed, we
1725 * guarantee this will happen by knowing beforehand that
1726 * we will at least have to run TX completionon one buffer
1727 * on the queue */
1728 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301729 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Luis R. Rodriguezf52de032009-11-02 17:09:12 -08001730 ath_mac80211_stop_queue(sc, skb_get_queue_mapping(skb));
Sujithe8324352009-01-16 21:38:42 +05301731 txq->stopped = 1;
1732 }
1733 spin_unlock_bh(&txq->axq_lock);
1734
1735 spin_lock_bh(&sc->tx.txbuflock);
1736 list_add_tail(&bf->list, &sc->tx.txbuf);
1737 spin_unlock_bh(&sc->tx.txbuflock);
1738
1739 return r;
1740 }
1741
1742 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001743
1744 return 0;
1745}
1746
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001747void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001748{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001749 struct ath_wiphy *aphy = hw->priv;
1750 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001751 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001752 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1753 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301754 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1755 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001756
Sujithe8324352009-01-16 21:38:42 +05301757 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758
Sujithe8324352009-01-16 21:38:42 +05301759 /*
1760 * As a temporary workaround, assign seq# here; this will likely need
1761 * to be cleaned up to work better with Beacon transmission and virtual
1762 * BSSes.
1763 */
1764 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
Sujithe8324352009-01-16 21:38:42 +05301765 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1766 sc->tx.seq_no += 0x10;
1767 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1768 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001769 }
1770
Sujithe8324352009-01-16 21:38:42 +05301771 /* Add the padding after the header if this is not already done */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001772 padpos = ath9k_cmn_padpos(hdr->frame_control);
1773 padsize = padpos & 3;
1774 if (padsize && skb->len>padpos) {
Sujithe8324352009-01-16 21:38:42 +05301775 if (skb_headroom(skb) < padsize) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001776 ath_print(common, ATH_DBG_XMIT,
1777 "TX CABQ padding failed\n");
Sujithe8324352009-01-16 21:38:42 +05301778 dev_kfree_skb_any(skb);
1779 return;
1780 }
1781 skb_push(skb, padsize);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001782 memmove(skb->data, skb->data + padsize, padpos);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001783 }
1784
Sujithe8324352009-01-16 21:38:42 +05301785 txctl.txq = sc->beacon.cabq;
1786
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001787 ath_print(common, ATH_DBG_XMIT,
1788 "transmitting CABQ packet, skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301789
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001790 if (ath_tx_start(hw, skb, &txctl) != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001791 ath_print(common, ATH_DBG_XMIT, "CABQ TX failed\n");
Sujithe8324352009-01-16 21:38:42 +05301792 goto exit;
1793 }
1794
1795 return;
1796exit:
1797 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001798}
1799
Sujithe8324352009-01-16 21:38:42 +05301800/*****************/
1801/* TX Completion */
1802/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001803
Sujithe8324352009-01-16 21:38:42 +05301804static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Felix Fietkau827e69b2009-11-15 23:09:25 +01001805 struct ath_wiphy *aphy, int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001806{
Sujithe8324352009-01-16 21:38:42 +05301807 struct ieee80211_hw *hw = sc->hw;
1808 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001809 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001810 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1811 int padpos, padsize;
Sujithe8324352009-01-16 21:38:42 +05301812
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001813 ath_print(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
Sujithe8324352009-01-16 21:38:42 +05301814
Felix Fietkau827e69b2009-11-15 23:09:25 +01001815 if (aphy)
1816 hw = aphy->hw;
Sujithe8324352009-01-16 21:38:42 +05301817
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301818 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301819 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301820
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301821 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301822 /* Frame was ACKed */
1823 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1824 }
1825
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001826 padpos = ath9k_cmn_padpos(hdr->frame_control);
1827 padsize = padpos & 3;
1828 if (padsize && skb->len>padpos+padsize) {
Sujithe8324352009-01-16 21:38:42 +05301829 /*
1830 * Remove MAC header padding before giving the frame back to
1831 * mac80211.
1832 */
Benoit Papillault4d91f9f2009-12-12 00:22:35 +01001833 memmove(skb->data + padsize, skb->data, padpos);
Sujithe8324352009-01-16 21:38:42 +05301834 skb_pull(skb, padsize);
1835 }
1836
Sujith1b04b932010-01-08 10:36:05 +05301837 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1838 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001839 ath_print(common, ATH_DBG_PS,
1840 "Going back to sleep after having "
Pavel Roskinf643e512010-01-29 17:22:12 -05001841 "received TX status (0x%lx)\n",
Sujith1b04b932010-01-08 10:36:05 +05301842 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1843 PS_WAIT_FOR_CAB |
1844 PS_WAIT_FOR_PSPOLL_DATA |
1845 PS_WAIT_FOR_TX_ACK));
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001846 }
1847
Felix Fietkau827e69b2009-11-15 23:09:25 +01001848 if (unlikely(tx_info->pad[0] & ATH_TX_INFO_FRAME_TYPE_INTERNAL))
Jouni Malinenf0ed85c62009-03-03 19:23:31 +02001849 ath9k_tx_status(hw, skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001850 else
1851 ieee80211_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301852}
1853
1854static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
Sujithfec247c2009-07-27 12:08:16 +05301855 struct ath_txq *txq,
Sujithe8324352009-01-16 21:38:42 +05301856 struct list_head *bf_q,
1857 int txok, int sendbar)
1858{
1859 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301860 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301861 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301862
Sujithe8324352009-01-16 21:38:42 +05301863 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301864 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301865
1866 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301867 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301868
1869 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301870 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301871 }
1872
1873 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001874 ath_tx_complete(sc, skb, bf->aphy, tx_flags);
Sujithfec247c2009-07-27 12:08:16 +05301875 ath_debug_stat_tx(sc, txq, bf);
Sujithe8324352009-01-16 21:38:42 +05301876
1877 /*
1878 * Return the list of ath_buf of this mpdu to free queue
1879 */
1880 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1881 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1882 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1883}
1884
1885static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1886 int txok)
1887{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001888 struct ath_buf *bf_last = bf->bf_lastbf;
1889 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001890 u16 seq_st = 0;
1891 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301892 int ba_index;
1893 int nbad = 0;
1894 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001895
Sujithe8324352009-01-16 21:38:42 +05301896 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1897 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301898
Sujithcd3d39a2008-08-11 14:03:34 +05301899 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001900 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301901 seq_st = ATH_DS_BA_SEQ(ds);
1902 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001903 }
1904
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001905 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301906 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1907 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1908 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001909
Sujithe8324352009-01-16 21:38:42 +05301910 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 }
1912
Sujithe8324352009-01-16 21:38:42 +05301913 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001914}
1915
Sujith95e4acb2009-03-13 08:56:09 +05301916static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301917 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301918{
Sujitha22be222009-03-30 15:28:36 +05301919 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301920 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301921 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Felix Fietkau827e69b2009-11-15 23:09:25 +01001922 struct ieee80211_hw *hw = bf->aphy->hw;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301923 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301924
Sujith95e4acb2009-03-13 08:56:09 +05301925 if (txok)
1926 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1927
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301928 tx_rateindex = ds->ds_txstat.ts_rateindex;
1929 WARN_ON(tx_rateindex >= hw->max_rates);
1930
Felix Fietkau827e69b2009-11-15 23:09:25 +01001931 if (update_rc)
1932 tx_info->pad[0] |= ATH_TX_INFO_UPDATE_RC;
Sujithc4288392008-11-18 09:09:30 +05301933 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1934 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1935
1936 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301937 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301938 if (ieee80211_is_data(hdr->frame_control)) {
Felix Fietkau827e69b2009-11-15 23:09:25 +01001939 if (ds->ds_txstat.ts_flags &
1940 (ATH9K_TX_DATA_UNDERRUN | ATH9K_TX_DELIM_UNDERRUN))
1941 tx_info->pad[0] |= ATH_TX_INFO_UNDERRUN;
1942 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY) ||
1943 (ds->ds_txstat.ts_status & ATH9K_TXERR_FIFO))
1944 tx_info->pad[0] |= ATH_TX_INFO_XRETRY;
1945 tx_info->status.ampdu_len = bf->bf_nframes;
1946 tx_info->status.ampdu_ack_len = bf->bf_nframes - nbad;
Sujithc4288392008-11-18 09:09:30 +05301947 }
1948 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301949
Felix Fietkau545750d2009-11-23 22:21:01 +01001950 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301951 tx_info->status.rates[i].count = 0;
Felix Fietkau545750d2009-11-23 22:21:01 +01001952 tx_info->status.rates[i].idx = -1;
1953 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301954
1955 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301956}
1957
Sujith059d8062009-01-16 21:38:49 +05301958static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1959{
1960 int qnum;
1961
1962 spin_lock_bh(&txq->axq_lock);
1963 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301964 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301965 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1966 if (qnum != -1) {
Luis R. Rodriguezf52de032009-11-02 17:09:12 -08001967 ath_mac80211_start_queue(sc, qnum);
Sujith059d8062009-01-16 21:38:49 +05301968 txq->stopped = 0;
1969 }
1970 }
1971 spin_unlock_bh(&txq->axq_lock);
1972}
1973
Sujithc4288392008-11-18 09:09:30 +05301974static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001975{
Sujithcbe61d82009-02-09 13:27:12 +05301976 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001977 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1979 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301980 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301981 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 int status;
1983
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001984 ath_print(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
1985 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1986 txq->axq_link);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001987
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001988 for (;;) {
1989 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990 if (list_empty(&txq->axq_q)) {
1991 txq->axq_link = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001992 spin_unlock_bh(&txq->axq_lock);
1993 break;
1994 }
1995 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1996
1997 /*
1998 * There is a race condition that a BH gets scheduled
1999 * after sw writes TxE and before hw re-load the last
2000 * descriptor to get the newly chained one.
2001 * Software must keep the last DONE descriptor as a
2002 * holding descriptor - software does so by marking
2003 * it with the STALE flag.
2004 */
2005 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05302006 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007 bf_held = bf;
2008 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05302009 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002010 break;
2011 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002012 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05302013 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002014 }
2015 }
2016
2017 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05302018 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019
2020 status = ath9k_hw_txprocdesc(ah, ds);
2021 if (status == -EINPROGRESS) {
2022 spin_unlock_bh(&txq->axq_lock);
2023 break;
2024 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002025
2026 /*
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05002027 * We now know the nullfunc frame has been ACKed so we
2028 * can disable RX.
2029 */
2030 if (bf->bf_isnullfunc &&
2031 (ds->ds_txstat.ts_status & ATH9K_TX_ACKED)) {
Senthil Balasubramanian3f7c5c12010-02-03 22:51:13 +05302032 if ((sc->ps_flags & PS_ENABLED))
2033 ath9k_enable_ps(sc);
2034 else
Sujith1b04b932010-01-08 10:36:05 +05302035 sc->ps_flags |= PS_NULLFUNC_COMPLETED;
Luis R. Rodrigueze7824a52009-11-24 02:53:25 -05002036 }
2037
2038 /*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002039 * Remove ath_buf's of the same transmit unit from txq,
2040 * however leave the last descriptor back as the holding
2041 * descriptor for hw.
2042 */
Sujitha119cc42009-03-30 15:28:38 +05302043 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002044 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002045 if (!list_is_singular(&lastbf->list))
2046 list_cut_position(&bf_head,
2047 &txq->axq_q, lastbf->list.prev);
2048
2049 txq->axq_depth--;
Felix Fietkau5b479a02009-12-24 14:04:32 +01002050 txok = !(ds->ds_txstat.ts_status & ATH9K_TXERR_MASK);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002051 txq->axq_tx_inprogress = false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052 spin_unlock_bh(&txq->axq_lock);
2053
2054 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05302055 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302056 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302057 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002058 }
2059
Sujithcd3d39a2008-08-11 14:03:34 +05302060 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002061 /*
2062 * This frame is sent out as a single frame.
2063 * Use hardware retry status for this frame.
2064 */
2065 bf->bf_retries = ds->ds_txstat.ts_longretry;
2066 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302067 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302068 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002069 }
Johannes Berge6a98542008-10-21 12:40:02 +02002070
Sujithcd3d39a2008-08-11 14:03:34 +05302071 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302072 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073 else
Sujithfec247c2009-07-27 12:08:16 +05302074 ath_tx_complete_buf(sc, bf, txq, &bf_head, txok, 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002075
Sujith059d8062009-01-16 21:38:49 +05302076 ath_wake_mac80211_queue(sc, txq);
2077
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302079 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002080 ath_txq_schedule(sc, txq);
2081 spin_unlock_bh(&txq->axq_lock);
2082 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002083}
2084
Sujith305fe472009-07-23 15:32:29 +05302085static void ath_tx_complete_poll_work(struct work_struct *work)
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002086{
2087 struct ath_softc *sc = container_of(work, struct ath_softc,
2088 tx_complete_work.work);
2089 struct ath_txq *txq;
2090 int i;
2091 bool needreset = false;
2092
2093 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2094 if (ATH_TXQ_SETUP(sc, i)) {
2095 txq = &sc->tx.txq[i];
2096 spin_lock_bh(&txq->axq_lock);
2097 if (txq->axq_depth) {
2098 if (txq->axq_tx_inprogress) {
2099 needreset = true;
2100 spin_unlock_bh(&txq->axq_lock);
2101 break;
2102 } else {
2103 txq->axq_tx_inprogress = true;
2104 }
2105 }
2106 spin_unlock_bh(&txq->axq_lock);
2107 }
2108
2109 if (needreset) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002110 ath_print(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2111 "tx hung, resetting the chip\n");
Sujith332c5562009-10-09 09:51:28 +05302112 ath9k_ps_wakeup(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002113 ath_reset(sc, false);
Sujith332c5562009-10-09 09:51:28 +05302114 ath9k_ps_restore(sc);
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002115 }
2116
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04002117 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002118 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2119}
2120
2121
Sujithe8324352009-01-16 21:38:42 +05302122
2123void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124{
Sujithe8324352009-01-16 21:38:42 +05302125 int i;
2126 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002127
Sujithe8324352009-01-16 21:38:42 +05302128 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
2130 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302131 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2132 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133 }
2134}
2135
Sujithe8324352009-01-16 21:38:42 +05302136/*****************/
2137/* Init, Cleanup */
2138/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002139
2140int ath_tx_init(struct ath_softc *sc, int nbufs)
2141{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002142 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143 int error = 0;
2144
Sujith797fe5cb2009-03-30 15:28:45 +05302145 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002146
Sujith797fe5cb2009-03-30 15:28:45 +05302147 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2148 "tx", nbufs, 1);
2149 if (error != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002150 ath_print(common, ATH_DBG_FATAL,
2151 "Failed to allocate tx descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302152 goto err;
2153 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154
Sujith797fe5cb2009-03-30 15:28:45 +05302155 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2156 "beacon", ATH_BCBUF, 1);
2157 if (error != 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002158 ath_print(common, ATH_DBG_FATAL,
2159 "Failed to allocate beacon descriptors: %d\n", error);
Sujith797fe5cb2009-03-30 15:28:45 +05302160 goto err;
2161 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002162
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04002163 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2164
Sujith797fe5cb2009-03-30 15:28:45 +05302165err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002166 if (error != 0)
2167 ath_tx_cleanup(sc);
2168
2169 return error;
2170}
2171
Sujith797fe5cb2009-03-30 15:28:45 +05302172void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002173{
Sujithb77f4832008-12-07 21:44:03 +05302174 if (sc->beacon.bdma.dd_desc_len != 0)
2175 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002176
Sujithb77f4832008-12-07 21:44:03 +05302177 if (sc->tx.txdma.dd_desc_len != 0)
2178 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002179}
2180
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002181void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2182{
Sujithc5170162008-10-29 10:13:59 +05302183 struct ath_atx_tid *tid;
2184 struct ath_atx_ac *ac;
2185 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002186
Sujith8ee5afb2008-12-07 21:43:36 +05302187 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302188 tidno < WME_NUM_TID;
2189 tidno++, tid++) {
2190 tid->an = an;
2191 tid->tidno = tidno;
2192 tid->seq_start = tid->seq_next = 0;
2193 tid->baw_size = WME_MAX_BA;
2194 tid->baw_head = tid->baw_tail = 0;
2195 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302196 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302197 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302198 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302199 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302200 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302201 tid->state &= ~AGGR_ADDBA_COMPLETE;
2202 tid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithc5170162008-10-29 10:13:59 +05302203 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002204
Sujith8ee5afb2008-12-07 21:43:36 +05302205 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302206 acno < WME_NUM_AC; acno++, ac++) {
2207 ac->sched = false;
2208 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002209
Sujithc5170162008-10-29 10:13:59 +05302210 switch (acno) {
2211 case WME_AC_BE:
2212 ac->qnum = ath_tx_get_qnum(sc,
2213 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2214 break;
2215 case WME_AC_BK:
2216 ac->qnum = ath_tx_get_qnum(sc,
2217 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2218 break;
2219 case WME_AC_VI:
2220 ac->qnum = ath_tx_get_qnum(sc,
2221 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2222 break;
2223 case WME_AC_VO:
2224 ac->qnum = ath_tx_get_qnum(sc,
2225 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2226 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002227 }
2228 }
2229}
2230
Sujithb5aa9bf2008-10-29 10:13:31 +05302231void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002232{
2233 int i;
2234 struct ath_atx_ac *ac, *ac_tmp;
2235 struct ath_atx_tid *tid, *tid_tmp;
2236 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302237
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002238 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2239 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302240 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002241
Ming Leia9f042c2010-02-28 00:56:24 +08002242 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002243
2244 list_for_each_entry_safe(ac,
2245 ac_tmp, &txq->axq_acq, list) {
2246 tid = list_first_entry(&ac->tid_q,
2247 struct ath_atx_tid, list);
2248 if (tid && tid->an != an)
2249 continue;
2250 list_del(&ac->list);
2251 ac->sched = false;
2252
2253 list_for_each_entry_safe(tid,
2254 tid_tmp, &ac->tid_q, list) {
2255 list_del(&tid->list);
2256 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302257 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302258 tid->state &= ~AGGR_ADDBA_COMPLETE;
Sujitha37c2c72008-10-29 10:15:40 +05302259 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260 }
2261 }
2262
Ming Leia9f042c2010-02-28 00:56:24 +08002263 spin_unlock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002264 }
2265 }
2266}