blob: a6dd9c815342b16ab2bcbedc2f4f6e72922c2fea [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02002 * linux/drivers/ide/pci/pdc202xx_old.c Version 0.50 Mar 3, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01005 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * Promise Ultra33 cards with BIOS v1.20 through 1.28 will need this
9 * compiled into the kernel if you have more than one card installed.
10 * Note that BIOS v1.29 is reported to fix the problem. Since this is
11 * safe chipset tuning, including this support is harmless
12 *
13 * Promise Ultra66 cards with BIOS v1.11 this
14 * compiled into the kernel if you have more than one card installed.
15 *
16 * Promise Ultra100 cards.
17 *
18 * The latest chipset code will support the following ::
19 * Three Ultra33 controllers and 12 drives.
20 * 8 are UDMA supported and 4 are limited to DMA mode 2 multi-word.
21 * The 8/4 ratio is a BIOS code limit by promise.
22 *
23 * UNLESS you enable "CONFIG_PDC202XX_BURST"
24 *
25 */
26
27/*
28 * Portions Copyright (C) 1999 Promise Technology, Inc.
29 * Author: Frank Tiernan (frankt@promise.com)
30 * Released under terms of General Public License
31 */
32
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/types.h>
34#include <linux/module.h>
35#include <linux/kernel.h>
36#include <linux/delay.h>
37#include <linux/timer.h>
38#include <linux/mm.h>
39#include <linux/ioport.h>
40#include <linux/blkdev.h>
41#include <linux/hdreg.h>
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/init.h>
45#include <linux/ide.h>
46
47#include <asm/io.h>
48#include <asm/irq.h>
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define PDC202XX_DEBUG_DRIVE_INFO 0
51
52static const char *pdc_quirk_drives[] = {
53 "QUANTUM FIREBALLlct08 08",
54 "QUANTUM FIREBALLP KA6.4",
55 "QUANTUM FIREBALLP KA9.1",
56 "QUANTUM FIREBALLP LM20.4",
57 "QUANTUM FIREBALLP KX13.6",
58 "QUANTUM FIREBALLP KX20.5",
59 "QUANTUM FIREBALLP KX27.3",
60 "QUANTUM FIREBALLP LM20.5",
61 NULL
62};
63
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020064static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static int pdc202xx_tune_chipset (ide_drive_t *drive, u8 xferspeed)
67{
68 ide_hwif_t *hwif = HWIF(drive);
69 struct pci_dev *dev = hwif->pci_dev;
70 u8 drive_pci = 0x60 + (drive->dn << 2);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +020071 u8 speed = ide_rate_filter(drive, xferspeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020073 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 u8 TA = 0, TB = 0, TC = 0;
75
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020076#if PDC202XX_DEBUG_DRIVE_INFO
77 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020079#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020081 /*
82 * TODO: do this once per channel
83 */
84 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
85 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020087 pci_read_config_byte(dev, drive_pci, &AP);
88 pci_read_config_byte(dev, drive_pci + 1, &BP);
89 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 case XFER_UDMA_5:
93 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
94 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
95 case XFER_UDMA_3:
96 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
97 case XFER_UDMA_0:
98 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
99 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200100 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 case XFER_SW_DMA_2: TB = 0x60; TC = 0x05; break;
102 case XFER_SW_DMA_1: TB = 0x80; TC = 0x06; break;
103 case XFER_SW_DMA_0: TB = 0xC0; TC = 0x0B; break;
104 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
105 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
106 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
107 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
108 case XFER_PIO_0:
109 default: TA = 0x09; TB = 0x13; break;
110 }
111
112 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200113 /*
114 * preserve SYNC_INT / ERDDY_EN bits while clearing
115 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
116 */
117 AP &= ~0x3f;
118 if (drive->id->capability & 4)
119 AP |= 0x20; /* set IORDY_EN bit */
120 if (drive->media == ide_disk)
121 AP |= 0x10; /* set Prefetch_EN bit */
122 /* clear PB[4:0] bits of register B */
123 BP &= ~0x1f;
124 pci_write_config_byte(dev, drive_pci, AP | TA);
125 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200127 /* clear MB[2:0] bits of register B */
128 BP &= ~0xe0;
129 /* clear MC[3:0] bits of register C */
130 CP &= ~0x0f;
131 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
132 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 }
134
135#if PDC202XX_DEBUG_DRIVE_INFO
136 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
137 drive->name, ide_xfer_verbose(speed),
138 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200139 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200141#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200143 return ide_config_drive_speed(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100146static void pdc202xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147{
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100148 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
149 pdc202xx_tune_chipset(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151
152static u8 pdc202xx_old_cable_detect (ide_hwif_t *hwif)
153{
154 u16 CIS = 0, mask = (hwif->channel) ? (1<<11) : (1<<10);
155 pci_read_config_word(hwif->pci_dev, 0x50, &CIS);
156 return (CIS & mask) ? 1 : 0;
157}
158
159/*
160 * Set the control register to use the 66MHz system
161 * clock for UDMA 3/4/5 mode operation when necessary.
162 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200163 * FIXME: this register is shared by both channels, some locking is needed
164 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 * It may also be possible to leave the 66MHz clock on
166 * and readjust the timing parameters.
167 */
168static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
169{
170 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100171 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100173 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174}
175
176static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
177{
178 unsigned long clock_reg = hwif->dma_master + 0x11;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100179 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100181 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183
184static int config_chipset_for_dma (ide_drive_t *drive)
185{
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200186 u8 speed = ide_max_dma_mode(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200188 if (!speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200191 (void)pdc202xx_tune_chipset(drive, speed);
192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 return ide_dma_enable(drive);
194}
195
196static int pdc202xx_config_drive_xfer_rate (ide_drive_t *drive)
197{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 drive->init_speed = 0;
199
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100200 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100201 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100203 if (ide_use_fast_pio(drive))
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100204 pdc202xx_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100205
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100206 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
209static int pdc202xx_quirkproc (ide_drive_t *drive)
210{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100211 const char **list, *model = drive->id->model;
212
213 for (list = pdc_quirk_drives; *list != NULL; list++)
214 if (strstr(model, *list) != NULL)
215 return 2;
216 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217}
218
219static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
220{
221 if (drive->current_speed > XFER_UDMA_2)
222 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700223 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 struct request *rq = HWGROUP(drive)->rq;
225 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 unsigned long high_16 = hwif->dma_master;
227 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
228 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100229 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100231 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 word_count = (rq->nr_sectors << 8);
233 word_count = (rq_data_dir(rq) == READ) ?
234 word_count | 0x05000000 :
235 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100236 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 }
238 ide_dma_start(drive);
239}
240
241static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
242{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700243 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 unsigned long high_16 = hwif->dma_master;
246 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
247 u8 clock = 0;
248
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100249 outl(0, atapi_reg); /* zero out extra */
250 clock = inb(high_16 + 0x11);
251 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 }
253 if (drive->current_speed > XFER_UDMA_2)
254 pdc_old_disable_66MHz_clock(drive->hwif);
255 return __ide_dma_end(drive);
256}
257
258static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
259{
260 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100262 u8 dma_stat = inb(hwif->dma_status);
263 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 if (hwif->channel) {
266 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
267 if ((sc1d & 0x50) == 0x50)
268 goto somebody_else;
269 else if ((sc1d & 0x40) == 0x40)
270 return (dma_stat & 4) == 4;
271 } else {
272 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
273 if ((sc1d & 0x05) == 0x05)
274 goto somebody_else;
275 else if ((sc1d & 0x04) == 0x04)
276 return (dma_stat & 4) == 4;
277 }
278somebody_else:
279 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
280}
281
282static int pdc202xx_ide_dma_lostirq(ide_drive_t *drive)
283{
284 if (HWIF(drive)->resetproc != NULL)
285 HWIF(drive)->resetproc(drive);
286 return __ide_dma_lostirq(drive);
287}
288
289static int pdc202xx_ide_dma_timeout(ide_drive_t *drive)
290{
291 if (HWIF(drive)->resetproc != NULL)
292 HWIF(drive)->resetproc(drive);
293 return __ide_dma_timeout(drive);
294}
295
296static void pdc202xx_reset_host (ide_hwif_t *hwif)
297{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 unsigned long high_16 = hwif->dma_master;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100299 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100301 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100303 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 mdelay(2000); /* 2 seconds ?! */
305
306 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
307 hwif->channel ? "Secondary" : "Primary");
308}
309
310static void pdc202xx_reset (ide_drive_t *drive)
311{
312 ide_hwif_t *hwif = HWIF(drive);
313 ide_hwif_t *mate = hwif->mate;
314
315 pdc202xx_reset_host(hwif);
316 pdc202xx_reset_host(mate);
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100317 pdc202xx_tune_drive(drive, 255);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318}
319
Alan Cox57e834e2006-06-28 04:27:03 -0700320static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
321 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322{
Alan Cox57e834e2006-06-28 04:27:03 -0700323 /* This doesn't appear needed */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 if (dev->resource[PCI_ROM_RESOURCE].start) {
325 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
326 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
Greg Kroah-Hartman08f46de2006-06-12 15:15:59 -0700327 printk(KERN_INFO "%s: ROM enabled at 0x%08lx\n", name,
328 (unsigned long)dev->resource[PCI_ROM_RESOURCE].start);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 }
330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 return dev->irq;
332}
333
334static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
335{
336 struct pci_dev *dev = hwif->pci_dev;
337
338 /* PDC20265 has problems with large LBA48 requests */
339 if ((dev->device == PCI_DEVICE_ID_PROMISE_20267) ||
340 (dev->device == PCI_DEVICE_ID_PROMISE_20265))
341 hwif->rqsize = 256;
342
343 hwif->autodma = 0;
Sergei Shtylyovfed21642007-02-17 02:40:22 +0100344 hwif->tuneproc = &pdc202xx_tune_drive;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 hwif->quirkproc = &pdc202xx_quirkproc;
346
Sergei Shtylyov8b6ebe02006-06-26 00:26:16 -0700347 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 hwif->resetproc = &pdc202xx_reset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 hwif->speedproc = &pdc202xx_tune_chipset;
351
352 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
353
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200354 hwif->ultra_mask = hwif->cds->udma_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 hwif->mwdma_mask = 0x07;
356 hwif->swdma_mask = 0x07;
Tobias Oedf3d5b342006-10-03 01:14:17 -0700357 hwif->atapi_dma = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Alan Cox57e834e2006-06-28 04:27:03 -0700359 hwif->err_stops_fifo = 1;
360
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 hwif->ide_dma_check = &pdc202xx_config_drive_xfer_rate;
362 hwif->ide_dma_lostirq = &pdc202xx_ide_dma_lostirq;
363 hwif->ide_dma_timeout = &pdc202xx_ide_dma_timeout;
364
365 if (hwif->pci_dev->device != PCI_DEVICE_ID_PROMISE_20246) {
366 if (!(hwif->udma_four))
367 hwif->udma_four = (pdc202xx_old_cable_detect(hwif)) ? 0 : 1;
368 hwif->dma_start = &pdc202xx_old_ide_dma_start;
369 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
370 }
371 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
372
373 if (!noautodma)
374 hwif->autodma = 1;
375 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
377
378static void __devinit init_dma_pdc202xx(ide_hwif_t *hwif, unsigned long dmabase)
379{
380 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
381
382 if (hwif->channel) {
383 ide_setup_dma(hwif, dmabase, 8);
384 return;
385 }
386
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100387 udma_speed_flag = inb(dmabase | 0x1f);
388 primary_mode = inb(dmabase | 0x1a);
389 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
391 "Primary %s Mode " \
392 "Secondary %s Mode.\n", hwif->cds->name,
393 (udma_speed_flag & 1) ? "EN" : "DIS",
394 (primary_mode & 1) ? "MASTER" : "PCI",
395 (secondary_mode & 1) ? "MASTER" : "PCI" );
396
397#ifdef CONFIG_PDC202XX_BURST
398 if (!(udma_speed_flag & 1)) {
399 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
400 hwif->cds->name, udma_speed_flag,
401 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100402 outb(udma_speed_flag | 1, dmabase | 0x1f);
403 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 }
405#endif /* CONFIG_PDC202XX_BURST */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 ide_setup_dma(hwif, dmabase, 8);
408}
409
410static int __devinit init_setup_pdc202ata4(struct pci_dev *dev,
411 ide_pci_device_t *d)
412{
413 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
414 u8 irq = 0, irq2 = 0;
415 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
416 /* 0xbc */
417 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
418 if (irq != irq2) {
419 pci_write_config_byte(dev,
420 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
421 printk(KERN_INFO "%s: pci-config space interrupt "
422 "mirror fixed.\n", d->name);
423 }
424 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 return ide_setup_pci_device(dev, d);
426}
427
428static int __devinit init_setup_pdc20265(struct pci_dev *dev,
429 ide_pci_device_t *d)
430{
431 if ((dev->bus->self) &&
432 (dev->bus->self->vendor == PCI_VENDOR_ID_INTEL) &&
433 ((dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960) ||
434 (dev->bus->self->device == PCI_DEVICE_ID_INTEL_I960RM))) {
435 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
436 "attached to I2O RAID controller.\n");
437 return -ENODEV;
438 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 return ide_setup_pci_device(dev, d);
440}
441
442static int __devinit init_setup_pdc202xx(struct pci_dev *dev,
443 ide_pci_device_t *d)
444{
445 return ide_setup_pci_device(dev, d);
446}
447
448static ide_pci_device_t pdc202xx_chipsets[] __devinitdata = {
449 { /* 0 */
450 .name = "PDC20246",
451 .init_setup = init_setup_pdc202ata4,
452 .init_chipset = init_chipset_pdc202xx,
453 .init_hwif = init_hwif_pdc202xx,
454 .init_dma = init_dma_pdc202xx,
455 .channels = 2,
456 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 .bootable = OFF_BOARD,
458 .extra = 16,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200459 .udma_mask = 0x07, /* udma0-2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 },{ /* 1 */
461 .name = "PDC20262",
462 .init_setup = init_setup_pdc202ata4,
463 .init_chipset = init_chipset_pdc202xx,
464 .init_hwif = init_hwif_pdc202xx,
465 .init_dma = init_dma_pdc202xx,
466 .channels = 2,
467 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 .bootable = OFF_BOARD,
469 .extra = 48,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200470 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 },{ /* 2 */
472 .name = "PDC20263",
473 .init_setup = init_setup_pdc202ata4,
474 .init_chipset = init_chipset_pdc202xx,
475 .init_hwif = init_hwif_pdc202xx,
476 .init_dma = init_dma_pdc202xx,
477 .channels = 2,
478 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 .bootable = OFF_BOARD,
480 .extra = 48,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200481 .udma_mask = 0x1f, /* udma0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 },{ /* 3 */
483 .name = "PDC20265",
484 .init_setup = init_setup_pdc20265,
485 .init_chipset = init_chipset_pdc202xx,
486 .init_hwif = init_hwif_pdc202xx,
487 .init_dma = init_dma_pdc202xx,
488 .channels = 2,
489 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 .bootable = OFF_BOARD,
491 .extra = 48,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200492 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 },{ /* 4 */
494 .name = "PDC20267",
495 .init_setup = init_setup_pdc202xx,
496 .init_chipset = init_chipset_pdc202xx,
497 .init_hwif = init_hwif_pdc202xx,
498 .init_dma = init_dma_pdc202xx,
499 .channels = 2,
500 .autodma = AUTODMA,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 .bootable = OFF_BOARD,
502 .extra = 48,
Bartlomiej Zolnierkiewicz18137202007-05-10 00:01:07 +0200503 .udma_mask = 0x3f, /* udma0-5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 }
505};
506
507/**
508 * pdc202xx_init_one - called when a PDC202xx is found
509 * @dev: the pdc202xx device
510 * @id: the matching pci id
511 *
512 * Called when the PCI registration layer (or the IDE initialization)
513 * finds a device matching our IDE device tables.
514 */
515
516static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
517{
518 ide_pci_device_t *d = &pdc202xx_chipsets[id->driver_data];
519
520 return d->init_setup(dev, d);
521}
522
523static struct pci_device_id pdc202xx_pci_tbl[] = {
524 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20246, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
525 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20262, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
526 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20263, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
527 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20265, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
528 { PCI_VENDOR_ID_PROMISE, PCI_DEVICE_ID_PROMISE_20267, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
529 { 0, },
530};
531MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
532
533static struct pci_driver driver = {
534 .name = "Promise_Old_IDE",
535 .id_table = pdc202xx_pci_tbl,
536 .probe = pdc202xx_init_one,
537};
538
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100539static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540{
541 return ide_pci_register_driver(&driver);
542}
543
544module_init(pdc202xx_ide_init);
545
546MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
547MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
548MODULE_LICENSE("GPL");