blob: 59d1406a9c9658448a14f072ea21cd6171cf1b9c [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Stephen Streete0c99052006-03-07 23:53:24 -08002/*
3 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
Mika Westerberga0d26422013-01-22 12:26:32 +02004 * Copyright (C) 2013, Intel Corporation
Stephen Streete0c99052006-03-07 23:53:24 -08005 */
6
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02007#include <linux/bitops.h>
Stephen Streete0c99052006-03-07 23:53:24 -08008#include <linux/init.h>
9#include <linux/module.h>
10#include <linux/device.h>
11#include <linux/ioport.h>
12#include <linux/errno.h>
Sachin Kamatcbfd6a22013-04-08 15:49:33 +053013#include <linux/err.h>
Stephen Streete0c99052006-03-07 23:53:24 -080014#include <linux/interrupt.h>
Andy Shevchenko9df461e2015-03-25 15:06:16 +020015#include <linux/kernel.h>
Jarkko Nikula34cadd92015-07-30 16:30:07 +030016#include <linux/pci.h>
Stephen Streete0c99052006-03-07 23:53:24 -080017#include <linux/platform_device.h>
Sebastian Andrzej Siewior8348c252010-11-22 17:12:15 -080018#include <linux/spi/pxa2xx_spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080019#include <linux/spi/spi.h>
Stephen Streete0c99052006-03-07 23:53:24 -080020#include <linux/delay.h>
Eric Miaoa7bb3902009-04-06 19:00:54 -070021#include <linux/gpio.h>
Mika Westerberg089bd462016-09-29 09:45:20 +030022#include <linux/gpio/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mika Westerberg3343b7a2013-01-22 12:26:27 +020024#include <linux/clk.h>
Mika Westerberg7d94a502013-01-22 12:26:30 +020025#include <linux/pm_runtime.h>
Mika Westerberga3496852013-01-22 12:26:33 +020026#include <linux/acpi.h>
Lubomir Rintel87ae1d22018-10-10 19:09:29 +020027#include <linux/of_device.h>
Stephen Streete0c99052006-03-07 23:53:24 -080028
Mika Westerbergcd7bed02013-01-22 12:26:28 +020029#include "spi-pxa2xx.h"
Stephen Streete0c99052006-03-07 23:53:24 -080030
31MODULE_AUTHOR("Stephen Street");
Will Newton037cdaf2007-12-10 15:49:25 -080032MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
Stephen Streete0c99052006-03-07 23:53:24 -080033MODULE_LICENSE("GPL");
Kay Sievers7e38c3c2008-04-10 21:29:20 -070034MODULE_ALIAS("platform:pxa2xx-spi");
Stephen Streete0c99052006-03-07 23:53:24 -080035
Vernon Sauderf1f640a2008-10-15 22:02:43 -070036#define TIMOUT_DFLT 1000
37
Ned Forresterb97c74b2008-02-23 15:23:40 -080038/*
39 * for testing SSCR1 changes that require SSP restart, basically
40 * everything except the service and interrupt enables, the pxa270 developer
41 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
42 * list, but the PXA255 dev man says all bits without really meaning the
43 * service and interrupt enables
44 */
45#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
Stephen Street8d94cc52006-12-10 02:18:54 -080046 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
Ned Forresterb97c74b2008-02-23 15:23:40 -080047 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
48 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
49 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
50 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
Stephen Street8d94cc52006-12-10 02:18:54 -080051
Weike Chene5262d02014-11-26 02:35:10 -080052#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
53 | QUARK_X1000_SSCR1_EFWR \
54 | QUARK_X1000_SSCR1_RFT \
55 | QUARK_X1000_SSCR1_TFT \
56 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
57
Andy Shevchenko7c7289a2016-09-07 15:43:22 +030058#define CE4100_SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
59 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
60 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
61 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
62 | CE4100_SSCR1_RFT | CE4100_SSCR1_TFT | SSCR1_MWDS \
63 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64
Jarkko Nikula624ea722015-10-28 15:13:39 +020065#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
66#define LPSS_CS_CONTROL_SW_MODE BIT(0)
67#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020068#define LPSS_CAPS_CS_EN_SHIFT 9
69#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
Mika Westerberga0d26422013-01-22 12:26:32 +020070
Jarkko Nikuladccf7362015-06-04 16:55:11 +030071struct lpss_config {
72 /* LPSS offset from drv_data->ioaddr */
73 unsigned offset;
74 /* Register offsets from drv_data->lpss_base or -1 */
75 int reg_general;
76 int reg_ssp;
77 int reg_cs_ctrl;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020078 int reg_capabilities;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030079 /* FIFO thresholds */
80 u32 rx_threshold;
81 u32 tx_threshold_lo;
82 u32 tx_threshold_hi;
Mika Westerbergc1e4a532016-02-08 17:14:30 +020083 /* Chip select control */
84 unsigned cs_sel_shift;
85 unsigned cs_sel_mask;
Mika Westerberg30f3a6a2016-02-08 17:14:31 +020086 unsigned cs_num;
Jarkko Nikuladccf7362015-06-04 16:55:11 +030087};
88
89/* Keep these sorted with enum pxa_ssp_type */
90static const struct lpss_config lpss_platforms[] = {
91 { /* LPSS_LPT_SSP */
92 .offset = 0x800,
93 .reg_general = 0x08,
94 .reg_ssp = 0x0c,
95 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +020096 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +030097 .rx_threshold = 64,
98 .tx_threshold_lo = 160,
99 .tx_threshold_hi = 224,
100 },
101 { /* LPSS_BYT_SSP */
102 .offset = 0x400,
103 .reg_general = 0x08,
104 .reg_ssp = 0x0c,
105 .reg_cs_ctrl = 0x18,
Jarkko Nikula8b136ba2015-10-28 15:13:41 +0200106 .reg_capabilities = -1,
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300107 .rx_threshold = 64,
108 .tx_threshold_lo = 160,
109 .tx_threshold_hi = 224,
110 },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200111 { /* LPSS_BSW_SSP */
112 .offset = 0x400,
113 .reg_general = 0x08,
114 .reg_ssp = 0x0c,
115 .reg_cs_ctrl = 0x18,
116 .reg_capabilities = -1,
117 .rx_threshold = 64,
118 .tx_threshold_lo = 160,
119 .tx_threshold_hi = 224,
120 .cs_sel_shift = 2,
121 .cs_sel_mask = 1 << 2,
122 .cs_num = 2,
123 },
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300124 { /* LPSS_SPT_SSP */
125 .offset = 0x200,
126 .reg_general = -1,
127 .reg_ssp = 0x20,
128 .reg_cs_ctrl = 0x24,
Jarkko Nikula66ec2462016-04-26 10:08:26 +0300129 .reg_capabilities = -1,
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300130 .rx_threshold = 1,
131 .tx_threshold_lo = 32,
132 .tx_threshold_hi = 56,
133 },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200134 { /* LPSS_BXT_SSP */
135 .offset = 0x200,
136 .reg_general = -1,
137 .reg_ssp = 0x20,
138 .reg_cs_ctrl = 0x24,
139 .reg_capabilities = 0xfc,
140 .rx_threshold = 1,
141 .tx_threshold_lo = 16,
142 .tx_threshold_hi = 48,
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200143 .cs_sel_shift = 8,
144 .cs_sel_mask = 3 << 8,
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200145 },
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +0300146 { /* LPSS_CNL_SSP */
147 .offset = 0x200,
148 .reg_general = -1,
149 .reg_ssp = 0x20,
150 .reg_cs_ctrl = 0x24,
151 .reg_capabilities = 0xfc,
152 .rx_threshold = 1,
153 .tx_threshold_lo = 32,
154 .tx_threshold_hi = 56,
155 .cs_sel_shift = 8,
156 .cs_sel_mask = 3 << 8,
157 },
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300158};
159
160static inline const struct lpss_config
161*lpss_get_config(const struct driver_data *drv_data)
162{
163 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
164}
165
Mika Westerberga0d26422013-01-22 12:26:32 +0200166static bool is_lpss_ssp(const struct driver_data *drv_data)
167{
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300168 switch (drv_data->ssp_type) {
169 case LPSS_LPT_SSP:
170 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +0200171 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +0300172 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +0200173 case LPSS_BXT_SSP:
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +0300174 case LPSS_CNL_SSP:
Jarkko Nikula03fbf482015-06-04 16:55:10 +0300175 return true;
176 default:
177 return false;
178 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200179}
180
Weike Chene5262d02014-11-26 02:35:10 -0800181static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
182{
183 return drv_data->ssp_type == QUARK_X1000_SSP;
184}
185
Weike Chen4fdb2422014-10-08 08:50:22 -0700186static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
187{
188 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800189 case QUARK_X1000_SSP:
190 return QUARK_X1000_SSCR1_CHANGE_MASK;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300191 case CE4100_SSP:
192 return CE4100_SSCR1_CHANGE_MASK;
Weike Chen4fdb2422014-10-08 08:50:22 -0700193 default:
194 return SSCR1_CHANGE_MASK;
195 }
196}
197
198static u32
199pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
200{
201 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800202 case QUARK_X1000_SSP:
203 return RX_THRESH_QUARK_X1000_DFLT;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300204 case CE4100_SSP:
205 return RX_THRESH_CE4100_DFLT;
Weike Chen4fdb2422014-10-08 08:50:22 -0700206 default:
207 return RX_THRESH_DFLT;
208 }
209}
210
211static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
212{
Weike Chen4fdb2422014-10-08 08:50:22 -0700213 u32 mask;
214
215 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800216 case QUARK_X1000_SSP:
217 mask = QUARK_X1000_SSSR_TFL_MASK;
218 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300219 case CE4100_SSP:
220 mask = CE4100_SSSR_TFL_MASK;
221 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700222 default:
223 mask = SSSR_TFL_MASK;
224 break;
225 }
226
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200227 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
Weike Chen4fdb2422014-10-08 08:50:22 -0700228}
229
230static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
231 u32 *sccr1_reg)
232{
233 u32 mask;
234
235 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800236 case QUARK_X1000_SSP:
237 mask = QUARK_X1000_SSCR1_RFT;
238 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300239 case CE4100_SSP:
240 mask = CE4100_SSCR1_RFT;
241 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700242 default:
243 mask = SSCR1_RFT;
244 break;
245 }
246 *sccr1_reg &= ~mask;
247}
248
249static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
250 u32 *sccr1_reg, u32 threshold)
251{
252 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800253 case QUARK_X1000_SSP:
254 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
255 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300256 case CE4100_SSP:
257 *sccr1_reg |= CE4100_SSCR1_RxTresh(threshold);
258 break;
Weike Chen4fdb2422014-10-08 08:50:22 -0700259 default:
260 *sccr1_reg |= SSCR1_RxTresh(threshold);
261 break;
262 }
263}
264
265static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
266 u32 clk_div, u8 bits)
267{
268 switch (drv_data->ssp_type) {
Weike Chene5262d02014-11-26 02:35:10 -0800269 case QUARK_X1000_SSP:
270 return clk_div
271 | QUARK_X1000_SSCR0_Motorola
272 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
273 | SSCR0_SSE;
Weike Chen4fdb2422014-10-08 08:50:22 -0700274 default:
275 return clk_div
276 | SSCR0_Motorola
277 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
278 | SSCR0_SSE
279 | (bits > 16 ? SSCR0_EDSS : 0);
280 }
281}
282
Mika Westerberga0d26422013-01-22 12:26:32 +0200283/*
284 * Read and write LPSS SSP private registers. Caller must first check that
285 * is_lpss_ssp() returns true before these can be called.
286 */
287static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
288{
289 WARN_ON(!drv_data->lpss_base);
290 return readl(drv_data->lpss_base + offset);
291}
292
293static void __lpss_ssp_write_priv(struct driver_data *drv_data,
294 unsigned offset, u32 value)
295{
296 WARN_ON(!drv_data->lpss_base);
297 writel(value, drv_data->lpss_base + offset);
298}
299
300/*
301 * lpss_ssp_setup - perform LPSS SSP specific setup
302 * @drv_data: pointer to the driver private data
303 *
304 * Perform LPSS SSP specific setup. This function must be called first if
305 * one is going to use LPSS SSP private registers.
306 */
307static void lpss_ssp_setup(struct driver_data *drv_data)
308{
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300309 const struct lpss_config *config;
310 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200311
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300312 config = lpss_get_config(drv_data);
313 drv_data->lpss_base = drv_data->ioaddr + config->offset;
Mika Westerberga0d26422013-01-22 12:26:32 +0200314
315 /* Enable software chip select control */
Jarkko Nikula0e897212015-10-22 16:44:42 +0300316 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200317 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
318 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300319 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberg0054e282013-03-05 12:05:17 +0200320
321 /* Enable multiblock DMA transfers */
Lubomir Rintel51eea522019-01-16 16:13:31 +0100322 if (drv_data->controller_info->enable_dma) {
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300323 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
Mika Westerberg1de70612013-07-03 13:25:06 +0300324
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300325 if (config->reg_general >= 0) {
326 value = __lpss_ssp_read_priv(drv_data,
327 config->reg_general);
Jarkko Nikula624ea722015-10-28 15:13:39 +0200328 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
Jarkko Nikula82ba2c22015-06-04 16:55:12 +0300329 __lpss_ssp_write_priv(drv_data,
330 config->reg_general, value);
331 }
Mika Westerberg1de70612013-07-03 13:25:06 +0300332 }
Mika Westerberga0d26422013-01-22 12:26:32 +0200333}
334
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300335static void lpss_ssp_select_cs(struct spi_device *spi,
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200336 const struct lpss_config *config)
337{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300338 struct driver_data *drv_data =
339 spi_controller_get_devdata(spi->controller);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200340 u32 value, cs;
341
342 if (!config->cs_sel_mask)
343 return;
344
345 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
346
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300347 cs = spi->chip_select;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200348 cs <<= config->cs_sel_shift;
349 if (cs != (value & config->cs_sel_mask)) {
350 /*
351 * When switching another chip select output active the
352 * output must be selected first and wait 2 ssp_clk cycles
353 * before changing state to active. Otherwise a short
354 * glitch will occur on the previous chip select since
355 * output select is latched but state control is not.
356 */
357 value &= ~config->cs_sel_mask;
358 value |= cs;
359 __lpss_ssp_write_priv(drv_data,
360 config->reg_cs_ctrl, value);
361 ndelay(1000000000 /
Lubomir Rintel51eea522019-01-16 16:13:31 +0100362 (drv_data->controller->max_speed_hz / 2));
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200363 }
364}
365
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300366static void lpss_ssp_cs_control(struct spi_device *spi, bool enable)
Mika Westerberga0d26422013-01-22 12:26:32 +0200367{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300368 struct driver_data *drv_data =
369 spi_controller_get_devdata(spi->controller);
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300370 const struct lpss_config *config;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200371 u32 value;
Mika Westerberga0d26422013-01-22 12:26:32 +0200372
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300373 config = lpss_get_config(drv_data);
374
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200375 if (enable)
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300376 lpss_ssp_select_cs(spi, config);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200377
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300378 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200379 if (enable)
Jarkko Nikula624ea722015-10-28 15:13:39 +0200380 value &= ~LPSS_CS_CONTROL_CS_HIGH;
Mika Westerbergc1e4a532016-02-08 17:14:30 +0200381 else
Jarkko Nikula624ea722015-10-28 15:13:39 +0200382 value |= LPSS_CS_CONTROL_CS_HIGH;
Jarkko Nikuladccf7362015-06-04 16:55:11 +0300383 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
Mika Westerberga0d26422013-01-22 12:26:32 +0200384}
385
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300386static void cs_assert(struct spi_device *spi)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700387{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300388 struct chip_data *chip = spi_get_ctldata(spi);
389 struct driver_data *drv_data =
390 spi_controller_get_devdata(spi->controller);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700391
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800392 if (drv_data->ssp_type == CE4100_SSP) {
Jarkko Nikula96579a42016-09-07 17:04:07 +0300393 pxa2xx_spi_write(drv_data, SSSR, chip->frm);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800394 return;
395 }
396
Eric Miaoa7bb3902009-04-06 19:00:54 -0700397 if (chip->cs_control) {
398 chip->cs_control(PXA2XX_CS_ASSERT);
399 return;
400 }
401
Jan Kiszkac18d9252017-08-03 13:40:32 +0200402 if (chip->gpiod_cs) {
403 gpiod_set_value(chip->gpiod_cs, chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200404 return;
405 }
406
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200407 if (is_lpss_ssp(drv_data))
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300408 lpss_ssp_cs_control(spi, true);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700409}
410
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300411static void cs_deassert(struct spi_device *spi)
Eric Miaoa7bb3902009-04-06 19:00:54 -0700412{
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300413 struct chip_data *chip = spi_get_ctldata(spi);
414 struct driver_data *drv_data =
415 spi_controller_get_devdata(spi->controller);
Jarkko Nikula104e51a2018-02-09 16:31:07 +0200416 unsigned long timeout;
Eric Miaoa7bb3902009-04-06 19:00:54 -0700417
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800418 if (drv_data->ssp_type == CE4100_SSP)
419 return;
420
Jarkko Nikula104e51a2018-02-09 16:31:07 +0200421 /* Wait until SSP becomes idle before deasserting the CS */
422 timeout = jiffies + msecs_to_jiffies(10);
423 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
424 !time_after(jiffies, timeout))
425 cpu_relax();
426
Eric Miaoa7bb3902009-04-06 19:00:54 -0700427 if (chip->cs_control) {
Daniel Ribeiro2b2562d2009-04-08 22:48:03 -0300428 chip->cs_control(PXA2XX_CS_DEASSERT);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700429 return;
430 }
431
Jan Kiszkac18d9252017-08-03 13:40:32 +0200432 if (chip->gpiod_cs) {
433 gpiod_set_value(chip->gpiod_cs, !chip->gpio_cs_inverted);
Mika Westerberga0d26422013-01-22 12:26:32 +0200434 return;
435 }
436
Jarkko Nikula7566bcc2014-12-18 15:04:20 +0200437 if (is_lpss_ssp(drv_data))
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300438 lpss_ssp_cs_control(spi, false);
439}
440
441static void pxa2xx_spi_set_cs(struct spi_device *spi, bool level)
442{
443 if (level)
444 cs_deassert(spi);
445 else
446 cs_assert(spi);
Eric Miaoa7bb3902009-04-06 19:00:54 -0700447}
448
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200449int pxa2xx_spi_flush(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800450{
451 unsigned long limit = loops_per_jiffy << 1;
452
Stephen Streete0c99052006-03-07 23:53:24 -0800453 do {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200454 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
455 pxa2xx_spi_read(drv_data, SSDR);
456 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800457 write_SSSR_CS(drv_data, SSSR_ROR);
Stephen Streete0c99052006-03-07 23:53:24 -0800458
459 return limit;
460}
461
Stephen Street8d94cc52006-12-10 02:18:54 -0800462static int null_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800463{
Stephen Street9708c122006-03-28 14:05:23 -0800464 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800465
Weike Chen4fdb2422014-10-08 08:50:22 -0700466 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800467 || (drv_data->tx == drv_data->tx_end))
468 return 0;
469
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200470 pxa2xx_spi_write(drv_data, SSDR, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800471 drv_data->tx += n_bytes;
472
473 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800474}
475
Stephen Street8d94cc52006-12-10 02:18:54 -0800476static int null_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800477{
Stephen Street9708c122006-03-28 14:05:23 -0800478 u8 n_bytes = drv_data->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800479
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200480 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
481 && (drv_data->rx < drv_data->rx_end)) {
482 pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800483 drv_data->rx += n_bytes;
484 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800485
486 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800487}
488
Stephen Street8d94cc52006-12-10 02:18:54 -0800489static int u8_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800490{
Weike Chen4fdb2422014-10-08 08:50:22 -0700491 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800492 || (drv_data->tx == drv_data->tx_end))
493 return 0;
494
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200495 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800496 ++drv_data->tx;
497
498 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800499}
500
Stephen Street8d94cc52006-12-10 02:18:54 -0800501static int u8_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800502{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200503 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
504 && (drv_data->rx < drv_data->rx_end)) {
505 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800506 ++drv_data->rx;
507 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800508
509 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800510}
511
Stephen Street8d94cc52006-12-10 02:18:54 -0800512static int u16_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800513{
Weike Chen4fdb2422014-10-08 08:50:22 -0700514 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800515 || (drv_data->tx == drv_data->tx_end))
516 return 0;
517
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200518 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800519 drv_data->tx += 2;
520
521 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800522}
523
Stephen Street8d94cc52006-12-10 02:18:54 -0800524static int u16_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800525{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200526 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
527 && (drv_data->rx < drv_data->rx_end)) {
528 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800529 drv_data->rx += 2;
530 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800531
532 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800533}
Stephen Street8d94cc52006-12-10 02:18:54 -0800534
535static int u32_writer(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800536{
Weike Chen4fdb2422014-10-08 08:50:22 -0700537 if (pxa2xx_spi_txfifo_full(drv_data)
Stephen Street8d94cc52006-12-10 02:18:54 -0800538 || (drv_data->tx == drv_data->tx_end))
539 return 0;
540
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200541 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
Stephen Street8d94cc52006-12-10 02:18:54 -0800542 drv_data->tx += 4;
543
544 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -0800545}
546
Stephen Street8d94cc52006-12-10 02:18:54 -0800547static int u32_reader(struct driver_data *drv_data)
Stephen Streete0c99052006-03-07 23:53:24 -0800548{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200549 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
550 && (drv_data->rx < drv_data->rx_end)) {
551 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
Stephen Streete0c99052006-03-07 23:53:24 -0800552 drv_data->rx += 4;
553 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800554
555 return drv_data->rx == drv_data->rx_end;
Stephen Streete0c99052006-03-07 23:53:24 -0800556}
557
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800558static void reset_sccr1(struct driver_data *drv_data)
559{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300560 struct chip_data *chip =
Lubomir Rintel51eea522019-01-16 16:13:31 +0100561 spi_get_ctldata(drv_data->controller->cur_msg->spi);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800562 u32 sccr1_reg;
563
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200564 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300565 switch (drv_data->ssp_type) {
566 case QUARK_X1000_SSP:
567 sccr1_reg &= ~QUARK_X1000_SSCR1_RFT;
568 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +0300569 case CE4100_SSP:
570 sccr1_reg &= ~CE4100_SSCR1_RFT;
571 break;
Andy Shevchenko152bc192016-07-06 12:08:11 +0300572 default:
573 sccr1_reg &= ~SSCR1_RFT;
574 break;
575 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800576 sccr1_reg |= chip->threshold;
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200577 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800578}
579
Stephen Street8d94cc52006-12-10 02:18:54 -0800580static void int_error_stop(struct driver_data *drv_data, const char* msg)
581{
Stephen Street8d94cc52006-12-10 02:18:54 -0800582 /* Stop and reset SSP */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800583 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800584 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800585 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200586 pxa2xx_spi_write(drv_data, SSTO, 0);
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200587 pxa2xx_spi_flush(drv_data);
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200588 pxa2xx_spi_write(drv_data, SSCR0,
589 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Stephen Street8d94cc52006-12-10 02:18:54 -0800590
591 dev_err(&drv_data->pdev->dev, "%s\n", msg);
592
Lubomir Rintel51eea522019-01-16 16:13:31 +0100593 drv_data->controller->cur_msg->status = -EIO;
594 spi_finalize_current_transfer(drv_data->controller);
Stephen Street8d94cc52006-12-10 02:18:54 -0800595}
596
597static void int_transfer_complete(struct driver_data *drv_data)
598{
Jarkko Nikula07550df2016-02-04 12:30:56 +0200599 /* Clear and disable interrupts */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800600 write_SSSR_CS(drv_data, drv_data->clear_sr);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800601 reset_sccr1(drv_data);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800602 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200603 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Street8d94cc52006-12-10 02:18:54 -0800604
Lubomir Rintel51eea522019-01-16 16:13:31 +0100605 spi_finalize_current_transfer(drv_data->controller);
Stephen Street8d94cc52006-12-10 02:18:54 -0800606}
607
Stephen Streete0c99052006-03-07 23:53:24 -0800608static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
609{
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200610 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
611 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
Stephen Street8d94cc52006-12-10 02:18:54 -0800612
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200613 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
Stephen Streete0c99052006-03-07 23:53:24 -0800614
Stephen Street8d94cc52006-12-10 02:18:54 -0800615 if (irq_status & SSSR_ROR) {
616 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
617 return IRQ_HANDLED;
618 }
Stephen Streete0c99052006-03-07 23:53:24 -0800619
Lubomir Rintelec93cb62018-11-13 11:22:25 +0100620 if (irq_status & SSSR_TUR) {
621 int_error_stop(drv_data, "interrupt_transfer: fifo underrun");
622 return IRQ_HANDLED;
623 }
624
Stephen Street8d94cc52006-12-10 02:18:54 -0800625 if (irq_status & SSSR_TINT) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200626 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
Stephen Street8d94cc52006-12-10 02:18:54 -0800627 if (drv_data->read(drv_data)) {
628 int_transfer_complete(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800629 return IRQ_HANDLED;
630 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800631 }
Stephen Streete0c99052006-03-07 23:53:24 -0800632
Stephen Street8d94cc52006-12-10 02:18:54 -0800633 /* Drain rx fifo, Fill tx fifo and prevent overruns */
634 do {
635 if (drv_data->read(drv_data)) {
636 int_transfer_complete(drv_data);
637 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800638 }
Stephen Street8d94cc52006-12-10 02:18:54 -0800639 } while (drv_data->write(drv_data));
Stephen Streete0c99052006-03-07 23:53:24 -0800640
Stephen Street8d94cc52006-12-10 02:18:54 -0800641 if (drv_data->read(drv_data)) {
642 int_transfer_complete(drv_data);
643 return IRQ_HANDLED;
644 }
Stephen Streete0c99052006-03-07 23:53:24 -0800645
Stephen Street8d94cc52006-12-10 02:18:54 -0800646 if (drv_data->tx == drv_data->tx_end) {
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800647 u32 bytes_left;
648 u32 sccr1_reg;
649
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200650 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800651 sccr1_reg &= ~SSCR1_TIE;
652
653 /*
654 * PXA25x_SSP has no timeout, set up rx threshould for the
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300655 * remaining RX bytes.
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800656 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800657 if (pxa25x_ssp_comp(drv_data)) {
Weike Chen4fdb2422014-10-08 08:50:22 -0700658 u32 rx_thre;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800659
Weike Chen4fdb2422014-10-08 08:50:22 -0700660 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800661
662 bytes_left = drv_data->rx_end - drv_data->rx;
663 switch (drv_data->n_bytes) {
664 case 4:
Gustavo A. R. Silva2c183372018-10-03 17:55:22 +0200665 bytes_left >>= 2;
666 break;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800667 case 2:
668 bytes_left >>= 1;
Gustavo A. R. Silva2c183372018-10-03 17:55:22 +0200669 break;
Stephen Street8d94cc52006-12-10 02:18:54 -0800670 }
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800671
Weike Chen4fdb2422014-10-08 08:50:22 -0700672 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
673 if (rx_thre > bytes_left)
674 rx_thre = bytes_left;
Sebastian Andrzej Siewior579d3bb2010-11-22 17:12:17 -0800675
Weike Chen4fdb2422014-10-08 08:50:22 -0700676 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
Stephen Streete0c99052006-03-07 23:53:24 -0800677 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200678 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
Stephen Streete0c99052006-03-07 23:53:24 -0800679 }
680
Stephen Street5daa3ba2006-05-20 15:00:19 -0700681 /* We did something */
682 return IRQ_HANDLED;
Stephen Streete0c99052006-03-07 23:53:24 -0800683}
684
Jan Kiszkab0312482017-01-16 19:44:54 +0100685static void handle_bad_msg(struct driver_data *drv_data)
686{
687 pxa2xx_spi_write(drv_data, SSCR0,
688 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
689 pxa2xx_spi_write(drv_data, SSCR1,
690 pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1);
691 if (!pxa25x_ssp_comp(drv_data))
692 pxa2xx_spi_write(drv_data, SSTO, 0);
693 write_SSSR_CS(drv_data, drv_data->clear_sr);
694
695 dev_err(&drv_data->pdev->dev,
696 "bad message state in interrupt handler\n");
697}
698
David Howells7d12e782006-10-05 14:55:46 +0100699static irqreturn_t ssp_int(int irq, void *dev_id)
Stephen Streete0c99052006-03-07 23:53:24 -0800700{
Jeff Garzikc7bec5a2006-10-06 15:00:58 -0400701 struct driver_data *drv_data = dev_id;
Mika Westerberg7d94a502013-01-22 12:26:30 +0200702 u32 sccr1_reg;
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800703 u32 mask = drv_data->mask_sr;
704 u32 status;
705
Mika Westerberg7d94a502013-01-22 12:26:30 +0200706 /*
707 * The IRQ might be shared with other peripherals so we must first
708 * check that are we RPM suspended or not. If we are we assume that
709 * the IRQ was not for us (we shouldn't be RPM suspended when the
710 * interrupt is enabled).
711 */
712 if (pm_runtime_suspended(&drv_data->pdev->dev))
713 return IRQ_NONE;
714
Mika Westerberg269e4a42013-09-04 13:37:43 +0300715 /*
716 * If the device is not yet in RPM suspended state and we get an
717 * interrupt that is meant for another device, check if status bits
718 * are all set to one. That means that the device is already
719 * powered off.
720 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200721 status = pxa2xx_spi_read(drv_data, SSSR);
Mika Westerberg269e4a42013-09-04 13:37:43 +0300722 if (status == ~0)
723 return IRQ_NONE;
724
Jarkko Nikulac039dd22014-12-18 15:04:23 +0200725 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800726
727 /* Ignore possible writes if we don't need to write */
728 if (!(sccr1_reg & SSCR1_TIE))
729 mask &= ~SSSR_TFS;
730
Tan, Jui Nee02bc9332015-09-01 10:22:51 +0800731 /* Ignore RX timeout interrupt if it is disabled */
732 if (!(sccr1_reg & SSCR1_TINTE))
733 mask &= ~SSSR_TINT;
734
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -0800735 if (!(status & mask))
736 return IRQ_NONE;
Stephen Streete0c99052006-03-07 23:53:24 -0800737
Jan Kiszkae51e9b92017-01-21 10:06:38 +0100738 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg & ~drv_data->int_cr1);
739 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
740
Lubomir Rintel51eea522019-01-16 16:13:31 +0100741 if (!drv_data->controller->cur_msg) {
Jan Kiszkab0312482017-01-16 19:44:54 +0100742 handle_bad_msg(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -0800743 /* Never fail */
744 return IRQ_HANDLED;
745 }
746
747 return drv_data->transfer_handler(drv_data);
748}
749
Weike Chene5262d02014-11-26 02:35:10 -0800750/*
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200751 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
752 * input frequency by fractions of 2^24. It also has a divider by 5.
753 *
754 * There are formulas to get baud rate value for given input frequency and
755 * divider parameters, such as DDS_CLK_RATE and SCR:
756 *
757 * Fsys = 200MHz
758 *
759 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
760 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
761 *
762 * DDS_CLK_RATE either 2^n or 2^n / 5.
763 * SCR is in range 0 .. 255
764 *
765 * Divisor = 5^i * 2^j * 2 * k
766 * i = [0, 1] i = 1 iff j = 0 or j > 3
767 * j = [0, 23] j = 0 iff i = 1
768 * k = [1, 256]
769 * Special case: j = 0, i = 1: Divisor = 2 / 5
770 *
771 * Accordingly to the specification the recommended values for DDS_CLK_RATE
772 * are:
773 * Case 1: 2^n, n = [0, 23]
774 * Case 2: 2^24 * 2 / 5 (0x666666)
775 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
776 *
777 * In all cases the lowest possible value is better.
778 *
779 * The function calculates parameters for all cases and chooses the one closest
780 * to the asked baud rate.
Weike Chene5262d02014-11-26 02:35:10 -0800781 */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200782static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
Weike Chene5262d02014-11-26 02:35:10 -0800783{
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200784 unsigned long xtal = 200000000;
785 unsigned long fref = xtal / 2; /* mandatory division by 2,
786 see (2) */
787 /* case 3 */
788 unsigned long fref1 = fref / 2; /* case 1 */
789 unsigned long fref2 = fref * 2 / 5; /* case 2 */
790 unsigned long scale;
791 unsigned long q, q1, q2;
792 long r, r1, r2;
793 u32 mul;
Weike Chene5262d02014-11-26 02:35:10 -0800794
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200795 /* Case 1 */
796
797 /* Set initial value for DDS_CLK_RATE */
798 mul = (1 << 24) >> 1;
799
800 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300801 q1 = DIV_ROUND_UP(fref1, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200802
803 /* Scale q1 if it's too big */
804 if (q1 > 256) {
805 /* Scale q1 to range [1, 512] */
806 scale = fls_long(q1 - 1);
807 if (scale > 9) {
808 q1 >>= scale - 9;
809 mul >>= scale - 9;
810 }
811
812 /* Round the result if we have a remainder */
813 q1 += q1 & 1;
814 }
815
816 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
817 scale = __ffs(q1);
818 q1 >>= scale;
819 mul >>= scale;
820
821 /* Get the remainder */
822 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
823
824 /* Case 2 */
825
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300826 q2 = DIV_ROUND_UP(fref2, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200827 r2 = abs(fref2 / q2 - rate);
828
829 /*
830 * Choose the best between two: less remainder we have the better. We
831 * can't go case 2 if q2 is greater than 256 since SCR register can
832 * hold only values 0 .. 255.
833 */
834 if (r2 >= r1 || q2 > 256) {
835 /* case 1 is better */
836 r = r1;
837 q = q1;
838 } else {
839 /* case 2 is better */
840 r = r2;
841 q = q2;
842 mul = (1 << 24) * 2 / 5;
843 }
844
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300845 /* Check case 3 only if the divisor is big enough */
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200846 if (fref / rate >= 80) {
847 u64 fssp;
848 u32 m;
849
850 /* Calculate initial quot */
Andy Shevchenko3ad48062015-10-13 17:09:14 +0300851 q1 = DIV_ROUND_UP(fref, rate);
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200852 m = (1 << 24) / q1;
853
854 /* Get the remainder */
855 fssp = (u64)fref * m;
856 do_div(fssp, 1 << 24);
857 r1 = abs(fssp - rate);
858
859 /* Choose this one if it suits better */
860 if (r1 < r) {
861 /* case 3 is better */
862 q = 1;
863 mul = m;
Weike Chene5262d02014-11-26 02:35:10 -0800864 }
865 }
866
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200867 *dds = mul;
868 return q - 1;
Weike Chene5262d02014-11-26 02:35:10 -0800869}
870
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200871static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
eric miao2f1a74e2007-11-21 18:50:53 +0800872{
Lubomir Rintel51eea522019-01-16 16:13:31 +0100873 unsigned long ssp_clk = drv_data->controller->max_speed_hz;
Mika Westerberg3343b7a2013-01-22 12:26:27 +0200874 const struct ssp_device *ssp = drv_data->ssp;
875
876 rate = min_t(int, ssp_clk, rate);
eric miao2f1a74e2007-11-21 18:50:53 +0800877
Flavio Suligoi29f21332019-04-12 09:32:19 +0200878 /*
879 * Calculate the divisor for the SCR (Serial Clock Rate), avoiding
880 * that the SSP transmission rate can be greater than the device rate
881 */
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -0800882 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
Flavio Suligoi29f21332019-04-12 09:32:19 +0200883 return (DIV_ROUND_UP(ssp_clk, 2 * rate) - 1) & 0xff;
eric miao2f1a74e2007-11-21 18:50:53 +0800884 else
Flavio Suligoi29f21332019-04-12 09:32:19 +0200885 return (DIV_ROUND_UP(ssp_clk, rate) - 1) & 0xfff;
eric miao2f1a74e2007-11-21 18:50:53 +0800886}
887
Weike Chene5262d02014-11-26 02:35:10 -0800888static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300889 int rate)
Weike Chene5262d02014-11-26 02:35:10 -0800890{
Jarkko Nikula96579a42016-09-07 17:04:07 +0300891 struct chip_data *chip =
Lubomir Rintel51eea522019-01-16 16:13:31 +0100892 spi_get_ctldata(drv_data->controller->cur_msg->spi);
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200893 unsigned int clk_div;
Weike Chene5262d02014-11-26 02:35:10 -0800894
895 switch (drv_data->ssp_type) {
896 case QUARK_X1000_SSP:
Andy Shevchenko9df461e2015-03-25 15:06:16 +0200897 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300898 break;
Weike Chene5262d02014-11-26 02:35:10 -0800899 default:
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200900 clk_div = ssp_get_clk_div(drv_data, rate);
Dan Carpentereecacf72015-03-31 16:49:38 +0300901 break;
Weike Chene5262d02014-11-26 02:35:10 -0800902 }
Andy Shevchenko025ffe82015-03-24 17:43:21 +0200903 return clk_div << 8;
Weike Chene5262d02014-11-26 02:35:10 -0800904}
905
Lubomir Rintel51eea522019-01-16 16:13:31 +0100906static bool pxa2xx_spi_can_dma(struct spi_controller *controller,
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300907 struct spi_device *spi,
908 struct spi_transfer *xfer)
909{
910 struct chip_data *chip = spi_get_ctldata(spi);
911
912 return chip->enable_dma &&
913 xfer->len <= MAX_DMA_LEN &&
914 xfer->len >= chip->dma_burst_size;
915}
916
Lubomir Rintel51eea522019-01-16 16:13:31 +0100917static int pxa2xx_spi_transfer_one(struct spi_controller *controller,
kbuild test robot71293a62018-04-18 03:53:23 +0800918 struct spi_device *spi,
919 struct spi_transfer *transfer)
Stephen Streete0c99052006-03-07 23:53:24 -0800920{
Lubomir Rintel51eea522019-01-16 16:13:31 +0100921 struct driver_data *drv_data = spi_controller_get_devdata(controller);
922 struct spi_message *message = controller->cur_msg;
Jarkko Nikula20f4c372019-03-29 15:00:45 +0200923 struct chip_data *chip = spi_get_ctldata(spi);
Jarkko Nikula96579a42016-09-07 17:04:07 +0300924 u32 dma_thresh = chip->dma_threshold;
925 u32 dma_burst = chip->dma_burst_size;
926 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
Jarkko Nikulabffc9672016-09-07 17:04:05 +0300927 u32 clk_div;
928 u8 bits;
929 u32 speed;
Stephen Street9708c122006-03-28 14:05:23 -0800930 u32 cr0;
Stephen Street8d94cc52006-12-10 02:18:54 -0800931 u32 cr1;
Andy Shevchenko7d1f1bf2016-03-24 15:35:42 +0200932 int err;
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300933 int dma_mapped;
Stephen Streete0c99052006-03-07 23:53:24 -0800934
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200935 /* Check if we can DMA this transfer */
Jarkko Nikulab6ced292016-06-21 13:21:34 +0300936 if (transfer->len > MAX_DMA_LEN && chip->enable_dma) {
Ned Forrester7e964452008-09-13 02:33:18 -0700937
938 /* reject already-mapped transfers; PIO won't always work */
939 if (message->is_dma_mapped
940 || transfer->rx_dma || transfer->tx_dma) {
Jarkko Nikula748fbad2019-03-29 15:00:46 +0200941 dev_err(&spi->dev,
Jarkko Nikula8ae55af2018-04-17 17:20:01 +0300942 "Mapped transfer length of %u is greater than %d\n",
Ned Forrester7e964452008-09-13 02:33:18 -0700943 transfer->len, MAX_DMA_LEN);
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300944 return -EINVAL;
Ned Forrester7e964452008-09-13 02:33:18 -0700945 }
946
947 /* warn ... we force this to PIO mode */
Jarkko Nikula20f4c372019-03-29 15:00:45 +0200948 dev_warn_ratelimited(&spi->dev,
Jarkko Nikula8ae55af2018-04-17 17:20:01 +0300949 "DMA disabled for transfer length %ld greater than %d\n",
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300950 (long)transfer->len, MAX_DMA_LEN);
Stephen Street8d94cc52006-12-10 02:18:54 -0800951 }
952
Stephen Streete0c99052006-03-07 23:53:24 -0800953 /* Setup the transfer state based on the type of transfer */
Mika Westerbergcd7bed02013-01-22 12:26:28 +0200954 if (pxa2xx_spi_flush(drv_data) == 0) {
Jarkko Nikula748fbad2019-03-29 15:00:46 +0200955 dev_err(&spi->dev, "Flush failed\n");
Jarkko Nikulad5898e12018-04-17 17:20:02 +0300956 return -EIO;
Stephen Streete0c99052006-03-07 23:53:24 -0800957 }
Stephen Street9708c122006-03-28 14:05:23 -0800958 drv_data->n_bytes = chip->n_bytes;
Stephen Streete0c99052006-03-07 23:53:24 -0800959 drv_data->tx = (void *)transfer->tx_buf;
960 drv_data->tx_end = drv_data->tx + transfer->len;
961 drv_data->rx = transfer->rx_buf;
962 drv_data->rx_end = drv_data->rx + transfer->len;
Stephen Streete0c99052006-03-07 23:53:24 -0800963 drv_data->write = drv_data->tx ? chip->write : null_writer;
964 drv_data->read = drv_data->rx ? chip->read : null_reader;
Stephen Street9708c122006-03-28 14:05:23 -0800965
966 /* Change speed and bit per word on a per transfer */
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300967 bits = transfer->bits_per_word;
968 speed = transfer->speed_hz;
Stephen Street9708c122006-03-28 14:05:23 -0800969
Andy Shevchenkod2c2f6a2015-10-22 16:44:40 +0300970 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
Stephen Street9708c122006-03-28 14:05:23 -0800971
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300972 if (bits <= 8) {
973 drv_data->n_bytes = 1;
974 drv_data->read = drv_data->read != null_reader ?
975 u8_reader : null_reader;
976 drv_data->write = drv_data->write != null_writer ?
977 u8_writer : null_writer;
978 } else if (bits <= 16) {
979 drv_data->n_bytes = 2;
980 drv_data->read = drv_data->read != null_reader ?
981 u16_reader : null_reader;
982 drv_data->write = drv_data->write != null_writer ?
983 u16_writer : null_writer;
984 } else if (bits <= 32) {
985 drv_data->n_bytes = 4;
986 drv_data->read = drv_data->read != null_reader ?
987 u32_reader : null_reader;
988 drv_data->write = drv_data->write != null_writer ?
989 u32_writer : null_writer;
Stephen Street9708c122006-03-28 14:05:23 -0800990 }
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300991 /*
992 * if bits/word is changed in dma mode, then must check the
993 * thresholds and burst also
994 */
995 if (chip->enable_dma) {
996 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
Jarkko Nikula20f4c372019-03-29 15:00:45 +0200997 spi,
Jarkko Nikula196b0e22015-09-15 16:26:27 +0300998 bits, &dma_burst,
999 &dma_thresh))
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001000 dev_warn_ratelimited(&spi->dev,
Jarkko Nikula8ae55af2018-04-17 17:20:01 +03001001 "DMA burst size reduced to match bits_per_word\n");
Jarkko Nikula196b0e22015-09-15 16:26:27 +03001002 }
1003
Lubomir Rintel51eea522019-01-16 16:13:31 +01001004 dma_mapped = controller->can_dma &&
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001005 controller->can_dma(controller, spi, transfer) &&
Lubomir Rintel51eea522019-01-16 16:13:31 +01001006 controller->cur_msg_mapped;
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001007 if (dma_mapped) {
Stephen Streete0c99052006-03-07 23:53:24 -08001008
1009 /* Ensure we have the correct interrupt handler */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001010 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
Stephen Streete0c99052006-03-07 23:53:24 -08001011
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001012 err = pxa2xx_spi_dma_prepare(drv_data, transfer);
1013 if (err)
1014 return err;
Stephen Streete0c99052006-03-07 23:53:24 -08001015
Stephen Street8d94cc52006-12-10 02:18:54 -08001016 /* Clear status and start DMA engine */
1017 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001018 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001019
1020 pxa2xx_spi_dma_start(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001021 } else {
1022 /* Ensure we have the correct interrupt handler */
1023 drv_data->transfer_handler = interrupt_transfer;
1024
Stephen Street8d94cc52006-12-10 02:18:54 -08001025 /* Clear status */
1026 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001027 write_SSSR_CS(drv_data, drv_data->clear_sr);
Stephen Street8d94cc52006-12-10 02:18:54 -08001028 }
1029
Jarkko Nikulaee036722016-01-26 15:33:21 +02001030 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1031 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1032 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001033 dev_dbg(&spi->dev, "%u Hz actual, %s\n",
Lubomir Rintel51eea522019-01-16 16:13:31 +01001034 controller->max_speed_hz
Jarkko Nikulaee036722016-01-26 15:33:21 +02001035 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001036 dma_mapped ? "DMA" : "PIO");
Jarkko Nikulaee036722016-01-26 15:33:21 +02001037 else
Jarkko Nikula20f4c372019-03-29 15:00:45 +02001038 dev_dbg(&spi->dev, "%u Hz actual, %s\n",
Lubomir Rintel51eea522019-01-16 16:13:31 +01001039 controller->max_speed_hz / 2
Jarkko Nikulaee036722016-01-26 15:33:21 +02001040 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001041 dma_mapped ? "DMA" : "PIO");
Jarkko Nikulaee036722016-01-26 15:33:21 +02001042
Mika Westerberga0d26422013-01-22 12:26:32 +02001043 if (is_lpss_ssp(drv_data)) {
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001044 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1045 != chip->lpss_rx_threshold)
1046 pxa2xx_spi_write(drv_data, SSIRF,
1047 chip->lpss_rx_threshold);
1048 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1049 != chip->lpss_tx_threshold)
1050 pxa2xx_spi_write(drv_data, SSITF,
1051 chip->lpss_tx_threshold);
Mika Westerberga0d26422013-01-22 12:26:32 +02001052 }
1053
Weike Chene5262d02014-11-26 02:35:10 -08001054 if (is_quark_x1000_ssp(drv_data) &&
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001055 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1056 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
Weike Chene5262d02014-11-26 02:35:10 -08001057
Stephen Street8d94cc52006-12-10 02:18:54 -08001058 /* see if we need to reload the config registers */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001059 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1060 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1061 != (cr1 & change_mask)) {
Ned Forresterb97c74b2008-02-23 15:23:40 -08001062 /* stop the SSP, and update the other bits */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001063 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001064 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001065 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001066 /* first set CR1 without interrupt and service enables */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001067 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001068 /* restart the SSP */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001069 pxa2xx_spi_write(drv_data, SSCR0, cr0);
Ned Forresterb97c74b2008-02-23 15:23:40 -08001070
Stephen Street8d94cc52006-12-10 02:18:54 -08001071 } else {
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001072 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001073 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
Stephen Streete0c99052006-03-07 23:53:24 -08001074 }
Ned Forresterb97c74b2008-02-23 15:23:40 -08001075
Lubomir Rintel82391852018-11-13 11:22:28 +01001076 if (drv_data->ssp_type == MMP2_SSP) {
1077 u8 tx_level = (pxa2xx_spi_read(drv_data, SSSR)
1078 & SSSR_TFL_MASK) >> 8;
1079
1080 if (tx_level) {
1081 /* On MMP2, flipping SSE doesn't to empty TXFIFO. */
1082 dev_warn(&spi->dev, "%d bytes of garbage in TXFIFO!\n",
1083 tx_level);
1084 if (tx_level > transfer->len)
1085 tx_level = transfer->len;
1086 drv_data->tx += tx_level;
1087 }
1088 }
1089
Lubomir Rintel51eea522019-01-16 16:13:31 +01001090 if (spi_controller_is_slave(controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001091 while (drv_data->write(drv_data))
1092 ;
Lubomir Rintel77d33892018-11-13 11:22:27 +01001093 if (drv_data->gpiod_ready) {
1094 gpiod_set_value(drv_data->gpiod_ready, 1);
1095 udelay(1);
1096 gpiod_set_value(drv_data->gpiod_ready, 0);
1097 }
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001098 }
1099
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001100 /*
1101 * Release the data by enabling service requests and interrupts,
1102 * without changing any mode bits
1103 */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001104 pxa2xx_spi_write(drv_data, SSCR1, cr1);
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001105
1106 return 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001107}
1108
Lubomir Rintel51eea522019-01-16 16:13:31 +01001109static int pxa2xx_spi_slave_abort(struct spi_controller *controller)
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001110{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001111 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001112
1113 /* Stop and reset SSP */
1114 write_SSSR_CS(drv_data, drv_data->clear_sr);
1115 reset_sccr1(drv_data);
1116 if (!pxa25x_ssp_comp(drv_data))
1117 pxa2xx_spi_write(drv_data, SSTO, 0);
1118 pxa2xx_spi_flush(drv_data);
1119 pxa2xx_spi_write(drv_data, SSCR0,
1120 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
1121
1122 dev_dbg(&drv_data->pdev->dev, "transfer aborted\n");
1123
Lubomir Rintel51eea522019-01-16 16:13:31 +01001124 drv_data->controller->cur_msg->status = -EINTR;
1125 spi_finalize_current_transfer(drv_data->controller);
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001126
1127 return 0;
1128}
1129
Lubomir Rintel51eea522019-01-16 16:13:31 +01001130static void pxa2xx_spi_handle_err(struct spi_controller *controller,
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001131 struct spi_message *msg)
Stephen Streete0c99052006-03-07 23:53:24 -08001132{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001133 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001134
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001135 /* Disable the SSP */
1136 pxa2xx_spi_write(drv_data, SSCR0,
1137 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
1138 /* Clear and disable interrupts and service requests */
1139 write_SSSR_CS(drv_data, drv_data->clear_sr);
1140 pxa2xx_spi_write(drv_data, SSCR1,
1141 pxa2xx_spi_read(drv_data, SSCR1)
1142 & ~(drv_data->int_cr1 | drv_data->dma_cr1));
1143 if (!pxa25x_ssp_comp(drv_data))
1144 pxa2xx_spi_write(drv_data, SSTO, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001145
Jarkko Nikulad5898e12018-04-17 17:20:02 +03001146 /*
1147 * Stop the DMA if running. Note DMA callback handler may have unset
1148 * the dma_running already, which is fine as stopping is not needed
1149 * then but we shouldn't rely this flag for anything else than
1150 * stopping. For instance to differentiate between PIO and DMA
1151 * transfers.
1152 */
1153 if (atomic_read(&drv_data->dma_running))
1154 pxa2xx_spi_dma_stop(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001155}
1156
Lubomir Rintel51eea522019-01-16 16:13:31 +01001157static int pxa2xx_spi_unprepare_transfer(struct spi_controller *controller)
Mika Westerberg7d94a502013-01-22 12:26:30 +02001158{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001159 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001160
1161 /* Disable the SSP now */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001162 pxa2xx_spi_write(drv_data, SSCR0,
1163 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
Mika Westerberg7d94a502013-01-22 12:26:30 +02001164
Mika Westerberg7d94a502013-01-22 12:26:30 +02001165 return 0;
1166}
1167
Eric Miaoa7bb3902009-04-06 19:00:54 -07001168static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1169 struct pxa2xx_spi_chip *chip_info)
1170{
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001171 struct driver_data *drv_data =
1172 spi_controller_get_devdata(spi->controller);
Jan Kiszkac18d9252017-08-03 13:40:32 +02001173 struct gpio_desc *gpiod;
Eric Miaoa7bb3902009-04-06 19:00:54 -07001174 int err = 0;
1175
Mika Westerberg99f499c2016-09-26 15:19:50 +03001176 if (chip == NULL)
1177 return 0;
1178
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001179 if (drv_data->cs_gpiods) {
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001180 gpiod = drv_data->cs_gpiods[spi->chip_select];
1181 if (gpiod) {
Jan Kiszkac18d9252017-08-03 13:40:32 +02001182 chip->gpiod_cs = gpiod;
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001183 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1184 gpiod_set_value(gpiod, chip->gpio_cs_inverted);
Mika Westerberg99f499c2016-09-26 15:19:50 +03001185 }
1186
1187 return 0;
1188 }
1189
1190 if (chip_info == NULL)
Eric Miaoa7bb3902009-04-06 19:00:54 -07001191 return 0;
1192
1193 /* NOTE: setup() can be called multiple times, possibly with
1194 * different chip_info, release previously requested GPIO
1195 */
Jan Kiszkac18d9252017-08-03 13:40:32 +02001196 if (chip->gpiod_cs) {
Mark Browna885eeb2017-12-22 16:15:36 +00001197 gpiod_put(chip->gpiod_cs);
Jan Kiszkac18d9252017-08-03 13:40:32 +02001198 chip->gpiod_cs = NULL;
1199 }
Eric Miaoa7bb3902009-04-06 19:00:54 -07001200
1201 /* If (*cs_control) is provided, ignore GPIO chip select */
1202 if (chip_info->cs_control) {
1203 chip->cs_control = chip_info->cs_control;
1204 return 0;
1205 }
1206
1207 if (gpio_is_valid(chip_info->gpio_cs)) {
1208 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1209 if (err) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001210 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1211 chip_info->gpio_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001212 return err;
1213 }
1214
Jan Kiszkac18d9252017-08-03 13:40:32 +02001215 gpiod = gpio_to_desc(chip_info->gpio_cs);
1216 chip->gpiod_cs = gpiod;
Eric Miaoa7bb3902009-04-06 19:00:54 -07001217 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1218
Jan Kiszkac18d9252017-08-03 13:40:32 +02001219 err = gpiod_direction_output(gpiod, !chip->gpio_cs_inverted);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001220 }
1221
1222 return err;
1223}
1224
Stephen Streete0c99052006-03-07 23:53:24 -08001225static int setup(struct spi_device *spi)
1226{
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001227 struct pxa2xx_spi_chip *chip_info;
Stephen Streete0c99052006-03-07 23:53:24 -08001228 struct chip_data *chip;
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001229 const struct lpss_config *config;
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001230 struct driver_data *drv_data =
1231 spi_controller_get_devdata(spi->controller);
Mika Westerberga0d26422013-01-22 12:26:32 +02001232 uint tx_thres, tx_hi_thres, rx_thres;
1233
Weike Chene5262d02014-11-26 02:35:10 -08001234 switch (drv_data->ssp_type) {
1235 case QUARK_X1000_SSP:
1236 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1237 tx_hi_thres = 0;
1238 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1239 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001240 case CE4100_SSP:
1241 tx_thres = TX_THRESH_CE4100_DFLT;
1242 tx_hi_thres = 0;
1243 rx_thres = RX_THRESH_CE4100_DFLT;
1244 break;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001245 case LPSS_LPT_SSP:
1246 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001247 case LPSS_BSW_SSP:
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001248 case LPSS_SPT_SSP:
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001249 case LPSS_BXT_SSP:
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +03001250 case LPSS_CNL_SSP:
Jarkko Nikuladccf7362015-06-04 16:55:11 +03001251 config = lpss_get_config(drv_data);
1252 tx_thres = config->tx_threshold_lo;
1253 tx_hi_thres = config->tx_threshold_hi;
1254 rx_thres = config->rx_threshold;
Weike Chene5262d02014-11-26 02:35:10 -08001255 break;
1256 default:
Mika Westerberga0d26422013-01-22 12:26:32 +02001257 tx_hi_thres = 0;
Lubomir Rintel51eea522019-01-16 16:13:31 +01001258 if (spi_controller_is_slave(drv_data->controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001259 tx_thres = 1;
1260 rx_thres = 2;
1261 } else {
1262 tx_thres = TX_THRESH_DFLT;
1263 rx_thres = RX_THRESH_DFLT;
1264 }
Weike Chene5262d02014-11-26 02:35:10 -08001265 break;
Mika Westerberga0d26422013-01-22 12:26:32 +02001266 }
Stephen Streete0c99052006-03-07 23:53:24 -08001267
Stephen Street8d94cc52006-12-10 02:18:54 -08001268 /* Only alloc on first setup */
Stephen Streete0c99052006-03-07 23:53:24 -08001269 chip = spi_get_ctldata(spi);
Stephen Street8d94cc52006-12-10 02:18:54 -08001270 if (!chip) {
Stephen Streete0c99052006-03-07 23:53:24 -08001271 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001272 if (!chip)
Stephen Streete0c99052006-03-07 23:53:24 -08001273 return -ENOMEM;
1274
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001275 if (drv_data->ssp_type == CE4100_SSP) {
1276 if (spi->chip_select > 4) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001277 dev_err(&spi->dev,
1278 "failed setup: cs number must not be > 4.\n");
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001279 kfree(chip);
1280 return -EINVAL;
1281 }
1282
1283 chip->frm = spi->chip_select;
Jan Kiszkac18d9252017-08-03 13:40:32 +02001284 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001285 chip->enable_dma = drv_data->controller_info->enable_dma;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001286 chip->timeout = TIMOUT_DFLT;
Stephen Streete0c99052006-03-07 23:53:24 -08001287 }
1288
Stephen Street8d94cc52006-12-10 02:18:54 -08001289 /* protocol drivers may change the chip settings, so...
1290 * if chip_info exists, use it */
1291 chip_info = spi->controller_data;
1292
Stephen Streete0c99052006-03-07 23:53:24 -08001293 /* chip_info isn't always needed */
Stephen Street8d94cc52006-12-10 02:18:54 -08001294 chip->cr1 = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001295 if (chip_info) {
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001296 if (chip_info->timeout)
1297 chip->timeout = chip_info->timeout;
1298 if (chip_info->tx_threshold)
1299 tx_thres = chip_info->tx_threshold;
Mika Westerberga0d26422013-01-22 12:26:32 +02001300 if (chip_info->tx_hi_threshold)
1301 tx_hi_thres = chip_info->tx_hi_threshold;
Vernon Sauderf1f640a2008-10-15 22:02:43 -07001302 if (chip_info->rx_threshold)
1303 rx_thres = chip_info->rx_threshold;
Stephen Streete0c99052006-03-07 23:53:24 -08001304 chip->dma_threshold = 0;
Stephen Streete0c99052006-03-07 23:53:24 -08001305 if (chip_info->enable_loopback)
1306 chip->cr1 = SSCR1_LBM;
1307 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001308 if (spi_controller_is_slave(drv_data->controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001309 chip->cr1 |= SSCR1_SCFR;
1310 chip->cr1 |= SSCR1_SCLKDIR;
1311 chip->cr1 |= SSCR1_SFRMDIR;
1312 chip->cr1 |= SSCR1_SPH;
1313 }
Stephen Streete0c99052006-03-07 23:53:24 -08001314
Mika Westerberga0d26422013-01-22 12:26:32 +02001315 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1316 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1317 | SSITF_TxHiThresh(tx_hi_thres);
1318
Stephen Street8d94cc52006-12-10 02:18:54 -08001319 /* set dma burst and threshold outside of chip_info path so that if
1320 * chip_info goes away after setting chip->enable_dma, the
1321 * burst and threshold can still respond to changes in bits_per_word */
1322 if (chip->enable_dma) {
1323 /* set up legal burst and threshold for dma */
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001324 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1325 spi->bits_per_word,
Stephen Street8d94cc52006-12-10 02:18:54 -08001326 &chip->dma_burst_size,
1327 &chip->dma_threshold)) {
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +03001328 dev_warn(&spi->dev,
1329 "in setup: DMA burst size reduced to match bits_per_word\n");
Stephen Street8d94cc52006-12-10 02:18:54 -08001330 }
Andy Shevchenko000c6af2019-03-19 17:48:43 +02001331 dev_dbg(&spi->dev,
1332 "in setup: DMA burst size set to %u\n",
1333 chip->dma_burst_size);
Stephen Street8d94cc52006-12-10 02:18:54 -08001334 }
1335
Weike Chene5262d02014-11-26 02:35:10 -08001336 switch (drv_data->ssp_type) {
1337 case QUARK_X1000_SSP:
1338 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1339 & QUARK_X1000_SSCR1_RFT)
1340 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1341 & QUARK_X1000_SSCR1_TFT);
1342 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001343 case CE4100_SSP:
1344 chip->threshold = (CE4100_SSCR1_RxTresh(rx_thres) & CE4100_SSCR1_RFT) |
1345 (CE4100_SSCR1_TxTresh(tx_thres) & CE4100_SSCR1_TFT);
1346 break;
Weike Chene5262d02014-11-26 02:35:10 -08001347 default:
1348 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1349 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1350 break;
1351 }
1352
Justin Clacherty7f6ee1a2007-01-26 00:56:44 -08001353 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1354 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1355 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001356
Mika Westerbergb8331722013-01-22 12:26:31 +02001357 if (spi->mode & SPI_LOOP)
1358 chip->cr1 |= SSCR1_LBM;
1359
Stephen Streete0c99052006-03-07 23:53:24 -08001360 if (spi->bits_per_word <= 8) {
1361 chip->n_bytes = 1;
Stephen Streete0c99052006-03-07 23:53:24 -08001362 chip->read = u8_reader;
1363 chip->write = u8_writer;
1364 } else if (spi->bits_per_word <= 16) {
1365 chip->n_bytes = 2;
Stephen Streete0c99052006-03-07 23:53:24 -08001366 chip->read = u16_reader;
1367 chip->write = u16_writer;
1368 } else if (spi->bits_per_word <= 32) {
Stephen Streete0c99052006-03-07 23:53:24 -08001369 chip->n_bytes = 4;
Stephen Streete0c99052006-03-07 23:53:24 -08001370 chip->read = u32_reader;
1371 chip->write = u32_writer;
Stephen Streete0c99052006-03-07 23:53:24 -08001372 }
Stephen Streete0c99052006-03-07 23:53:24 -08001373
1374 spi_set_ctldata(spi, chip);
1375
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001376 if (drv_data->ssp_type == CE4100_SSP)
1377 return 0;
1378
Eric Miaoa7bb3902009-04-06 19:00:54 -07001379 return setup_cs(spi, chip, chip_info);
Stephen Streete0c99052006-03-07 23:53:24 -08001380}
1381
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001382static void cleanup(struct spi_device *spi)
Stephen Streete0c99052006-03-07 23:53:24 -08001383{
Hans-Peter Nilsson0ffa0282007-02-12 00:52:45 -08001384 struct chip_data *chip = spi_get_ctldata(spi);
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001385 struct driver_data *drv_data =
1386 spi_controller_get_devdata(spi->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001387
Daniel Ribeiro7348d822009-05-12 13:19:36 -07001388 if (!chip)
1389 return;
1390
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001391 if (drv_data->ssp_type != CE4100_SSP && !drv_data->cs_gpiods &&
Jan Kiszkac18d9252017-08-03 13:40:32 +02001392 chip->gpiod_cs)
Mark Browna885eeb2017-12-22 16:15:36 +00001393 gpiod_put(chip->gpiod_cs);
Eric Miaoa7bb3902009-04-06 19:00:54 -07001394
Stephen Streete0c99052006-03-07 23:53:24 -08001395 kfree(chip);
1396}
1397
Mathias Krause8422ddf2015-06-13 14:22:14 +02001398static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001399 { "INT33C0", LPSS_LPT_SSP },
1400 { "INT33C1", LPSS_LPT_SSP },
1401 { "INT3430", LPSS_LPT_SSP },
1402 { "INT3431", LPSS_LPT_SSP },
1403 { "80860F0E", LPSS_BYT_SSP },
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001404 { "8086228E", LPSS_BSW_SSP },
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001405 { },
1406};
1407MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1408
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001409/*
1410 * PCI IDs of compound devices that integrate both host controller and private
1411 * integrated DMA engine. Please note these are not used in module
1412 * autoloading and probing in this module but matching the LPSS SSP type.
1413 */
1414static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1415 /* SPT-LP */
1416 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1417 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1418 /* SPT-H */
1419 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1420 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
Mika Westerberg704d2b02016-07-04 13:21:07 +03001421 /* KBL-H */
1422 { PCI_VDEVICE(INTEL, 0xa2a9), LPSS_SPT_SSP },
1423 { PCI_VDEVICE(INTEL, 0xa2aa), LPSS_SPT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001424 /* BXT A-Step */
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001425 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1426 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1427 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
Jarkko Nikulac1b03f12016-03-02 09:54:14 +02001428 /* BXT B-Step */
1429 { PCI_VDEVICE(INTEL, 0x1ac2), LPSS_BXT_SSP },
1430 { PCI_VDEVICE(INTEL, 0x1ac4), LPSS_BXT_SSP },
1431 { PCI_VDEVICE(INTEL, 0x1ac6), LPSS_BXT_SSP },
David E. Boxe18a80a2017-01-19 16:25:21 +02001432 /* GLK */
1433 { PCI_VDEVICE(INTEL, 0x31c2), LPSS_BXT_SSP },
1434 { PCI_VDEVICE(INTEL, 0x31c4), LPSS_BXT_SSP },
1435 { PCI_VDEVICE(INTEL, 0x31c6), LPSS_BXT_SSP },
Mika Westerberg22d71a502018-06-28 13:52:23 +03001436 /* ICL-LP */
1437 { PCI_VDEVICE(INTEL, 0x34aa), LPSS_CNL_SSP },
1438 { PCI_VDEVICE(INTEL, 0x34ab), LPSS_CNL_SSP },
1439 { PCI_VDEVICE(INTEL, 0x34fb), LPSS_CNL_SSP },
Jarkko Nikula8cc77202019-07-03 14:46:03 +03001440 /* EHL */
1441 { PCI_VDEVICE(INTEL, 0x4b2a), LPSS_BXT_SSP },
1442 { PCI_VDEVICE(INTEL, 0x4b2b), LPSS_BXT_SSP },
1443 { PCI_VDEVICE(INTEL, 0x4b37), LPSS_BXT_SSP },
Jarkko Nikulab7c08cf2015-10-28 15:13:42 +02001444 /* APL */
1445 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1446 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1447 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
Jarkko Nikulafc0b2ac2017-05-30 17:31:21 +03001448 /* CNL-LP */
1449 { PCI_VDEVICE(INTEL, 0x9daa), LPSS_CNL_SSP },
1450 { PCI_VDEVICE(INTEL, 0x9dab), LPSS_CNL_SSP },
1451 { PCI_VDEVICE(INTEL, 0x9dfb), LPSS_CNL_SSP },
1452 /* CNL-H */
1453 { PCI_VDEVICE(INTEL, 0xa32a), LPSS_CNL_SSP },
1454 { PCI_VDEVICE(INTEL, 0xa32b), LPSS_CNL_SSP },
1455 { PCI_VDEVICE(INTEL, 0xa37b), LPSS_CNL_SSP },
Evan Green41a91802019-04-15 20:27:43 -07001456 /* CML-LP */
1457 { PCI_VDEVICE(INTEL, 0x02aa), LPSS_CNL_SSP },
1458 { PCI_VDEVICE(INTEL, 0x02ab), LPSS_CNL_SSP },
1459 { PCI_VDEVICE(INTEL, 0x02fb), LPSS_CNL_SSP },
Jarkko Nikulaa4127952019-08-01 16:49:01 +03001460 /* TGL-LP */
1461 { PCI_VDEVICE(INTEL, 0xa0aa), LPSS_CNL_SSP },
1462 { PCI_VDEVICE(INTEL, 0xa0ab), LPSS_CNL_SSP },
1463 { PCI_VDEVICE(INTEL, 0xa0de), LPSS_CNL_SSP },
1464 { PCI_VDEVICE(INTEL, 0xa0df), LPSS_CNL_SSP },
1465 { PCI_VDEVICE(INTEL, 0xa0fb), LPSS_CNL_SSP },
1466 { PCI_VDEVICE(INTEL, 0xa0fd), LPSS_CNL_SSP },
1467 { PCI_VDEVICE(INTEL, 0xa0fe), LPSS_CNL_SSP },
Axel Lin94e5c232015-08-04 13:52:22 +08001468 { },
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001469};
1470
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001471static const struct of_device_id pxa2xx_spi_of_match[] = {
1472 { .compatible = "marvell,mmp2-ssp", .data = (void *)MMP2_SSP },
1473 {},
1474};
1475MODULE_DEVICE_TABLE(of, pxa2xx_spi_of_match);
1476
1477#ifdef CONFIG_ACPI
1478
1479static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1480{
1481 unsigned int devid;
1482 int port_id = -1;
1483
1484 if (adev && adev->pnp.unique_id &&
1485 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1486 port_id = devid;
1487 return port_id;
1488}
1489
1490#else /* !CONFIG_ACPI */
1491
1492static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1493{
1494 return -1;
1495}
1496
1497#endif /* CONFIG_ACPI */
1498
1499
1500#ifdef CONFIG_PCI
1501
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001502static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1503{
Andy Shevchenko5ba846b2019-03-18 18:39:30 +03001504 return param == chan->device->dev;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001505}
1506
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001507#endif /* CONFIG_PCI */
1508
Lubomir Rintel51eea522019-01-16 16:13:31 +01001509static struct pxa2xx_spi_controller *
Jarkko Nikula0db64212015-10-28 15:13:43 +02001510pxa2xx_spi_init_pdata(struct platform_device *pdev)
Mika Westerberga3496852013-01-22 12:26:33 +02001511{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001512 struct pxa2xx_spi_controller *pdata;
Mika Westerberga3496852013-01-22 12:26:33 +02001513 struct acpi_device *adev;
1514 struct ssp_device *ssp;
1515 struct resource *res;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001516 const struct acpi_device_id *adev_id = NULL;
1517 const struct pci_device_id *pcidev_id = NULL;
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001518 const struct of_device_id *of_id = NULL;
Lubomir Rintel55ef8262018-10-10 19:09:28 +02001519 enum pxa_ssp_type type;
Mika Westerberga3496852013-01-22 12:26:33 +02001520
Jarkko Nikulab9f69402015-09-25 10:27:18 +03001521 adev = ACPI_COMPANION(&pdev->dev);
Mika Westerberga3496852013-01-22 12:26:33 +02001522
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001523 if (pdev->dev.of_node)
1524 of_id = of_match_device(pdev->dev.driver->of_match_table,
1525 &pdev->dev);
1526 else if (dev_is_pci(pdev->dev.parent))
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001527 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1528 to_pci_dev(pdev->dev.parent));
Jarkko Nikula0db64212015-10-28 15:13:43 +02001529 else if (adev)
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001530 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1531 &pdev->dev);
Jarkko Nikula0db64212015-10-28 15:13:43 +02001532 else
1533 return NULL;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001534
1535 if (adev_id)
Lubomir Rintel55ef8262018-10-10 19:09:28 +02001536 type = (enum pxa_ssp_type)adev_id->driver_data;
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001537 else if (pcidev_id)
Lubomir Rintel55ef8262018-10-10 19:09:28 +02001538 type = (enum pxa_ssp_type)pcidev_id->driver_data;
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001539 else if (of_id)
1540 type = (enum pxa_ssp_type)of_id->data;
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001541 else
1542 return NULL;
1543
Mika Westerbergcc0ee982013-06-20 17:44:22 +03001544 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
Jingoo Han9deae452014-04-29 17:19:38 +09001545 if (!pdata)
Mika Westerberga3496852013-01-22 12:26:33 +02001546 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001547
1548 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1549 if (!res)
1550 return NULL;
1551
1552 ssp = &pdata->ssp;
1553
1554 ssp->phys_base = res->start;
Sachin Kamatcbfd6a22013-04-08 15:49:33 +05301555 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1556 if (IS_ERR(ssp->mmio_base))
Mika Westerberg6dc81f62013-05-13 13:45:09 +03001557 return NULL;
Mika Westerberga3496852013-01-22 12:26:33 +02001558
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001559#ifdef CONFIG_PCI
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001560 if (pcidev_id) {
1561 pdata->tx_param = pdev->dev.parent;
1562 pdata->rx_param = pdev->dev.parent;
1563 pdata->dma_filter = pxa2xx_spi_idma_filter;
1564 }
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001565#endif
Jarkko Nikula34cadd92015-07-30 16:30:07 +03001566
Mika Westerberga3496852013-01-22 12:26:33 +02001567 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1568 ssp->irq = platform_get_irq(pdev, 0);
Jarkko Nikula03fbf482015-06-04 16:55:10 +03001569 ssp->type = type;
Andy Shevchenko4f3d9572019-10-18 13:54:25 +03001570 ssp->dev = &pdev->dev;
Jarkko Nikula0db64212015-10-28 15:13:43 +02001571 ssp->port_id = pxa2xx_spi_get_port_id(adev);
Mika Westerberga3496852013-01-22 12:26:33 +02001572
Lubomir Rintelf0915df2018-11-15 11:32:09 +01001573 pdata->is_slave = of_property_read_bool(pdev->dev.of_node, "spi-slave");
Mika Westerberga3496852013-01-22 12:26:33 +02001574 pdata->num_chipselect = 1;
Mika Westerbergcddb3392013-05-13 13:45:10 +03001575 pdata->enable_dma = true;
Andy Shevchenko37821a822019-03-19 17:48:42 +02001576 pdata->dma_burst_size = 1;
Mika Westerberga3496852013-01-22 12:26:33 +02001577
1578 return pdata;
1579}
1580
Lubomir Rintel51eea522019-01-16 16:13:31 +01001581static int pxa2xx_spi_fw_translate_cs(struct spi_controller *controller,
Jarkko Nikula3cc7b0e2018-02-01 17:17:30 +02001582 unsigned int cs)
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001583{
Lubomir Rintel51eea522019-01-16 16:13:31 +01001584 struct driver_data *drv_data = spi_controller_get_devdata(controller);
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001585
1586 if (has_acpi_companion(&drv_data->pdev->dev)) {
1587 switch (drv_data->ssp_type) {
1588 /*
1589 * For Atoms the ACPI DeviceSelection used by the Windows
1590 * driver starts from 1 instead of 0 so translate it here
1591 * to match what Linux expects.
1592 */
1593 case LPSS_BYT_SSP:
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001594 case LPSS_BSW_SSP:
Mika Westerberg0c27d9c2016-02-08 17:14:29 +02001595 return cs - 1;
1596
1597 default:
1598 break;
1599 }
1600 }
1601
1602 return cs;
1603}
1604
Grant Likelyfd4a3192012-12-07 16:57:14 +00001605static int pxa2xx_spi_probe(struct platform_device *pdev)
Stephen Streete0c99052006-03-07 23:53:24 -08001606{
1607 struct device *dev = &pdev->dev;
Lubomir Rintel51eea522019-01-16 16:13:31 +01001608 struct pxa2xx_spi_controller *platform_info;
1609 struct spi_controller *controller;
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001610 struct driver_data *drv_data;
eric miao2f1a74e2007-11-21 18:50:53 +08001611 struct ssp_device *ssp;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001612 const struct lpss_config *config;
Mika Westerberg99f499c2016-09-26 15:19:50 +03001613 int status, count;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001614 u32 tmp;
Stephen Streete0c99052006-03-07 23:53:24 -08001615
Mika Westerberg851bacf2013-01-07 12:44:33 +02001616 platform_info = dev_get_platdata(dev);
1617 if (!platform_info) {
Jarkko Nikula0db64212015-10-28 15:13:43 +02001618 platform_info = pxa2xx_spi_init_pdata(pdev);
Mika Westerberga3496852013-01-22 12:26:33 +02001619 if (!platform_info) {
1620 dev_err(&pdev->dev, "missing platform data\n");
1621 return -ENODEV;
1622 }
Mika Westerberg851bacf2013-01-07 12:44:33 +02001623 }
Stephen Streete0c99052006-03-07 23:53:24 -08001624
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001625 ssp = pxa_ssp_request(pdev->id, pdev->name);
Mika Westerberg851bacf2013-01-07 12:44:33 +02001626 if (!ssp)
1627 ssp = &platform_info->ssp;
1628
1629 if (!ssp->mmio_base) {
1630 dev_err(&pdev->dev, "failed to get ssp\n");
Stephen Streete0c99052006-03-07 23:53:24 -08001631 return -ENODEV;
1632 }
1633
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001634 if (platform_info->is_slave)
Lubomir Rintel51eea522019-01-16 16:13:31 +01001635 controller = spi_alloc_slave(dev, sizeof(struct driver_data));
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001636 else
Lubomir Rintel51eea522019-01-16 16:13:31 +01001637 controller = spi_alloc_master(dev, sizeof(struct driver_data));
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001638
Lubomir Rintel51eea522019-01-16 16:13:31 +01001639 if (!controller) {
1640 dev_err(&pdev->dev, "cannot alloc spi_controller\n");
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001641 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001642 return -ENOMEM;
1643 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001644 drv_data = spi_controller_get_devdata(controller);
1645 drv_data->controller = controller;
1646 drv_data->controller_info = platform_info;
Stephen Streete0c99052006-03-07 23:53:24 -08001647 drv_data->pdev = pdev;
eric miao2f1a74e2007-11-21 18:50:53 +08001648 drv_data->ssp = ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001649
Lubomir Rintel51eea522019-01-16 16:13:31 +01001650 controller->dev.of_node = pdev->dev.of_node;
David Brownelle7db06b2009-06-17 16:26:04 -07001651 /* the spi->mode bits understood by this driver: */
Lubomir Rintel51eea522019-01-16 16:13:31 +01001652 controller->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
David Brownelle7db06b2009-06-17 16:26:04 -07001653
Lubomir Rintel51eea522019-01-16 16:13:31 +01001654 controller->bus_num = ssp->port_id;
1655 controller->dma_alignment = DMA_ALIGNMENT;
1656 controller->cleanup = cleanup;
1657 controller->setup = setup;
1658 controller->set_cs = pxa2xx_spi_set_cs;
1659 controller->transfer_one = pxa2xx_spi_transfer_one;
1660 controller->slave_abort = pxa2xx_spi_slave_abort;
1661 controller->handle_err = pxa2xx_spi_handle_err;
1662 controller->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
1663 controller->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
1664 controller->auto_runtime_pm = true;
1665 controller->flags = SPI_CONTROLLER_MUST_RX | SPI_CONTROLLER_MUST_TX;
Stephen Streete0c99052006-03-07 23:53:24 -08001666
eric miao2f1a74e2007-11-21 18:50:53 +08001667 drv_data->ssp_type = ssp->type;
Stephen Streete0c99052006-03-07 23:53:24 -08001668
eric miao2f1a74e2007-11-21 18:50:53 +08001669 drv_data->ioaddr = ssp->mmio_base;
1670 drv_data->ssdr_physical = ssp->phys_base + SSDR;
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001671 if (pxa25x_ssp_comp(drv_data)) {
Weike Chene5262d02014-11-26 02:35:10 -08001672 switch (drv_data->ssp_type) {
1673 case QUARK_X1000_SSP:
Lubomir Rintel51eea522019-01-16 16:13:31 +01001674 controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Weike Chene5262d02014-11-26 02:35:10 -08001675 break;
1676 default:
Lubomir Rintel51eea522019-01-16 16:13:31 +01001677 controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Weike Chene5262d02014-11-26 02:35:10 -08001678 break;
1679 }
1680
Stephen Streete0c99052006-03-07 23:53:24 -08001681 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1682 drv_data->dma_cr1 = 0;
1683 drv_data->clear_sr = SSSR_ROR;
1684 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1685 } else {
Lubomir Rintel51eea522019-01-16 16:13:31 +01001686 controller->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
Stephen Streete0c99052006-03-07 23:53:24 -08001687 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
Mika Westerberg59288082013-01-22 12:26:29 +02001688 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
Stephen Streete0c99052006-03-07 23:53:24 -08001689 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001690 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS
1691 | SSSR_ROR | SSSR_TUR;
Stephen Streete0c99052006-03-07 23:53:24 -08001692 }
1693
Sebastian Andrzej Siewior49cbb1e2010-11-22 17:12:14 -08001694 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1695 drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001696 if (status < 0) {
Guennadi Liakhovetski65a00a22008-10-15 22:02:42 -07001697 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
Lubomir Rintel51eea522019-01-16 16:13:31 +01001698 goto out_error_controller_alloc;
Stephen Streete0c99052006-03-07 23:53:24 -08001699 }
1700
1701 /* Setup DMA if requested */
Stephen Streete0c99052006-03-07 23:53:24 -08001702 if (platform_info->enable_dma) {
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001703 status = pxa2xx_spi_dma_setup(drv_data);
1704 if (status) {
Flavio Suligoi8b57b112019-04-05 14:40:22 +02001705 dev_warn(dev, "no DMA channels available, using PIO\n");
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001706 platform_info->enable_dma = false;
Jarkko Nikulab6ced292016-06-21 13:21:34 +03001707 } else {
Lubomir Rintel51eea522019-01-16 16:13:31 +01001708 controller->can_dma = pxa2xx_spi_can_dma;
Mark Brownbf9f7422019-02-20 17:58:18 +00001709 controller->max_dma_len = MAX_DMA_LEN;
Stephen Streete0c99052006-03-07 23:53:24 -08001710 }
Stephen Streete0c99052006-03-07 23:53:24 -08001711 }
1712
1713 /* Enable SOC clock */
Tobias Jordan62bbc862018-04-30 16:30:06 +02001714 status = clk_prepare_enable(ssp->clk);
1715 if (status)
1716 goto out_error_dma_irq_alloc;
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001717
Lubomir Rintel51eea522019-01-16 16:13:31 +01001718 controller->max_speed_hz = clk_get_rate(ssp->clk);
Jarkko Nikula23cdddb2019-06-28 17:07:17 +03001719 /*
1720 * Set minimum speed for all other platforms than Intel Quark which is
1721 * able do under 1 Hz transfers.
1722 */
1723 if (!pxa25x_ssp_comp(drv_data))
1724 controller->min_speed_hz =
1725 DIV_ROUND_UP(controller->max_speed_hz, 4096);
1726 else if (!is_quark_x1000_ssp(drv_data))
1727 controller->min_speed_hz =
1728 DIV_ROUND_UP(controller->max_speed_hz, 512);
Stephen Streete0c99052006-03-07 23:53:24 -08001729
1730 /* Load default SSP configuration */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001731 pxa2xx_spi_write(drv_data, SSCR0, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001732 switch (drv_data->ssp_type) {
1733 case QUARK_X1000_SSP:
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001734 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT) |
1735 QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001736 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001737
1738 /* using the Motorola SPI protocol and use 8 bit frame */
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001739 tmp = QUARK_X1000_SSCR0_Motorola | QUARK_X1000_SSCR0_DataSize(8);
1740 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001741 break;
Andy Shevchenko7c7289a2016-09-07 15:43:22 +03001742 case CE4100_SSP:
1743 tmp = CE4100_SSCR1_RxTresh(RX_THRESH_CE4100_DFLT) |
1744 CE4100_SSCR1_TxTresh(TX_THRESH_CE4100_DFLT);
1745 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1746 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1747 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Andy Shevchenkoa2dd8af2017-01-02 13:44:28 +02001748 break;
Weike Chene5262d02014-11-26 02:35:10 -08001749 default:
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001750
Lubomir Rintel51eea522019-01-16 16:13:31 +01001751 if (spi_controller_is_slave(controller)) {
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001752 tmp = SSCR1_SCFR |
1753 SSCR1_SCLKDIR |
1754 SSCR1_SFRMDIR |
1755 SSCR1_RxTresh(2) |
1756 SSCR1_TxTresh(1) |
1757 SSCR1_SPH;
1758 } else {
1759 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1760 SSCR1_TxTresh(TX_THRESH_DFLT);
1761 }
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001762 pxa2xx_spi_write(drv_data, SSCR1, tmp);
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001763 tmp = SSCR0_Motorola | SSCR0_DataSize(8);
Lubomir Rintel51eea522019-01-16 16:13:31 +01001764 if (!spi_controller_is_slave(controller))
Lubomir Rintelec93cb62018-11-13 11:22:25 +01001765 tmp |= SSCR0_SCR(2);
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001766 pxa2xx_spi_write(drv_data, SSCR0, tmp);
Weike Chene5262d02014-11-26 02:35:10 -08001767 break;
1768 }
1769
Sebastian Andrzej Siewior2a8626a2010-11-22 17:12:17 -08001770 if (!pxa25x_ssp_comp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001771 pxa2xx_spi_write(drv_data, SSTO, 0);
Weike Chene5262d02014-11-26 02:35:10 -08001772
1773 if (!is_quark_x1000_ssp(drv_data))
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001774 pxa2xx_spi_write(drv_data, SSPSP, 0);
Stephen Streete0c99052006-03-07 23:53:24 -08001775
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001776 if (is_lpss_ssp(drv_data)) {
1777 lpss_ssp_setup(drv_data);
1778 config = lpss_get_config(drv_data);
1779 if (config->reg_capabilities >= 0) {
1780 tmp = __lpss_ssp_read_priv(drv_data,
1781 config->reg_capabilities);
1782 tmp &= LPSS_CAPS_CS_EN_MASK;
1783 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1784 platform_info->num_chipselect = ffz(tmp);
Mika Westerberg30f3a6a2016-02-08 17:14:31 +02001785 } else if (config->cs_num) {
1786 platform_info->num_chipselect = config->cs_num;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001787 }
1788 }
Lubomir Rintel51eea522019-01-16 16:13:31 +01001789 controller->num_chipselect = platform_info->num_chipselect;
Jarkko Nikula8b136ba2015-10-28 15:13:41 +02001790
Mika Westerberg99f499c2016-09-26 15:19:50 +03001791 count = gpiod_count(&pdev->dev, "cs");
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001792 if (count > 0) {
1793 int i;
1794
Lubomir Rintel51eea522019-01-16 16:13:31 +01001795 controller->num_chipselect = max_t(int, count,
1796 controller->num_chipselect);
Mika Westerberg99f499c2016-09-26 15:19:50 +03001797
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001798 drv_data->cs_gpiods = devm_kcalloc(&pdev->dev,
Lubomir Rintel51eea522019-01-16 16:13:31 +01001799 controller->num_chipselect, sizeof(struct gpio_desc *),
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001800 GFP_KERNEL);
1801 if (!drv_data->cs_gpiods) {
1802 status = -ENOMEM;
1803 goto out_error_clock_enabled;
1804 }
1805
Lubomir Rintel51eea522019-01-16 16:13:31 +01001806 for (i = 0; i < controller->num_chipselect; i++) {
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001807 struct gpio_desc *gpiod;
1808
Andy Shevchenkod35f2dc2017-07-27 18:49:33 +03001809 gpiod = devm_gpiod_get_index(dev, "cs", i, GPIOD_ASIS);
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001810 if (IS_ERR(gpiod)) {
1811 /* Means use native chip select */
1812 if (PTR_ERR(gpiod) == -ENOENT)
1813 continue;
1814
Lubomir Rintel77d33892018-11-13 11:22:27 +01001815 status = PTR_ERR(gpiod);
Andy Shevchenko6ac5a432017-07-27 14:37:08 +03001816 goto out_error_clock_enabled;
1817 } else {
1818 drv_data->cs_gpiods[i] = gpiod;
1819 }
1820 }
1821 }
1822
Lubomir Rintel77d33892018-11-13 11:22:27 +01001823 if (platform_info->is_slave) {
1824 drv_data->gpiod_ready = devm_gpiod_get_optional(dev,
1825 "ready", GPIOD_OUT_LOW);
1826 if (IS_ERR(drv_data->gpiod_ready)) {
1827 status = PTR_ERR(drv_data->gpiod_ready);
1828 goto out_error_clock_enabled;
1829 }
1830 }
1831
Antonio Ospite836d1a222014-05-30 18:18:09 +02001832 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1833 pm_runtime_use_autosuspend(&pdev->dev);
1834 pm_runtime_set_active(&pdev->dev);
1835 pm_runtime_enable(&pdev->dev);
1836
Stephen Streete0c99052006-03-07 23:53:24 -08001837 /* Register with the SPI framework */
1838 platform_set_drvdata(pdev, drv_data);
Lubomir Rintel51eea522019-01-16 16:13:31 +01001839 status = devm_spi_register_controller(&pdev->dev, controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001840 if (status != 0) {
Lubomir Rintel51eea522019-01-16 16:13:31 +01001841 dev_err(&pdev->dev, "problem registering spi controller\n");
Lubomir Rintel12742042019-07-19 14:27:13 +02001842 goto out_error_pm_runtime_enabled;
Stephen Streete0c99052006-03-07 23:53:24 -08001843 }
1844
1845 return status;
1846
Lubomir Rintel12742042019-07-19 14:27:13 +02001847out_error_pm_runtime_enabled:
Jarkko Nikulae2b714a2018-03-07 17:05:04 +02001848 pm_runtime_put_noidle(&pdev->dev);
1849 pm_runtime_disable(&pdev->dev);
Lubomir Rintel12742042019-07-19 14:27:13 +02001850
1851out_error_clock_enabled:
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001852 clk_disable_unprepare(ssp->clk);
Tobias Jordan62bbc862018-04-30 16:30:06 +02001853
1854out_error_dma_irq_alloc:
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001855 pxa2xx_spi_dma_release(drv_data);
eric miao2f1a74e2007-11-21 18:50:53 +08001856 free_irq(ssp->irq, drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001857
Lubomir Rintel51eea522019-01-16 16:13:31 +01001858out_error_controller_alloc:
1859 spi_controller_put(controller);
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001860 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001861 return status;
1862}
1863
1864static int pxa2xx_spi_remove(struct platform_device *pdev)
1865{
1866 struct driver_data *drv_data = platform_get_drvdata(pdev);
Julia Lawall51e911e2009-01-06 14:41:45 -08001867 struct ssp_device *ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001868
1869 if (!drv_data)
1870 return 0;
Julia Lawall51e911e2009-01-06 14:41:45 -08001871 ssp = drv_data->ssp;
Stephen Streete0c99052006-03-07 23:53:24 -08001872
Mika Westerberg7d94a502013-01-22 12:26:30 +02001873 pm_runtime_get_sync(&pdev->dev);
1874
Stephen Streete0c99052006-03-07 23:53:24 -08001875 /* Disable the SSP at the peripheral and SOC level */
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001876 pxa2xx_spi_write(drv_data, SSCR0, 0);
Mika Westerberg3343b7a2013-01-22 12:26:27 +02001877 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001878
1879 /* Release DMA */
Lubomir Rintel51eea522019-01-16 16:13:31 +01001880 if (drv_data->controller_info->enable_dma)
Mika Westerbergcd7bed02013-01-22 12:26:28 +02001881 pxa2xx_spi_dma_release(drv_data);
Stephen Streete0c99052006-03-07 23:53:24 -08001882
Mika Westerberg7d94a502013-01-22 12:26:30 +02001883 pm_runtime_put_noidle(&pdev->dev);
1884 pm_runtime_disable(&pdev->dev);
1885
Stephen Streete0c99052006-03-07 23:53:24 -08001886 /* Release IRQ */
eric miao2f1a74e2007-11-21 18:50:53 +08001887 free_irq(ssp->irq, drv_data);
1888
1889 /* Release SSP */
Haojian Zhuangbaffe162010-05-05 10:11:15 -04001890 pxa_ssp_free(ssp);
Stephen Streete0c99052006-03-07 23:53:24 -08001891
Stephen Streete0c99052006-03-07 23:53:24 -08001892 return 0;
1893}
1894
Mika Westerberg382cebb2014-01-16 14:50:55 +02001895#ifdef CONFIG_PM_SLEEP
Mike Rapoport86d25932009-07-21 17:50:16 +03001896static int pxa2xx_spi_suspend(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001897{
Mike Rapoport86d25932009-07-21 17:50:16 +03001898 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001899 struct ssp_device *ssp = drv_data->ssp;
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001900 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001901
Lubomir Rintel51eea522019-01-16 16:13:31 +01001902 status = spi_controller_suspend(drv_data->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001903 if (status != 0)
1904 return status;
Jarkko Nikulac039dd22014-12-18 15:04:23 +02001905 pxa2xx_spi_write(drv_data, SSCR0, 0);
Dmitry Eremin-Solenikov2b9375b2014-11-06 14:08:29 +03001906
1907 if (!pm_runtime_suspended(dev))
1908 clk_disable_unprepare(ssp->clk);
Stephen Streete0c99052006-03-07 23:53:24 -08001909
1910 return 0;
1911}
1912
Mike Rapoport86d25932009-07-21 17:50:16 +03001913static int pxa2xx_spi_resume(struct device *dev)
Stephen Streete0c99052006-03-07 23:53:24 -08001914{
Mike Rapoport86d25932009-07-21 17:50:16 +03001915 struct driver_data *drv_data = dev_get_drvdata(dev);
eric miao2f1a74e2007-11-21 18:50:53 +08001916 struct ssp_device *ssp = drv_data->ssp;
Jarkko Nikulabffc9672016-09-07 17:04:05 +03001917 int status;
Stephen Streete0c99052006-03-07 23:53:24 -08001918
1919 /* Enable the SSP clock */
Tobias Jordan62bbc862018-04-30 16:30:06 +02001920 if (!pm_runtime_suspended(dev)) {
1921 status = clk_prepare_enable(ssp->clk);
1922 if (status)
1923 return status;
1924 }
Stephen Streete0c99052006-03-07 23:53:24 -08001925
1926 /* Start the queue running */
Lubomir Rintel51eea522019-01-16 16:13:31 +01001927 return spi_controller_resume(drv_data->controller);
Stephen Streete0c99052006-03-07 23:53:24 -08001928}
Mika Westerberg7d94a502013-01-22 12:26:30 +02001929#endif
1930
Rafael J. Wysockiec833052014-12-13 00:41:15 +01001931#ifdef CONFIG_PM
Mika Westerberg7d94a502013-01-22 12:26:30 +02001932static int pxa2xx_spi_runtime_suspend(struct device *dev)
1933{
1934 struct driver_data *drv_data = dev_get_drvdata(dev);
1935
1936 clk_disable_unprepare(drv_data->ssp->clk);
1937 return 0;
1938}
1939
1940static int pxa2xx_spi_runtime_resume(struct device *dev)
1941{
1942 struct driver_data *drv_data = dev_get_drvdata(dev);
Tobias Jordan62bbc862018-04-30 16:30:06 +02001943 int status;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001944
Tobias Jordan62bbc862018-04-30 16:30:06 +02001945 status = clk_prepare_enable(drv_data->ssp->clk);
1946 return status;
Mika Westerberg7d94a502013-01-22 12:26:30 +02001947}
1948#endif
Mike Rapoport86d25932009-07-21 17:50:16 +03001949
Alexey Dobriyan47145212009-12-14 18:00:08 -08001950static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
Mika Westerberg7d94a502013-01-22 12:26:30 +02001951 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1952 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1953 pxa2xx_spi_runtime_resume, NULL)
Mike Rapoport86d25932009-07-21 17:50:16 +03001954};
Stephen Streete0c99052006-03-07 23:53:24 -08001955
1956static struct platform_driver driver = {
1957 .driver = {
Mike Rapoport86d25932009-07-21 17:50:16 +03001958 .name = "pxa2xx-spi",
Mike Rapoport86d25932009-07-21 17:50:16 +03001959 .pm = &pxa2xx_spi_pm_ops,
Mika Westerberga3496852013-01-22 12:26:33 +02001960 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
Lubomir Rintel87ae1d22018-10-10 19:09:29 +02001961 .of_match_table = of_match_ptr(pxa2xx_spi_of_match),
Stephen Streete0c99052006-03-07 23:53:24 -08001962 },
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001963 .probe = pxa2xx_spi_probe,
David Brownelld1e44d92007-10-16 01:27:46 -07001964 .remove = pxa2xx_spi_remove,
Stephen Streete0c99052006-03-07 23:53:24 -08001965};
1966
1967static int __init pxa2xx_spi_init(void)
1968{
Sebastian Andrzej Siewiorfbd29a12010-11-19 09:00:11 -08001969 return platform_driver_register(&driver);
Stephen Streete0c99052006-03-07 23:53:24 -08001970}
Antonio Ospite5b61a742009-09-22 16:46:10 -07001971subsys_initcall(pxa2xx_spi_init);
Stephen Streete0c99052006-03-07 23:53:24 -08001972
1973static void __exit pxa2xx_spi_exit(void)
1974{
1975 platform_driver_unregister(&driver);
1976}
1977module_exit(pxa2xx_spi_exit);
Flavio Suligoi51ebf6a2019-04-10 14:51:36 +02001978
1979MODULE_SOFTDEP("pre: dw_dmac");