blob: 553880b9fc1220978e48085ab2fb527e6c493c77 [file] [log] [blame]
Alan Cox0d88a102006-01-18 17:44:10 -08001/*
2 * Intel D82875P Memory Controller kernel module
3 * (C) 2003 Linux Networx (http://lnxi.com)
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
6 *
7 * Written by Thayne Harbaugh
8 * Contributors:
9 * Wang Zhenyu at intel.com
10 *
11 * $Id: edac_i82875p.c,v 1.5.2.11 2005/10/05 00:43:44 dsp_llnl Exp $
12 *
13 * Note: E7210 appears same as D82875P - zhenyu.z.wang at intel.com
14 */
15
Alan Cox0d88a102006-01-18 17:44:10 -080016#include <linux/module.h>
17#include <linux/init.h>
Alan Cox0d88a102006-01-18 17:44:10 -080018#include <linux/pci.h>
19#include <linux/pci_ids.h>
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -070020#include <linux/edac.h>
Mauro Carvalho Chehab78d88e82016-10-29 15:16:34 -020021#include "edac_module.h"
Alan Cox0d88a102006-01-18 17:44:10 -080022
Doug Thompson929a40e2006-07-01 04:35:45 -070023#define EDAC_MOD_STR "i82875p_edac"
Doug Thompson37f04582006-06-30 01:56:07 -070024
Dave Peterson537fba22006-03-26 01:38:40 -080025#define i82875p_printk(level, fmt, arg...) \
Dave Petersone7ecd892006-03-26 01:38:52 -080026 edac_printk(level, "i82875p", fmt, ##arg)
Dave Peterson537fba22006-03-26 01:38:40 -080027
28#define i82875p_mc_printk(mci, level, fmt, arg...) \
Dave Petersone7ecd892006-03-26 01:38:52 -080029 edac_mc_chipset_printk(mci, level, "i82875p", fmt, ##arg)
Dave Peterson537fba22006-03-26 01:38:40 -080030
Alan Cox0d88a102006-01-18 17:44:10 -080031#ifndef PCI_DEVICE_ID_INTEL_82875_0
32#define PCI_DEVICE_ID_INTEL_82875_0 0x2578
33#endif /* PCI_DEVICE_ID_INTEL_82875_0 */
34
35#ifndef PCI_DEVICE_ID_INTEL_82875_6
36#define PCI_DEVICE_ID_INTEL_82875_6 0x257e
37#endif /* PCI_DEVICE_ID_INTEL_82875_6 */
38
Alan Cox0d88a102006-01-18 17:44:10 -080039/* four csrows in dual channel, eight in single channel */
Mauro Carvalho Chehab0a8a9ac2012-04-16 15:10:43 -030040#define I82875P_NR_DIMMS 8
41#define I82875P_NR_CSROWS(nr_chans) (I82875P_NR_DIMMS / (nr_chans))
Alan Cox0d88a102006-01-18 17:44:10 -080042
Alan Cox0d88a102006-01-18 17:44:10 -080043/* Intel 82875p register addresses - device 0 function 0 - DRAM Controller */
44#define I82875P_EAP 0x58 /* Error Address Pointer (32b)
45 *
46 * 31:12 block address
47 * 11:0 reserved
48 */
49
50#define I82875P_DERRSYN 0x5c /* DRAM Error Syndrome (8b)
51 *
52 * 7:0 DRAM ECC Syndrome
53 */
54
55#define I82875P_DES 0x5d /* DRAM Error Status (8b)
56 *
57 * 7:1 reserved
58 * 0 Error channel 0/1
59 */
60
61#define I82875P_ERRSTS 0xc8 /* Error Status Register (16b)
62 *
63 * 15:10 reserved
64 * 9 non-DRAM lock error (ndlock)
65 * 8 Sftwr Generated SMI
66 * 7 ECC UE
67 * 6 reserved
68 * 5 MCH detects unimplemented cycle
69 * 4 AGP access outside GA
70 * 3 Invalid AGP access
71 * 2 Invalid GA translation table
72 * 1 Unsupported AGP command
73 * 0 ECC CE
74 */
75
76#define I82875P_ERRCMD 0xca /* Error Command (16b)
77 *
78 * 15:10 reserved
79 * 9 SERR on non-DRAM lock
80 * 8 SERR on ECC UE
81 * 7 SERR on ECC CE
82 * 6 target abort on high exception
83 * 5 detect unimplemented cyc
84 * 4 AGP access outside of GA
85 * 3 SERR on invalid AGP access
86 * 2 invalid translation table
87 * 1 SERR on unsupported AGP command
88 * 0 reserved
89 */
90
Alan Cox0d88a102006-01-18 17:44:10 -080091/* Intel 82875p register addresses - device 6 function 0 - DRAM Controller */
92#define I82875P_PCICMD6 0x04 /* PCI Command Register (16b)
93 *
94 * 15:10 reserved
95 * 9 fast back-to-back - ro 0
96 * 8 SERR enable - ro 0
97 * 7 addr/data stepping - ro 0
98 * 6 parity err enable - ro 0
99 * 5 VGA palette snoop - ro 0
100 * 4 mem wr & invalidate - ro 0
101 * 3 special cycle - ro 0
102 * 2 bus master - ro 0
103 * 1 mem access dev6 - 0(dis),1(en)
104 * 0 IO access dev3 - 0(dis),1(en)
105 */
106
107#define I82875P_BAR6 0x10 /* Mem Delays Base ADDR Reg (32b)
108 *
109 * 31:12 mem base addr [31:12]
110 * 11:4 address mask - ro 0
111 * 3 prefetchable - ro 0(non),1(pre)
112 * 2:1 mem type - ro 0
113 * 0 mem space - ro 0
114 */
115
116/* Intel 82875p MMIO register space - device 0 function 0 - MMR space */
117
118#define I82875P_DRB_SHIFT 26 /* 64MiB grain */
119#define I82875P_DRB 0x00 /* DRAM Row Boundary (8b x 8)
120 *
121 * 7 reserved
122 * 6:0 64MiB row boundary addr
123 */
124
125#define I82875P_DRA 0x10 /* DRAM Row Attribute (4b x 8)
126 *
127 * 7 reserved
128 * 6:4 row attr row 1
129 * 3 reserved
130 * 2:0 row attr row 0
131 *
132 * 000 = 4KiB
133 * 001 = 8KiB
134 * 010 = 16KiB
135 * 011 = 32KiB
136 */
137
138#define I82875P_DRC 0x68 /* DRAM Controller Mode (32b)
139 *
140 * 31:30 reserved
141 * 29 init complete
142 * 28:23 reserved
143 * 22:21 nr chan 00=1,01=2
144 * 20 reserved
145 * 19:18 Data Integ Mode 00=none,01=ecc
146 * 17:11 reserved
147 * 10:8 refresh mode
148 * 7 reserved
149 * 6:4 mode select
150 * 3:2 reserved
151 * 1:0 DRAM type 01=DDR
152 */
153
Alan Cox0d88a102006-01-18 17:44:10 -0800154enum i82875p_chips {
155 I82875P = 0,
156};
157
Alan Cox0d88a102006-01-18 17:44:10 -0800158struct i82875p_pvt {
159 struct pci_dev *ovrfl_pdev;
Al Viro6d573482006-02-01 06:10:08 -0500160 void __iomem *ovrfl_window;
Alan Cox0d88a102006-01-18 17:44:10 -0800161};
162
Alan Cox0d88a102006-01-18 17:44:10 -0800163struct i82875p_dev_info {
164 const char *ctl_name;
165};
166
Alan Cox0d88a102006-01-18 17:44:10 -0800167struct i82875p_error_info {
168 u16 errsts;
169 u32 eap;
170 u8 des;
171 u8 derrsyn;
172 u16 errsts2;
173};
174
Alan Cox0d88a102006-01-18 17:44:10 -0800175static const struct i82875p_dev_info i82875p_devs[] = {
176 [I82875P] = {
Douglas Thompson052dfb42007-07-19 01:50:13 -0700177 .ctl_name = "i82875p"},
Alan Cox0d88a102006-01-18 17:44:10 -0800178};
179
Douglas Thompsonf0440912007-07-19 01:50:19 -0700180static struct pci_dev *mci_pdev; /* init dev: in case that AGP code has
Dave Petersone7ecd892006-03-26 01:38:52 -0800181 * already registered driver
182 */
183
Dave Jiang456a2f92007-07-19 01:50:10 -0700184static struct edac_pci_ctl_info *i82875p_pci;
185
Dave Petersone7ecd892006-03-26 01:38:52 -0800186static void i82875p_get_error_info(struct mem_ctl_info *mci,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700187 struct i82875p_error_info *info)
Alan Cox0d88a102006-01-18 17:44:10 -0800188{
Doug Thompson37f04582006-06-30 01:56:07 -0700189 struct pci_dev *pdev;
190
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -0300191 pdev = to_pci_dev(mci->pdev);
Doug Thompson37f04582006-06-30 01:56:07 -0700192
Alan Cox0d88a102006-01-18 17:44:10 -0800193 /*
194 * This is a mess because there is no atomic way to read all the
195 * registers at once and the registers can transition from CE being
196 * overwritten by UE.
197 */
Doug Thompson37f04582006-06-30 01:56:07 -0700198 pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts);
Jason Uhlenkott654ede22007-07-19 01:50:16 -0700199
200 if (!(info->errsts & 0x0081))
201 return;
202
Doug Thompson37f04582006-06-30 01:56:07 -0700203 pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
204 pci_read_config_byte(pdev, I82875P_DES, &info->des);
205 pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
206 pci_read_config_word(pdev, I82875P_ERRSTS, &info->errsts2);
Alan Cox0d88a102006-01-18 17:44:10 -0800207
Alan Cox0d88a102006-01-18 17:44:10 -0800208 /*
209 * If the error is the same then we can for both reads then
210 * the first set of reads is valid. If there is a change then
211 * there is a CE no info and the second set of reads is valid
212 * and should be UE info.
213 */
Alan Cox0d88a102006-01-18 17:44:10 -0800214 if ((info->errsts ^ info->errsts2) & 0x0081) {
Doug Thompson37f04582006-06-30 01:56:07 -0700215 pci_read_config_dword(pdev, I82875P_EAP, &info->eap);
216 pci_read_config_byte(pdev, I82875P_DES, &info->des);
Dave Jiang466b71d2007-07-19 01:50:05 -0700217 pci_read_config_byte(pdev, I82875P_DERRSYN, &info->derrsyn);
Alan Cox0d88a102006-01-18 17:44:10 -0800218 }
Jason Uhlenkott654ede22007-07-19 01:50:16 -0700219
220 pci_write_bits16(pdev, I82875P_ERRSTS, 0x0081, 0x0081);
Alan Cox0d88a102006-01-18 17:44:10 -0800221}
222
Dave Petersone7ecd892006-03-26 01:38:52 -0800223static int i82875p_process_error_info(struct mem_ctl_info *mci,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700224 struct i82875p_error_info *info,
225 int handle_errors)
Alan Cox0d88a102006-01-18 17:44:10 -0800226{
227 int row, multi_chan;
228
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300229 multi_chan = mci->csrows[0]->nr_channels - 1;
Alan Cox0d88a102006-01-18 17:44:10 -0800230
Jason Uhlenkott654ede22007-07-19 01:50:16 -0700231 if (!(info->errsts & 0x0081))
Alan Cox0d88a102006-01-18 17:44:10 -0800232 return 0;
233
234 if (!handle_errors)
235 return 1;
236
237 if ((info->errsts ^ info->errsts2) & 0x0081) {
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -0300238 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
Mauro Carvalho Chehab0a8a9ac2012-04-16 15:10:43 -0300239 -1, -1, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -0300240 "UE overwrote CE", "");
Alan Cox0d88a102006-01-18 17:44:10 -0800241 info->errsts = info->errsts2;
242 }
243
244 info->eap >>= PAGE_SHIFT;
245 row = edac_mc_find_csrow_by_page(mci, info->eap);
246
247 if (info->errsts & 0x0080)
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -0300248 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
Mauro Carvalho Chehab0a8a9ac2012-04-16 15:10:43 -0300249 info->eap, 0, 0,
250 row, -1, -1,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -0300251 "i82875p UE", "");
Alan Cox0d88a102006-01-18 17:44:10 -0800252 else
Mauro Carvalho Chehab9eb07a72012-06-04 13:27:43 -0300253 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
Mauro Carvalho Chehab0a8a9ac2012-04-16 15:10:43 -0300254 info->eap, 0, info->derrsyn,
255 row, multi_chan ? (info->des & 0x1) : 0,
Mauro Carvalho Chehab03f7eae2012-06-04 11:29:25 -0300256 -1, "i82875p CE", "");
Alan Cox0d88a102006-01-18 17:44:10 -0800257
258 return 1;
259}
260
Alan Cox0d88a102006-01-18 17:44:10 -0800261static void i82875p_check(struct mem_ctl_info *mci)
262{
263 struct i82875p_error_info info;
264
Alan Cox0d88a102006-01-18 17:44:10 -0800265 i82875p_get_error_info(mci, &info);
266 i82875p_process_error_info(mci, &info, 1);
267}
268
Doug Thompson13189522006-06-30 01:56:08 -0700269/* Return 0 on success or 1 on failure. */
270static int i82875p_setup_overfl_dev(struct pci_dev *pdev,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700271 struct pci_dev **ovrfl_pdev,
272 void __iomem **ovrfl_window)
Alan Cox0d88a102006-01-18 17:44:10 -0800273{
Doug Thompson13189522006-06-30 01:56:08 -0700274 struct pci_dev *dev;
275 void __iomem *window;
Alan Cox0d88a102006-01-18 17:44:10 -0800276
Doug Thompson13189522006-06-30 01:56:08 -0700277 *ovrfl_pdev = NULL;
278 *ovrfl_window = NULL;
279 dev = pci_get_device(PCI_VEND_DEV(INTEL, 82875_6), NULL);
Alan Cox0d88a102006-01-18 17:44:10 -0800280
Doug Thompson13189522006-06-30 01:56:08 -0700281 if (dev == NULL) {
282 /* Intel tells BIOS developers to hide device 6 which
Alan Cox0d88a102006-01-18 17:44:10 -0800283 * configures the overflow device access containing
284 * the DRBs - this is where we expose device 6.
285 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
286 */
287 pci_write_bits8(pdev, 0xf4, 0x2, 0x2);
Doug Thompson13189522006-06-30 01:56:08 -0700288 dev = pci_scan_single_device(pdev->bus, PCI_DEVFN(6, 0));
Dave Petersone7ecd892006-03-26 01:38:52 -0800289
Doug Thompson13189522006-06-30 01:56:08 -0700290 if (dev == NULL)
291 return 1;
John Feeney62456726d2007-05-08 00:28:12 -0700292
Jarkko Lavinen307d1142008-12-01 13:14:06 -0800293 pci_bus_assign_resources(dev->bus);
Bjorn Helgaas617b4152014-05-30 11:41:17 -0600294 pci_bus_add_device(dev);
Alan Cox0d88a102006-01-18 17:44:10 -0800295 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800296
Doug Thompson13189522006-06-30 01:56:08 -0700297 *ovrfl_pdev = dev;
298
Doug Thompson13189522006-06-30 01:56:08 -0700299 if (pci_enable_device(dev)) {
300 i82875p_printk(KERN_ERR, "%s(): Failed to enable overflow "
Douglas Thompson052dfb42007-07-19 01:50:13 -0700301 "device\n", __func__);
Doug Thompson13189522006-06-30 01:56:08 -0700302 return 1;
Alan Cox0d88a102006-01-18 17:44:10 -0800303 }
304
Doug Thompson13189522006-06-30 01:56:08 -0700305 if (pci_request_regions(dev, pci_name(dev))) {
Alan Cox0d88a102006-01-18 17:44:10 -0800306#ifdef CORRECT_BIOS
Dave Peterson637beb62006-03-26 01:38:44 -0800307 goto fail0;
Alan Cox0d88a102006-01-18 17:44:10 -0800308#endif
309 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800310
Alan Cox0d88a102006-01-18 17:44:10 -0800311 /* cache is irrelevant for PCI bus reads/writes */
Arjan van de Ven1dca00b2009-01-06 14:42:56 -0800312 window = pci_ioremap_bar(dev, 0);
Doug Thompson13189522006-06-30 01:56:08 -0700313 if (window == NULL) {
Dave Peterson537fba22006-03-26 01:38:40 -0800314 i82875p_printk(KERN_ERR, "%s(): Failed to ioremap bar6\n",
Douglas Thompson052dfb42007-07-19 01:50:13 -0700315 __func__);
Dave Peterson637beb62006-03-26 01:38:44 -0800316 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800317 }
318
Doug Thompson13189522006-06-30 01:56:08 -0700319 *ovrfl_window = window;
320 return 0;
321
Douglas Thompson052dfb42007-07-19 01:50:13 -0700322fail1:
Doug Thompson13189522006-06-30 01:56:08 -0700323 pci_release_regions(dev);
324
325#ifdef CORRECT_BIOS
Douglas Thompson052dfb42007-07-19 01:50:13 -0700326fail0:
Doug Thompson13189522006-06-30 01:56:08 -0700327 pci_disable_device(dev);
328#endif
329 /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
330 return 1;
331}
332
Doug Thompson13189522006-06-30 01:56:08 -0700333/* Return 1 if dual channel mode is active. Else return 0. */
334static inline int dual_channel_active(u32 drc)
335{
336 return (drc >> 21) & 0x1;
337}
338
Doug Thompson13189522006-06-30 01:56:08 -0700339static void i82875p_init_csrows(struct mem_ctl_info *mci,
Dave Jiang466b71d2007-07-19 01:50:05 -0700340 struct pci_dev *pdev,
341 void __iomem * ovrfl_window, u32 drc)
Doug Thompson13189522006-06-30 01:56:08 -0700342{
343 struct csrow_info *csrow;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300344 struct dimm_info *dimm;
345 unsigned nr_chans = dual_channel_active(drc) + 1;
Doug Thompson13189522006-06-30 01:56:08 -0700346 unsigned long last_cumul_size;
347 u8 value;
Dave Jiang466b71d2007-07-19 01:50:05 -0700348 u32 drc_ddim; /* DRAM Data Integrity Mode 0=none,2=edac */
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300349 u32 cumul_size, nr_pages;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300350 int index, j;
Alan Cox0d88a102006-01-18 17:44:10 -0800351
Dave Petersone7ecd892006-03-26 01:38:52 -0800352 drc_ddim = (drc >> 18) & 0x1;
Doug Thompson13189522006-06-30 01:56:08 -0700353 last_cumul_size = 0;
354
355 /* The dram row boundary (DRB) reg values are boundary address
356 * for each DRAM row with a granularity of 32 or 64MB (single/dual
357 * channel operation). DRB regs are cumulative; therefore DRB7 will
358 * contain the total memory contained in all eight rows.
359 */
360
361 for (index = 0; index < mci->nr_csrows; index++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300362 csrow = mci->csrows[index];
Doug Thompson13189522006-06-30 01:56:08 -0700363
364 value = readb(ovrfl_window + I82875P_DRB + index);
365 cumul_size = value << (I82875P_DRB_SHIFT - PAGE_SHIFT);
Joe Perches956b9ba12012-04-29 17:08:39 -0300366 edac_dbg(3, "(%d) cumul_size 0x%x\n", index, cumul_size);
Doug Thompson13189522006-06-30 01:56:08 -0700367 if (cumul_size == last_cumul_size)
368 continue; /* not populated */
369
370 csrow->first_page = last_cumul_size;
371 csrow->last_page = cumul_size - 1;
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300372 nr_pages = cumul_size - last_cumul_size;
Doug Thompson13189522006-06-30 01:56:08 -0700373 last_cumul_size = cumul_size;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300374
375 for (j = 0; j < nr_chans; j++) {
Mauro Carvalho Chehabde3910eb2012-04-24 15:05:43 -0300376 dimm = csrow->channels[j]->dimm;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300377
Mauro Carvalho Chehaba895bf82012-01-28 09:09:38 -0300378 dimm->nr_pages = nr_pages / nr_chans;
Mauro Carvalho Chehab084a4fc2012-01-27 18:38:08 -0300379 dimm->grain = 1 << 12; /* I82875P_EAP has 4KiB reolution */
380 dimm->mtype = MEM_DDR;
381 dimm->dtype = DEV_UNKNOWN;
382 dimm->edac_mode = drc_ddim ? EDAC_SECDED : EDAC_NONE;
383 }
Doug Thompson13189522006-06-30 01:56:08 -0700384 }
385}
386
387static int i82875p_probe1(struct pci_dev *pdev, int dev_idx)
388{
389 int rc = -ENODEV;
390 struct mem_ctl_info *mci;
Mauro Carvalho Chehab0a8a9ac2012-04-16 15:10:43 -0300391 struct edac_mc_layer layers[2];
Doug Thompson13189522006-06-30 01:56:08 -0700392 struct i82875p_pvt *pvt;
393 struct pci_dev *ovrfl_pdev;
394 void __iomem *ovrfl_window;
395 u32 drc;
396 u32 nr_chans;
397 struct i82875p_error_info discard;
398
Joe Perches956b9ba12012-04-29 17:08:39 -0300399 edac_dbg(0, "\n");
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700400
Doug Thompson13189522006-06-30 01:56:08 -0700401 if (i82875p_setup_overfl_dev(pdev, &ovrfl_pdev, &ovrfl_window))
402 return -ENODEV;
403 drc = readl(ovrfl_window + I82875P_DRC);
404 nr_chans = dual_channel_active(drc) + 1;
Alan Cox0d88a102006-01-18 17:44:10 -0800405
Mauro Carvalho Chehab0a8a9ac2012-04-16 15:10:43 -0300406 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
407 layers[0].size = I82875P_NR_CSROWS(nr_chans);
408 layers[0].is_virt_csrow = true;
409 layers[1].type = EDAC_MC_LAYER_CHANNEL;
410 layers[1].size = nr_chans;
411 layers[1].is_virt_csrow = false;
Mauro Carvalho Chehabca0907b2012-05-02 14:37:00 -0300412 mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, sizeof(*pvt));
Alan Cox0d88a102006-01-18 17:44:10 -0800413 if (!mci) {
414 rc = -ENOMEM;
Doug Thompson13189522006-06-30 01:56:08 -0700415 goto fail0;
Alan Cox0d88a102006-01-18 17:44:10 -0800416 }
417
Joe Perches956b9ba12012-04-29 17:08:39 -0300418 edac_dbg(3, "init mci\n");
Mauro Carvalho Chehabfd687502012-03-16 07:44:18 -0300419 mci->pdev = &pdev->dev;
Alan Cox0d88a102006-01-18 17:44:10 -0800420 mci->mtype_cap = MEM_FLAG_DDR;
Alan Cox0d88a102006-01-18 17:44:10 -0800421 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
422 mci->edac_cap = EDAC_FLAG_UNKNOWN;
Dave Peterson680cbbb2006-03-26 01:38:41 -0800423 mci->mod_name = EDAC_MOD_STR;
Alan Cox0d88a102006-01-18 17:44:10 -0800424 mci->ctl_name = i82875p_devs[dev_idx].ctl_name;
Dave Jiangc4192702007-07-19 01:49:47 -0700425 mci->dev_name = pci_name(pdev);
Alan Cox0d88a102006-01-18 17:44:10 -0800426 mci->edac_check = i82875p_check;
427 mci->ctl_page_to_phys = NULL;
Joe Perches956b9ba12012-04-29 17:08:39 -0300428 edac_dbg(3, "init pvt\n");
Dave Jiang466b71d2007-07-19 01:50:05 -0700429 pvt = (struct i82875p_pvt *)mci->pvt_info;
Alan Cox0d88a102006-01-18 17:44:10 -0800430 pvt->ovrfl_pdev = ovrfl_pdev;
431 pvt->ovrfl_window = ovrfl_window;
Doug Thompson13189522006-06-30 01:56:08 -0700432 i82875p_init_csrows(mci, pdev, ovrfl_window, drc);
Dave Jiang466b71d2007-07-19 01:50:05 -0700433 i82875p_get_error_info(mci, &discard); /* clear counters */
Alan Cox0d88a102006-01-18 17:44:10 -0800434
Doug Thompson2d7bbb92006-06-30 01:56:08 -0700435 /* Here we assume that we will never see multiple instances of this
436 * type of memory controller. The ID is therefore hardcoded to 0.
437 */
Doug Thompsonb8f6f972007-07-19 01:50:26 -0700438 if (edac_mc_add_mc(mci)) {
Joe Perches956b9ba12012-04-29 17:08:39 -0300439 edac_dbg(3, "failed edac_mc_add_mc()\n");
Doug Thompson13189522006-06-30 01:56:08 -0700440 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800441 }
442
Dave Jiang456a2f92007-07-19 01:50:10 -0700443 /* allocating generic PCI control info */
444 i82875p_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR);
445 if (!i82875p_pci) {
446 printk(KERN_WARNING
447 "%s(): Unable to create PCI control\n",
448 __func__);
449 printk(KERN_WARNING
450 "%s(): PCI error report via EDAC not setup\n",
451 __func__);
452 }
453
Alan Cox0d88a102006-01-18 17:44:10 -0800454 /* get this far and it's successful */
Joe Perches956b9ba12012-04-29 17:08:39 -0300455 edac_dbg(3, "success\n");
Alan Cox0d88a102006-01-18 17:44:10 -0800456 return 0;
457
Douglas Thompson052dfb42007-07-19 01:50:13 -0700458fail1:
Dave Peterson637beb62006-03-26 01:38:44 -0800459 edac_mc_free(mci);
Alan Cox0d88a102006-01-18 17:44:10 -0800460
Douglas Thompson052dfb42007-07-19 01:50:13 -0700461fail0:
Dave Peterson637beb62006-03-26 01:38:44 -0800462 iounmap(ovrfl_window);
Dave Peterson637beb62006-03-26 01:38:44 -0800463 pci_release_regions(ovrfl_pdev);
Alan Cox0d88a102006-01-18 17:44:10 -0800464
Dave Peterson637beb62006-03-26 01:38:44 -0800465 pci_disable_device(ovrfl_pdev);
Alan Cox0d88a102006-01-18 17:44:10 -0800466 /* NOTE: the ovrfl proc entry and pci_dev are intentionally left */
467 return rc;
468}
469
Alan Cox0d88a102006-01-18 17:44:10 -0800470/* returns count (>= 0), or negative on error */
Greg Kroah-Hartman9b3c6e82012-12-21 13:23:51 -0800471static int i82875p_init_one(struct pci_dev *pdev,
472 const struct pci_device_id *ent)
Alan Cox0d88a102006-01-18 17:44:10 -0800473{
474 int rc;
475
Joe Perches956b9ba12012-04-29 17:08:39 -0300476 edac_dbg(0, "\n");
Dave Peterson537fba22006-03-26 01:38:40 -0800477 i82875p_printk(KERN_INFO, "i82875p init one\n");
Dave Petersone7ecd892006-03-26 01:38:52 -0800478
479 if (pci_enable_device(pdev) < 0)
Alan Cox0d88a102006-01-18 17:44:10 -0800480 return -EIO;
Dave Petersone7ecd892006-03-26 01:38:52 -0800481
Alan Cox0d88a102006-01-18 17:44:10 -0800482 rc = i82875p_probe1(pdev, ent->driver_data);
Dave Petersone7ecd892006-03-26 01:38:52 -0800483
Alan Cox0d88a102006-01-18 17:44:10 -0800484 if (mci_pdev == NULL)
485 mci_pdev = pci_dev_get(pdev);
Dave Petersone7ecd892006-03-26 01:38:52 -0800486
Alan Cox0d88a102006-01-18 17:44:10 -0800487 return rc;
488}
489
Greg Kroah-Hartman9b3c6e82012-12-21 13:23:51 -0800490static void i82875p_remove_one(struct pci_dev *pdev)
Alan Cox0d88a102006-01-18 17:44:10 -0800491{
492 struct mem_ctl_info *mci;
493 struct i82875p_pvt *pvt = NULL;
494
Joe Perches956b9ba12012-04-29 17:08:39 -0300495 edac_dbg(0, "\n");
Alan Cox0d88a102006-01-18 17:44:10 -0800496
Dave Jiang456a2f92007-07-19 01:50:10 -0700497 if (i82875p_pci)
498 edac_pci_release_generic_ctl(i82875p_pci);
499
Doug Thompson37f04582006-06-30 01:56:07 -0700500 if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
Alan Cox0d88a102006-01-18 17:44:10 -0800501 return;
502
Dave Jiang466b71d2007-07-19 01:50:05 -0700503 pvt = (struct i82875p_pvt *)mci->pvt_info;
Dave Petersone7ecd892006-03-26 01:38:52 -0800504
Alan Cox0d88a102006-01-18 17:44:10 -0800505 if (pvt->ovrfl_window)
506 iounmap(pvt->ovrfl_window);
507
508 if (pvt->ovrfl_pdev) {
509#ifdef CORRECT_BIOS
510 pci_release_regions(pvt->ovrfl_pdev);
511#endif /*CORRECT_BIOS */
512 pci_disable_device(pvt->ovrfl_pdev);
513 pci_dev_put(pvt->ovrfl_pdev);
514 }
515
Alan Cox0d88a102006-01-18 17:44:10 -0800516 edac_mc_free(mci);
517}
518
Jingoo Hanba935f42013-12-06 10:23:08 +0100519static const struct pci_device_id i82875p_pci_tbl[] = {
Dave Petersone7ecd892006-03-26 01:38:52 -0800520 {
Dave Jiang466b71d2007-07-19 01:50:05 -0700521 PCI_VEND_DEV(INTEL, 82875_0), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
522 I82875P},
Dave Petersone7ecd892006-03-26 01:38:52 -0800523 {
Dave Jiang466b71d2007-07-19 01:50:05 -0700524 0,
525 } /* 0 terminated list. */
Alan Cox0d88a102006-01-18 17:44:10 -0800526};
527
528MODULE_DEVICE_TABLE(pci, i82875p_pci_tbl);
529
Alan Cox0d88a102006-01-18 17:44:10 -0800530static struct pci_driver i82875p_driver = {
Dave Peterson680cbbb2006-03-26 01:38:41 -0800531 .name = EDAC_MOD_STR,
Alan Cox0d88a102006-01-18 17:44:10 -0800532 .probe = i82875p_init_one,
Greg Kroah-Hartman9b3c6e82012-12-21 13:23:51 -0800533 .remove = i82875p_remove_one,
Alan Cox0d88a102006-01-18 17:44:10 -0800534 .id_table = i82875p_pci_tbl,
535};
536
Alan Coxda9bb1d2006-01-18 17:44:13 -0800537static int __init i82875p_init(void)
Alan Cox0d88a102006-01-18 17:44:10 -0800538{
539 int pci_rc;
540
Joe Perches956b9ba12012-04-29 17:08:39 -0300541 edac_dbg(3, "\n");
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700542
543 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
544 opstate_init();
545
Alan Cox0d88a102006-01-18 17:44:10 -0800546 pci_rc = pci_register_driver(&i82875p_driver);
Dave Petersone7ecd892006-03-26 01:38:52 -0800547
Alan Cox0d88a102006-01-18 17:44:10 -0800548 if (pci_rc < 0)
Dave Peterson637beb62006-03-26 01:38:44 -0800549 goto fail0;
Dave Petersone7ecd892006-03-26 01:38:52 -0800550
Alan Cox0d88a102006-01-18 17:44:10 -0800551 if (mci_pdev == NULL) {
Dave Petersone7ecd892006-03-26 01:38:52 -0800552 mci_pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Douglas Thompson052dfb42007-07-19 01:50:13 -0700553 PCI_DEVICE_ID_INTEL_82875_0, NULL);
Dave Petersone7ecd892006-03-26 01:38:52 -0800554
Alan Cox0d88a102006-01-18 17:44:10 -0800555 if (!mci_pdev) {
Joe Perches956b9ba12012-04-29 17:08:39 -0300556 edac_dbg(0, "875p pci_get_device fail\n");
Dave Peterson637beb62006-03-26 01:38:44 -0800557 pci_rc = -ENODEV;
558 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800559 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800560
Alan Cox0d88a102006-01-18 17:44:10 -0800561 pci_rc = i82875p_init_one(mci_pdev, i82875p_pci_tbl);
Dave Petersone7ecd892006-03-26 01:38:52 -0800562
Alan Cox0d88a102006-01-18 17:44:10 -0800563 if (pci_rc < 0) {
Joe Perches956b9ba12012-04-29 17:08:39 -0300564 edac_dbg(0, "875p init fail\n");
Dave Peterson637beb62006-03-26 01:38:44 -0800565 pci_rc = -ENODEV;
566 goto fail1;
Alan Cox0d88a102006-01-18 17:44:10 -0800567 }
568 }
Dave Petersone7ecd892006-03-26 01:38:52 -0800569
Alan Cox0d88a102006-01-18 17:44:10 -0800570 return 0;
Dave Peterson637beb62006-03-26 01:38:44 -0800571
Douglas Thompson052dfb42007-07-19 01:50:13 -0700572fail1:
Dave Peterson637beb62006-03-26 01:38:44 -0800573 pci_unregister_driver(&i82875p_driver);
574
Douglas Thompson052dfb42007-07-19 01:50:13 -0700575fail0:
Markus Elfring72601942015-02-02 18:26:34 +0100576 pci_dev_put(mci_pdev);
Dave Peterson637beb62006-03-26 01:38:44 -0800577 return pci_rc;
Alan Cox0d88a102006-01-18 17:44:10 -0800578}
579
Alan Cox0d88a102006-01-18 17:44:10 -0800580static void __exit i82875p_exit(void)
581{
Joe Perches956b9ba12012-04-29 17:08:39 -0300582 edac_dbg(3, "\n");
Alan Cox0d88a102006-01-18 17:44:10 -0800583
Jarkko Lavinen09a81262008-12-01 13:14:08 -0800584 i82875p_remove_one(mci_pdev);
585 pci_dev_put(mci_pdev);
586
Alan Cox0d88a102006-01-18 17:44:10 -0800587 pci_unregister_driver(&i82875p_driver);
Dave Petersone7ecd892006-03-26 01:38:52 -0800588
Alan Cox0d88a102006-01-18 17:44:10 -0800589}
590
Alan Cox0d88a102006-01-18 17:44:10 -0800591module_init(i82875p_init);
592module_exit(i82875p_exit);
593
Alan Cox0d88a102006-01-18 17:44:10 -0800594MODULE_LICENSE("GPL");
595MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
596MODULE_DESCRIPTION("MC support for Intel 82875 memory hub controllers");
Hitoshi Mitakec3c52bc2008-04-29 01:03:18 -0700597
598module_param(edac_op_state, int, 0444);
599MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");