blob: 8baf5a1ed1673cd39aa3b04048153fc2380c9a9e [file] [log] [blame]
Nicolas Ferre789b23b2009-06-26 15:36:58 +01001/*
2 * Chip-specific setup code for the AT91SAM9G45 family
3 *
4 * Copyright (C) 2009 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14#include <linux/pm.h>
15
16#include <asm/irq.h>
17#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
19#include <mach/at91sam9g45.h>
20#include <mach/at91_pmc.h>
21#include <mach/at91_rstc.h>
22#include <mach/at91_shdwc.h>
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +010023#include <mach/cpu.h>
Nicolas Ferre789b23b2009-06-26 15:36:58 +010024
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080025#include "soc.h"
Nicolas Ferre789b23b2009-06-26 15:36:58 +010026#include "generic.h"
27#include "clock.h"
28
Nicolas Ferre789b23b2009-06-26 15:36:58 +010029/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk pioA_clk = {
37 .name = "pioA_clk",
38 .pmc_mask = 1 << AT91SAM9G45_ID_PIOA,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk pioB_clk = {
42 .name = "pioB_clk",
43 .pmc_mask = 1 << AT91SAM9G45_ID_PIOB,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioC_clk = {
47 .name = "pioC_clk",
48 .pmc_mask = 1 << AT91SAM9G45_ID_PIOC,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk pioDE_clk = {
52 .name = "pioDE_clk",
53 .pmc_mask = 1 << AT91SAM9G45_ID_PIODE,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk usart0_clk = {
57 .name = "usart0_clk",
58 .pmc_mask = 1 << AT91SAM9G45_ID_US0,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart1_clk = {
62 .name = "usart1_clk",
63 .pmc_mask = 1 << AT91SAM9G45_ID_US1,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart2_clk = {
67 .name = "usart2_clk",
68 .pmc_mask = 1 << AT91SAM9G45_ID_US2,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart3_clk = {
72 .name = "usart3_clk",
73 .pmc_mask = 1 << AT91SAM9G45_ID_US3,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk mmc0_clk = {
77 .name = "mci0_clk",
78 .pmc_mask = 1 << AT91SAM9G45_ID_MCI0,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk twi0_clk = {
82 .name = "twi0_clk",
83 .pmc_mask = 1 << AT91SAM9G45_ID_TWI0,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk twi1_clk = {
87 .name = "twi1_clk",
88 .pmc_mask = 1 << AT91SAM9G45_ID_TWI1,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk spi0_clk = {
92 .name = "spi0_clk",
93 .pmc_mask = 1 << AT91SAM9G45_ID_SPI0,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk spi1_clk = {
97 .name = "spi1_clk",
98 .pmc_mask = 1 << AT91SAM9G45_ID_SPI1,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk ssc0_clk = {
102 .name = "ssc0_clk",
103 .pmc_mask = 1 << AT91SAM9G45_ID_SSC0,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk ssc1_clk = {
107 .name = "ssc1_clk",
108 .pmc_mask = 1 << AT91SAM9G45_ID_SSC1,
109 .type = CLK_TYPE_PERIPHERAL,
110};
Fabian Godehardtab645112010-09-03 13:31:33 +0100111static struct clk tcb0_clk = {
112 .name = "tcb0_clk",
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100113 .pmc_mask = 1 << AT91SAM9G45_ID_TCB,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk pwm_clk = {
117 .name = "pwm_clk",
118 .pmc_mask = 1 << AT91SAM9G45_ID_PWMC,
119 .type = CLK_TYPE_PERIPHERAL,
120};
121static struct clk tsc_clk = {
122 .name = "tsc_clk",
123 .pmc_mask = 1 << AT91SAM9G45_ID_TSC,
124 .type = CLK_TYPE_PERIPHERAL,
125};
126static struct clk dma_clk = {
127 .name = "dma_clk",
128 .pmc_mask = 1 << AT91SAM9G45_ID_DMA,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk uhphs_clk = {
132 .name = "uhphs_clk",
133 .pmc_mask = 1 << AT91SAM9G45_ID_UHPHS,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk lcdc_clk = {
137 .name = "lcdc_clk",
138 .pmc_mask = 1 << AT91SAM9G45_ID_LCDC,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk ac97_clk = {
142 .name = "ac97_clk",
143 .pmc_mask = 1 << AT91SAM9G45_ID_AC97C,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk macb_clk = {
147 .name = "macb_clk",
148 .pmc_mask = 1 << AT91SAM9G45_ID_EMAC,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk isi_clk = {
152 .name = "isi_clk",
153 .pmc_mask = 1 << AT91SAM9G45_ID_ISI,
154 .type = CLK_TYPE_PERIPHERAL,
155};
156static struct clk udphs_clk = {
157 .name = "udphs_clk",
158 .pmc_mask = 1 << AT91SAM9G45_ID_UDPHS,
159 .type = CLK_TYPE_PERIPHERAL,
160};
161static struct clk mmc1_clk = {
162 .name = "mci1_clk",
163 .pmc_mask = 1 << AT91SAM9G45_ID_MCI1,
164 .type = CLK_TYPE_PERIPHERAL,
165};
166
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100167/* Video decoder clock - Only for sam9m10/sam9m11 */
168static struct clk vdec_clk = {
169 .name = "vdec_clk",
170 .pmc_mask = 1 << AT91SAM9G45_ID_VDEC,
171 .type = CLK_TYPE_PERIPHERAL,
172};
173
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100174static struct clk *periph_clocks[] __initdata = {
175 &pioA_clk,
176 &pioB_clk,
177 &pioC_clk,
178 &pioDE_clk,
179 &usart0_clk,
180 &usart1_clk,
181 &usart2_clk,
182 &usart3_clk,
183 &mmc0_clk,
184 &twi0_clk,
185 &twi1_clk,
186 &spi0_clk,
187 &spi1_clk,
188 &ssc0_clk,
189 &ssc1_clk,
Fabian Godehardtab645112010-09-03 13:31:33 +0100190 &tcb0_clk,
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100191 &pwm_clk,
192 &tsc_clk,
193 &dma_clk,
194 &uhphs_clk,
195 &lcdc_clk,
196 &ac97_clk,
197 &macb_clk,
198 &isi_clk,
199 &udphs_clk,
200 &mmc1_clk,
201 // irq0
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100202};
203
204static struct clk_lookup periph_clocks_lookups[] = {
205 /* One additional fake clock for ohci */
206 CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
Jean-Christophe PLAGNIOL-VILLARD9d871592011-06-21 14:24:33 +0800207 CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
208 CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
209 CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
210 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
211 CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100212 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
213 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
214 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
215 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
216 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
217 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
Nicolas Ferre49fe2ba2011-10-10 18:29:24 +0200218 /* more usart lookup table for DT entries */
219 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
220 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
221 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
222 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
223 CLKDEV_CON_DEV_ID("usart", "fff98000.serial", &usart3_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100224};
225
226static struct clk_lookup usart_clocks_lookups[] = {
227 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
228 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
229 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
230 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
231 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100232};
233
234/*
235 * The two programmable clocks.
236 * You must configure pin multiplexing to bring these signals out.
237 */
238static struct clk pck0 = {
239 .name = "pck0",
240 .pmc_mask = AT91_PMC_PCK0,
241 .type = CLK_TYPE_PROGRAMMABLE,
242 .id = 0,
243};
244static struct clk pck1 = {
245 .name = "pck1",
246 .pmc_mask = AT91_PMC_PCK1,
247 .type = CLK_TYPE_PROGRAMMABLE,
248 .id = 1,
249};
250
251static void __init at91sam9g45_register_clocks(void)
252{
253 int i;
254
255 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
256 clk_register(periph_clocks[i]);
257
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100258 clkdev_add_table(periph_clocks_lookups,
259 ARRAY_SIZE(periph_clocks_lookups));
260 clkdev_add_table(usart_clocks_lookups,
261 ARRAY_SIZE(usart_clocks_lookups));
262
Nicolas Ferre5f9f0a42010-06-11 12:53:14 +0100263 if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
264 clk_register(&vdec_clk);
265
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100266 clk_register(&pck0);
267 clk_register(&pck1);
268}
269
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100270static struct clk_lookup console_clock_lookup;
271
272void __init at91sam9g45_set_console_clock(int id)
273{
274 if (id >= ARRAY_SIZE(usart_clocks_lookups))
275 return;
276
277 console_clock_lookup.con_id = "usart";
278 console_clock_lookup.clk = usart_clocks_lookups[id].clk;
279 clkdev_add(&console_clock_lookup);
280}
281
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100282/* --------------------------------------------------------------------
283 * GPIO
284 * -------------------------------------------------------------------- */
285
286static struct at91_gpio_bank at91sam9g45_gpio[] = {
287 {
288 .id = AT91SAM9G45_ID_PIOA,
289 .offset = AT91_PIOA,
290 .clock = &pioA_clk,
291 }, {
292 .id = AT91SAM9G45_ID_PIOB,
293 .offset = AT91_PIOB,
294 .clock = &pioB_clk,
295 }, {
296 .id = AT91SAM9G45_ID_PIOC,
297 .offset = AT91_PIOC,
298 .clock = &pioC_clk,
299 }, {
300 .id = AT91SAM9G45_ID_PIODE,
301 .offset = AT91_PIOD,
302 .clock = &pioDE_clk,
303 }, {
304 .id = AT91SAM9G45_ID_PIODE,
305 .offset = AT91_PIOE,
306 .clock = &pioDE_clk,
307 }
308};
309
310static void at91sam9g45_reset(void)
311{
312 at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
313}
314
315static void at91sam9g45_poweroff(void)
316{
317 at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
318}
319
320
321/* --------------------------------------------------------------------
322 * AT91SAM9G45 processor initialization
323 * -------------------------------------------------------------------- */
324
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800325static void __init at91sam9g45_map_io(void)
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100326{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800327 at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800328}
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100329
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800330static void __init at91sam9g45_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800331{
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100332 at91_arch_reset = at91sam9g45_reset;
333 pm_power_off = at91sam9g45_poweroff;
334 at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
335
Nicolas Ferre789b23b2009-06-26 15:36:58 +0100336 /* Register GPIO subsystem */
337 at91_gpio_init(at91sam9g45_gpio, 5);
338}
339
340/* --------------------------------------------------------------------
341 * Interrupt initialization
342 * -------------------------------------------------------------------- */
343
344/*
345 * The default interrupt priority levels (0 = lowest, 7 = highest).
346 */
347static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
348 7, /* Advanced Interrupt Controller (FIQ) */
349 7, /* System Peripherals */
350 1, /* Parallel IO Controller A */
351 1, /* Parallel IO Controller B */
352 1, /* Parallel IO Controller C */
353 1, /* Parallel IO Controller D and E */
354 0,
355 5, /* USART 0 */
356 5, /* USART 1 */
357 5, /* USART 2 */
358 5, /* USART 3 */
359 0, /* Multimedia Card Interface 0 */
360 6, /* Two-Wire Interface 0 */
361 6, /* Two-Wire Interface 1 */
362 5, /* Serial Peripheral Interface 0 */
363 5, /* Serial Peripheral Interface 1 */
364 4, /* Serial Synchronous Controller 0 */
365 4, /* Serial Synchronous Controller 1 */
366 0, /* Timer Counter 0, 1, 2, 3, 4 and 5 */
367 0, /* Pulse Width Modulation Controller */
368 0, /* Touch Screen Controller */
369 0, /* DMA Controller */
370 2, /* USB Host High Speed port */
371 3, /* LDC Controller */
372 5, /* AC97 Controller */
373 3, /* Ethernet */
374 0, /* Image Sensor Interface */
375 2, /* USB Device High speed port */
376 0,
377 0, /* Multimedia Card Interface 1 */
378 0,
379 0, /* Advanced Interrupt Controller (IRQ0) */
380};
381
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800382struct at91_init_soc __initdata at91sam9g45_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800383 .map_io = at91sam9g45_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800384 .default_irq_priority = at91sam9g45_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800385 .register_clocks = at91sam9g45_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800386 .init = at91sam9g45_initialize,
387};