blob: 2791ef070e2e57bfc677dfb6bd947372c70452c9 [file] [log] [blame]
Sascha Hauerf326f792012-09-21 10:07:50 +02001/*
2 * i.MX IPUv3 Graphics driver
3 *
4 * Copyright (C) 2011 Sascha Hauer, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Sascha Hauerf326f792012-09-21 10:07:50 +020014 */
Russell King17b50012013-11-03 11:23:34 +000015#include <linux/component.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020016#include <linux/module.h>
17#include <linux/export.h>
18#include <linux/device.h>
19#include <linux/platform_device.h>
20#include <drm/drmP.h>
Liu Yingae2531a2016-07-08 17:40:57 +080021#include <drm/drm_atomic.h>
Liu Ying255c35f2016-07-08 17:40:56 +080022#include <drm/drm_atomic_helper.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020023#include <drm/drm_crtc_helper.h>
24#include <linux/fb.h>
25#include <linux/clk.h>
Philipp Zabelb8d181e2013-10-10 16:18:45 +020026#include <linux/errno.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020027#include <drm/drm_gem_cma_helper.h>
28#include <drm/drm_fb_cma_helper.h>
29
Philipp Zabel39b90042013-09-30 16:13:39 +020030#include <video/imx-ipu-v3.h>
Sascha Hauerf326f792012-09-21 10:07:50 +020031#include "imx-drm.h"
Philipp Zabelb8d181e2013-10-10 16:18:45 +020032#include "ipuv3-plane.h"
Sascha Hauerf326f792012-09-21 10:07:50 +020033
34#define DRIVER_DESC "i.MX IPUv3 Graphics"
35
Sascha Hauerf326f792012-09-21 10:07:50 +020036struct ipu_crtc {
Sascha Hauerf326f792012-09-21 10:07:50 +020037 struct device *dev;
38 struct drm_crtc base;
39 struct imx_drm_crtc *imx_crtc;
Philipp Zabelb8d181e2013-10-10 16:18:45 +020040
41 /* plane[0] is the full plane, plane[1] is the partial plane */
42 struct ipu_plane *plane[2];
43
Sascha Hauerf326f792012-09-21 10:07:50 +020044 struct ipu_dc *dc;
Sascha Hauerf326f792012-09-21 10:07:50 +020045 struct ipu_di *di;
Sascha Hauerf326f792012-09-21 10:07:50 +020046 int irq;
Sascha Hauerf326f792012-09-21 10:07:50 +020047};
48
49#define to_ipu_crtc(x) container_of(x, struct ipu_crtc, base)
50
Liu Yingf6e396e2016-07-08 17:41:01 +080051static void ipu_crtc_enable(struct drm_crtc *crtc)
Sascha Hauerf326f792012-09-21 10:07:50 +020052{
Liu Yingf6e396e2016-07-08 17:41:01 +080053 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
Philipp Zabel1e6d4862014-04-14 23:53:23 +020054 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
55
Philipp Zabel1e6d4862014-04-14 23:53:23 +020056 ipu_dc_enable(ipu);
Philipp Zabelc115edb2014-04-14 23:53:22 +020057 ipu_dc_enable_channel(ipu_crtc->dc);
58 ipu_di_enable(ipu_crtc->di);
Sascha Hauerf326f792012-09-21 10:07:50 +020059}
60
Liu Yingf6e396e2016-07-08 17:41:01 +080061static void ipu_crtc_disable(struct drm_crtc *crtc)
Sascha Hauerf326f792012-09-21 10:07:50 +020062{
Liu Yingf6e396e2016-07-08 17:41:01 +080063 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
Philipp Zabel1e6d4862014-04-14 23:53:23 +020064 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
Sascha Hauerf326f792012-09-21 10:07:50 +020065
Sascha Hauerf326f792012-09-21 10:07:50 +020066 ipu_dc_disable_channel(ipu_crtc->dc);
Sascha Hauerf326f792012-09-21 10:07:50 +020067 ipu_di_disable(ipu_crtc->di);
Philipp Zabel1e6d4862014-04-14 23:53:23 +020068 ipu_dc_disable(ipu);
Liu Ying33f14232016-07-08 17:40:55 +080069
Liu Ying5f2f9112016-07-08 17:40:59 +080070 spin_lock_irq(&crtc->dev->event_lock);
71 if (crtc->state->event) {
72 drm_crtc_send_vblank_event(crtc, crtc->state->event);
73 crtc->state->event = NULL;
74 }
75 spin_unlock_irq(&crtc->dev->event_lock);
Sascha Hauerf326f792012-09-21 10:07:50 +020076}
77
Philipp Zabel49f98bc2016-07-06 14:49:24 +020078static void imx_drm_crtc_reset(struct drm_crtc *crtc)
79{
80 struct imx_crtc_state *state;
81
82 if (crtc->state) {
83 if (crtc->state->mode_blob)
84 drm_property_unreference_blob(crtc->state->mode_blob);
85
86 state = to_imx_crtc_state(crtc->state);
87 memset(state, 0, sizeof(*state));
88 } else {
89 state = kzalloc(sizeof(*state), GFP_KERNEL);
90 if (!state)
91 return;
92 crtc->state = &state->base;
93 }
94
95 state->base.crtc = crtc;
96}
97
98static struct drm_crtc_state *imx_drm_crtc_duplicate_state(struct drm_crtc *crtc)
99{
100 struct imx_crtc_state *state;
101
102 state = kzalloc(sizeof(*state), GFP_KERNEL);
103 if (!state)
104 return NULL;
105
106 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
107
108 WARN_ON(state->base.crtc != crtc);
109 state->base.crtc = crtc;
110
111 return &state->base;
112}
113
114static void imx_drm_crtc_destroy_state(struct drm_crtc *crtc,
115 struct drm_crtc_state *state)
116{
117 __drm_atomic_helper_crtc_destroy_state(state);
118 kfree(to_imx_crtc_state(state));
119}
120
Sascha Hauerf326f792012-09-21 10:07:50 +0200121static const struct drm_crtc_funcs ipu_crtc_funcs = {
Liu Ying5f2f9112016-07-08 17:40:59 +0800122 .set_config = drm_atomic_helper_set_config,
Sascha Hauerf326f792012-09-21 10:07:50 +0200123 .destroy = drm_crtc_cleanup,
Liu Ying5f2f9112016-07-08 17:40:59 +0800124 .page_flip = drm_atomic_helper_page_flip,
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200125 .reset = imx_drm_crtc_reset,
126 .atomic_duplicate_state = imx_drm_crtc_duplicate_state,
127 .atomic_destroy_state = imx_drm_crtc_destroy_state,
Sascha Hauerf326f792012-09-21 10:07:50 +0200128};
129
Liu Ying33f14232016-07-08 17:40:55 +0800130static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
131{
132 struct ipu_crtc *ipu_crtc = dev_id;
133
134 imx_drm_handle_vblank(ipu_crtc->imx_crtc);
135
Liu Ying33f14232016-07-08 17:40:55 +0800136 return IRQ_HANDLED;
137}
138
139static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
140 const struct drm_display_mode *mode,
141 struct drm_display_mode *adjusted_mode)
142{
143 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
144 struct videomode vm;
145 int ret;
146
147 drm_display_mode_to_videomode(adjusted_mode, &vm);
148
149 ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
150 if (ret)
151 return false;
152
153 if ((vm.vsync_len == 0) || (vm.hsync_len == 0))
154 return false;
155
156 drm_display_mode_from_videomode(&vm, adjusted_mode);
157
158 return true;
159}
160
Liu Ying33f14232016-07-08 17:40:55 +0800161static int ipu_crtc_atomic_check(struct drm_crtc *crtc,
162 struct drm_crtc_state *state)
163{
Liu Ying5f2f9112016-07-08 17:40:59 +0800164 u32 primary_plane_mask = 1 << drm_plane_index(crtc->primary);
165
166 if (state->active && (primary_plane_mask & state->plane_mask) == 0)
167 return -EINVAL;
168
Liu Ying33f14232016-07-08 17:40:55 +0800169 return 0;
170}
171
Liu Ying5f2f9112016-07-08 17:40:59 +0800172static void ipu_crtc_atomic_begin(struct drm_crtc *crtc,
173 struct drm_crtc_state *old_crtc_state)
174{
175 spin_lock_irq(&crtc->dev->event_lock);
176 if (crtc->state->event) {
177 WARN_ON(drm_crtc_vblank_get(crtc));
178 drm_crtc_arm_vblank_event(crtc, crtc->state->event);
179 crtc->state->event = NULL;
180 }
181 spin_unlock_irq(&crtc->dev->event_lock);
182}
183
Liu Ying33f14232016-07-08 17:40:55 +0800184static void ipu_crtc_mode_set_nofb(struct drm_crtc *crtc)
Sascha Hauerf326f792012-09-21 10:07:50 +0200185{
Russell Kingd50141d2014-12-21 15:58:19 +0000186 struct drm_device *dev = crtc->dev;
187 struct drm_encoder *encoder;
Sascha Hauerf326f792012-09-21 10:07:50 +0200188 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
Liu Ying33f14232016-07-08 17:40:55 +0800189 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200190 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc->state);
Sascha Hauerf326f792012-09-21 10:07:50 +0200191 struct ipu_di_signal_cfg sig_cfg = {};
Russell Kingd50141d2014-12-21 15:58:19 +0000192 unsigned long encoder_types = 0;
Sascha Hauerf326f792012-09-21 10:07:50 +0200193
194 dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
195 mode->hdisplay);
196 dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
197 mode->vdisplay);
198
Liu Ying032003c2016-07-08 17:40:58 +0800199 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200200 if (encoder->crtc == crtc)
Russell Kingd50141d2014-12-21 15:58:19 +0000201 encoder_types |= BIT(encoder->encoder_type);
Liu Ying032003c2016-07-08 17:40:58 +0800202 }
Russell Kingd50141d2014-12-21 15:58:19 +0000203
204 dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
205 __func__, encoder_types);
206
207 /*
Philipp Zabele0d155c2014-07-11 17:28:45 +0200208 * If we have DAC or LDB, then we need the IPU DI clock to be
209 * the same as the LDB DI clock. For TVDAC, derive the IPU DI
210 * clock from 27 MHz TVE_DI clock, but allow to divide it.
Russell Kingd50141d2014-12-21 15:58:19 +0000211 */
212 if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
Russell Kingd50141d2014-12-21 15:58:19 +0000213 BIT(DRM_MODE_ENCODER_LVDS)))
214 sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
Philipp Zabele0d155c2014-07-11 17:28:45 +0200215 else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
216 sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
Russell Kingd50141d2014-12-21 15:58:19 +0000217 else
218 sig_cfg.clkflags = 0;
219
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200220 sig_cfg.enable_pol = !(imx_crtc_state->bus_flags & DRM_BUS_FLAG_DE_LOW);
Philipp Zabel4ed094f2016-05-09 17:02:13 +0200221 /* Default to driving pixel data on negative clock edges */
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200222 sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags &
Philipp Zabel4ed094f2016-05-09 17:02:13 +0200223 DRM_BUS_FLAG_PIXDATA_POSEDGE);
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200224 sig_cfg.bus_format = imx_crtc_state->bus_format;
Sascha Hauerf326f792012-09-21 10:07:50 +0200225 sig_cfg.v_to_h_sync = 0;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200226 sig_cfg.hsync_pin = imx_crtc_state->di_hsync_pin;
227 sig_cfg.vsync_pin = imx_crtc_state->di_vsync_pin;
Philipp Zabel2ea42602013-04-08 18:04:35 +0200228
Steve Longerbeamb6835a72014-12-18 18:00:25 -0800229 drm_display_mode_to_videomode(mode, &sig_cfg.mode);
230
Liu Ying33f14232016-07-08 17:40:55 +0800231 ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
232 mode->flags & DRM_MODE_FLAG_INTERLACE,
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200233 imx_crtc_state->bus_format, mode->hdisplay);
Liu Ying33f14232016-07-08 17:40:55 +0800234 ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
Sascha Hauerf326f792012-09-21 10:07:50 +0200235}
236
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100237static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
Sascha Hauerf326f792012-09-21 10:07:50 +0200238 .mode_fixup = ipu_crtc_mode_fixup,
Liu Ying33f14232016-07-08 17:40:55 +0800239 .mode_set_nofb = ipu_crtc_mode_set_nofb,
Liu Ying33f14232016-07-08 17:40:55 +0800240 .atomic_check = ipu_crtc_atomic_check,
Liu Ying5f2f9112016-07-08 17:40:59 +0800241 .atomic_begin = ipu_crtc_atomic_begin,
Liu Yingf6e396e2016-07-08 17:41:01 +0800242 .disable = ipu_crtc_disable,
243 .enable = ipu_crtc_enable,
Sascha Hauerf326f792012-09-21 10:07:50 +0200244};
245
246static int ipu_enable_vblank(struct drm_crtc *crtc)
247{
Lucas Stach411b0332016-02-09 11:43:08 +0100248 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
249
250 enable_irq(ipu_crtc->irq);
251
Sascha Hauerf326f792012-09-21 10:07:50 +0200252 return 0;
253}
254
255static void ipu_disable_vblank(struct drm_crtc *crtc)
256{
Lucas Stach411b0332016-02-09 11:43:08 +0100257 struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
258
259 disable_irq_nosync(ipu_crtc->irq);
Sascha Hauerf326f792012-09-21 10:07:50 +0200260}
261
Sascha Hauerf326f792012-09-21 10:07:50 +0200262static const struct imx_drm_crtc_helper_funcs ipu_crtc_helper_funcs = {
263 .enable_vblank = ipu_enable_vblank,
264 .disable_vblank = ipu_disable_vblank,
Sascha Hauerf326f792012-09-21 10:07:50 +0200265 .crtc_funcs = &ipu_crtc_funcs,
266 .crtc_helper_funcs = &ipu_helper_funcs,
267};
268
269static void ipu_put_resources(struct ipu_crtc *ipu_crtc)
270{
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200271 if (!IS_ERR_OR_NULL(ipu_crtc->dc))
272 ipu_dc_put(ipu_crtc->dc);
Sascha Hauerf326f792012-09-21 10:07:50 +0200273 if (!IS_ERR_OR_NULL(ipu_crtc->di))
274 ipu_di_put(ipu_crtc->di);
275}
276
277static int ipu_get_resources(struct ipu_crtc *ipu_crtc,
278 struct ipu_client_platformdata *pdata)
279{
280 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
281 int ret;
282
Sascha Hauerf326f792012-09-21 10:07:50 +0200283 ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
284 if (IS_ERR(ipu_crtc->dc)) {
285 ret = PTR_ERR(ipu_crtc->dc);
286 goto err_out;
287 }
288
Sascha Hauerf326f792012-09-21 10:07:50 +0200289 ipu_crtc->di = ipu_di_get(ipu, pdata->di);
290 if (IS_ERR(ipu_crtc->di)) {
291 ret = PTR_ERR(ipu_crtc->di);
292 goto err_out;
293 }
294
Sascha Hauerf326f792012-09-21 10:07:50 +0200295 return 0;
296err_out:
297 ipu_put_resources(ipu_crtc);
298
299 return ret;
300}
301
302static int ipu_crtc_init(struct ipu_crtc *ipu_crtc,
Russell King32266b42013-11-03 12:26:23 +0000303 struct ipu_client_platformdata *pdata, struct drm_device *drm)
Sascha Hauerf326f792012-09-21 10:07:50 +0200304{
Philipp Zabel47b1be52013-02-20 10:57:01 +0800305 struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200306 int dp = -EINVAL;
Sascha Hauerf326f792012-09-21 10:07:50 +0200307 int ret;
308
309 ret = ipu_get_resources(ipu_crtc, pdata);
310 if (ret) {
311 dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
312 ret);
313 return ret;
314 }
315
Philipp Zabel43895592015-11-06 11:08:02 +0100316 if (pdata->dp >= 0)
317 dp = IPU_DP_FLOW_SYNC_BG;
318 ipu_crtc->plane[0] = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
319 DRM_PLANE_TYPE_PRIMARY);
Liu Yinga7ed3c22015-11-06 22:42:45 +0800320 if (IS_ERR(ipu_crtc->plane[0])) {
321 ret = PTR_ERR(ipu_crtc->plane[0]);
322 goto err_put_resources;
323 }
Philipp Zabel43895592015-11-06 11:08:02 +0100324
Philipp Zabel655b43c2014-03-05 10:20:52 +0100325 ret = imx_drm_add_crtc(drm, &ipu_crtc->base, &ipu_crtc->imx_crtc,
Philipp Zabel43895592015-11-06 11:08:02 +0100326 &ipu_crtc->plane[0]->base, &ipu_crtc_helper_funcs,
Philipp Zabel310944d2016-05-12 15:00:44 +0200327 pdata->of_node);
Sascha Hauerf326f792012-09-21 10:07:50 +0200328 if (ret) {
329 dev_err(ipu_crtc->dev, "adding crtc failed with %d.\n", ret);
330 goto err_put_resources;
331 }
332
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200333 ret = ipu_plane_get_resources(ipu_crtc->plane[0]);
334 if (ret) {
335 dev_err(ipu_crtc->dev, "getting plane 0 resources failed with %d.\n",
336 ret);
337 goto err_remove_crtc;
338 }
339
340 /* If this crtc is using the DP, add an overlay plane */
341 if (pdata->dp >= 0 && pdata->dma[1] > 0) {
Philipp Zabel43895592015-11-06 11:08:02 +0100342 ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
343 IPU_DP_FLOW_SYNC_FG,
344 drm_crtc_mask(&ipu_crtc->base),
345 DRM_PLANE_TYPE_OVERLAY);
Liu Ying33f14232016-07-08 17:40:55 +0800346 if (IS_ERR(ipu_crtc->plane[1])) {
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200347 ipu_crtc->plane[1] = NULL;
Liu Ying33f14232016-07-08 17:40:55 +0800348 } else {
349 ret = ipu_plane_get_resources(ipu_crtc->plane[1]);
350 if (ret) {
351 dev_err(ipu_crtc->dev, "getting plane 1 "
352 "resources failed with %d.\n", ret);
353 goto err_put_plane0_res;
354 }
355 }
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200356 }
357
358 ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
Philipp Zabel47b1be52013-02-20 10:57:01 +0800359 ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
360 "imx_drm", ipu_crtc);
361 if (ret < 0) {
362 dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
Liu Ying33f14232016-07-08 17:40:55 +0800363 goto err_put_plane1_res;
Philipp Zabel47b1be52013-02-20 10:57:01 +0800364 }
Lucas Stach411b0332016-02-09 11:43:08 +0100365 /* Only enable IRQ when we actually need it to trigger work. */
366 disable_irq(ipu_crtc->irq);
Philipp Zabel47b1be52013-02-20 10:57:01 +0800367
Sascha Hauerf326f792012-09-21 10:07:50 +0200368 return 0;
369
Liu Ying33f14232016-07-08 17:40:55 +0800370err_put_plane1_res:
371 if (ipu_crtc->plane[1])
372 ipu_plane_put_resources(ipu_crtc->plane[1]);
373err_put_plane0_res:
Philipp Zabelb8d181e2013-10-10 16:18:45 +0200374 ipu_plane_put_resources(ipu_crtc->plane[0]);
375err_remove_crtc:
376 imx_drm_remove_crtc(ipu_crtc->imx_crtc);
Sascha Hauerf326f792012-09-21 10:07:50 +0200377err_put_resources:
378 ipu_put_resources(ipu_crtc);
379
380 return ret;
381}
382
Russell King17b50012013-11-03 11:23:34 +0000383static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
Sascha Hauerf326f792012-09-21 10:07:50 +0200384{
Russell King17b50012013-11-03 11:23:34 +0000385 struct ipu_client_platformdata *pdata = dev->platform_data;
Russell King32266b42013-11-03 12:26:23 +0000386 struct drm_device *drm = data;
Sascha Hauerf326f792012-09-21 10:07:50 +0200387 struct ipu_crtc *ipu_crtc;
388 int ret;
389
Russell King17b50012013-11-03 11:23:34 +0000390 ipu_crtc = devm_kzalloc(dev, sizeof(*ipu_crtc), GFP_KERNEL);
391 if (!ipu_crtc)
392 return -ENOMEM;
393
394 ipu_crtc->dev = dev;
395
Russell King32266b42013-11-03 12:26:23 +0000396 ret = ipu_crtc_init(ipu_crtc, pdata, drm);
Russell King17b50012013-11-03 11:23:34 +0000397 if (ret)
398 return ret;
399
400 dev_set_drvdata(dev, ipu_crtc);
401
402 return 0;
403}
404
405static void ipu_drm_unbind(struct device *dev, struct device *master,
406 void *data)
407{
408 struct ipu_crtc *ipu_crtc = dev_get_drvdata(dev);
409
410 imx_drm_remove_crtc(ipu_crtc->imx_crtc);
411
Russell King17b50012013-11-03 11:23:34 +0000412 ipu_put_resources(ipu_crtc);
Liu Ying33f14232016-07-08 17:40:55 +0800413 if (ipu_crtc->plane[1])
414 ipu_plane_put_resources(ipu_crtc->plane[1]);
415 ipu_plane_put_resources(ipu_crtc->plane[0]);
Russell King17b50012013-11-03 11:23:34 +0000416}
417
418static const struct component_ops ipu_crtc_ops = {
419 .bind = ipu_drm_bind,
420 .unbind = ipu_drm_unbind,
421};
422
423static int ipu_drm_probe(struct platform_device *pdev)
424{
Philipp Zabel655b43c2014-03-05 10:20:52 +0100425 struct device *dev = &pdev->dev;
Russell King17b50012013-11-03 11:23:34 +0000426 int ret;
427
Philipp Zabel655b43c2014-03-05 10:20:52 +0100428 if (!dev->platform_data)
Sascha Hauerf326f792012-09-21 10:07:50 +0200429 return -EINVAL;
430
Philipp Zabel655b43c2014-03-05 10:20:52 +0100431 ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
Russell King4cdbb4f2013-06-10 16:56:16 +0100432 if (ret)
433 return ret;
Sascha Hauerf326f792012-09-21 10:07:50 +0200434
Philipp Zabel655b43c2014-03-05 10:20:52 +0100435 return component_add(dev, &ipu_crtc_ops);
Sascha Hauerf326f792012-09-21 10:07:50 +0200436}
437
Bill Pemberton8aa1be42012-11-19 13:26:38 -0500438static int ipu_drm_remove(struct platform_device *pdev)
Sascha Hauerf326f792012-09-21 10:07:50 +0200439{
Russell King17b50012013-11-03 11:23:34 +0000440 component_del(&pdev->dev, &ipu_crtc_ops);
Sascha Hauerf326f792012-09-21 10:07:50 +0200441 return 0;
442}
443
444static struct platform_driver ipu_drm_driver = {
445 .driver = {
446 .name = "imx-ipuv3-crtc",
447 },
448 .probe = ipu_drm_probe,
Bill Pemberton99c28f12012-11-19 13:20:51 -0500449 .remove = ipu_drm_remove,
Sascha Hauerf326f792012-09-21 10:07:50 +0200450};
451module_platform_driver(ipu_drm_driver);
452
453MODULE_AUTHOR("Sascha Hauer <s.hauer@pengutronix.de>");
454MODULE_DESCRIPTION(DRIVER_DESC);
455MODULE_LICENSE("GPL");
Fabio Estevamce9c1ce2013-08-18 21:40:06 -0300456MODULE_ALIAS("platform:imx-ipuv3-crtc");