blob: 7f774c5f8b6b07677ac4d43259268801b8745e46 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen348be692012-11-07 18:17:35 +020024#include <linux/interrupt.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020025
26#define DISPC_IRQ_FRAMEDONE (1 << 0)
27#define DISPC_IRQ_VSYNC (1 << 1)
28#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
29#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
30#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
31#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
32#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
33#define DISPC_IRQ_GFX_END_WIN (1 << 7)
34#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
35#define DISPC_IRQ_OCP_ERR (1 << 9)
36#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
37#define DISPC_IRQ_VID1_END_WIN (1 << 11)
38#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
39#define DISPC_IRQ_VID2_END_WIN (1 << 13)
40#define DISPC_IRQ_SYNC_LOST (1 << 14)
41#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
42#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000043#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
44#define DISPC_IRQ_VSYNC2 (1 << 18)
Archit Tanejab8c095b2011-09-13 18:20:33 +053045#define DISPC_IRQ_VID3_END_WIN (1 << 19)
46#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
Sumit Semwal2a205f32010-12-02 11:27:12 +000047#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
48#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030049#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
50#define DISPC_IRQ_FRAMEDONETV (1 << 24)
51#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Chandrabhanu Mahapatra14d33d32012-08-27 14:23:19 +053052#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
53#define DISPC_IRQ_VSYNC3 (1 << 28)
54#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
55#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020056
57struct omap_dss_device;
58struct omap_overlay_manager;
Tomi Valkeinena97a9632012-10-24 13:52:40 +030059struct dss_lcd_mgr_config;
Ricardo Neri9c0b8422012-03-06 18:20:37 -060060struct snd_aes_iec958;
61struct snd_cea_861_aud_if;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020062
63enum omap_display_type {
64 OMAP_DISPLAY_TYPE_NONE = 0,
65 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
66 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
67 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
68 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
69 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053070 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020071};
72
73enum omap_plane {
74 OMAP_DSS_GFX = 0,
75 OMAP_DSS_VIDEO1 = 1,
Archit Tanejab8c095b2011-09-13 18:20:33 +053076 OMAP_DSS_VIDEO2 = 2,
77 OMAP_DSS_VIDEO3 = 3,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030078 OMAP_DSS_WB = 4,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020079};
80
81enum omap_channel {
82 OMAP_DSS_CHANNEL_LCD = 0,
83 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000084 OMAP_DSS_CHANNEL_LCD2 = 2,
Chandrabhanu Mahapatraff6331e2012-06-19 15:08:16 +053085 OMAP_DSS_CHANNEL_LCD3 = 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020086};
87
88enum omap_color_mode {
89 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
90 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
91 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
92 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
93 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
94 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
95 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
96 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
97 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
98 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
99 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
100 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
101 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
102 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +0530103 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
104 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
105 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
106 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
107 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200108};
109
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200110enum omap_dss_load_mode {
111 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
112 OMAP_DSS_LOAD_CLUT_ONLY = 1,
113 OMAP_DSS_LOAD_FRAME_ONLY = 2,
114 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
115};
116
117enum omap_dss_trans_key_type {
118 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
119 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
120};
121
122enum omap_rfbi_te_mode {
123 OMAP_DSS_RFBI_TE_MODE_1 = 1,
124 OMAP_DSS_RFBI_TE_MODE_2 = 2,
125};
126
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530127enum omap_dss_signal_level {
128 OMAPDSS_SIG_ACTIVE_HIGH = 0,
129 OMAPDSS_SIG_ACTIVE_LOW = 1,
130};
131
132enum omap_dss_signal_edge {
133 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
134 OMAPDSS_DRIVE_SIG_RISING_EDGE,
135 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
136};
137
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138enum omap_dss_venc_type {
139 OMAP_DSS_VENC_TYPE_COMPOSITE,
140 OMAP_DSS_VENC_TYPE_SVIDEO,
141};
142
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530143enum omap_dss_dsi_pixel_format {
144 OMAP_DSS_DSI_FMT_RGB888,
145 OMAP_DSS_DSI_FMT_RGB666,
146 OMAP_DSS_DSI_FMT_RGB666_PACKED,
147 OMAP_DSS_DSI_FMT_RGB565,
148};
149
Archit Taneja7e951ee2011-07-22 12:45:04 +0530150enum omap_dss_dsi_mode {
151 OMAP_DSS_DSI_CMD_MODE = 0,
152 OMAP_DSS_DSI_VIDEO_MODE,
153};
154
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200155enum omap_display_caps {
156 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
157 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
158};
159
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160enum omap_dss_display_state {
161 OMAP_DSS_DISPLAY_DISABLED = 0,
162 OMAP_DSS_DISPLAY_ACTIVE,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163};
164
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600165enum omap_dss_audio_state {
166 OMAP_DSS_AUDIO_DISABLED = 0,
167 OMAP_DSS_AUDIO_ENABLED,
168 OMAP_DSS_AUDIO_CONFIGURED,
169 OMAP_DSS_AUDIO_PLAYING,
170};
171
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200172enum omap_dss_rotation_type {
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530173 OMAP_DSS_ROT_DMA = 1 << 0,
174 OMAP_DSS_ROT_VRFB = 1 << 1,
175 OMAP_DSS_ROT_TILER = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200176};
177
178/* clockwise rotation angle */
179enum omap_dss_rotation_angle {
180 OMAP_DSS_ROT_0 = 0,
181 OMAP_DSS_ROT_90 = 1,
182 OMAP_DSS_ROT_180 = 2,
183 OMAP_DSS_ROT_270 = 3,
184};
185
186enum omap_overlay_caps {
187 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300188 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
189 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Archit Taneja11354dd2011-09-26 11:47:29 +0530190 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
Archit Tanejad79db852012-09-22 12:30:17 +0530191 OMAP_DSS_OVL_CAP_POS = 1 << 4,
192 OMAP_DSS_OVL_CAP_REPLICATION = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200193};
194
195enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300196 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200197};
198
Archit Taneja89a35e52011-04-12 13:52:23 +0530199enum omap_dss_clk_source {
200 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
201 * OMAP4: DSS_FCLK */
202 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
203 * OMAP4: PLL1_CLK1 */
204 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
205 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530206 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
207 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530208};
209
Mythri P K9a901682012-01-02 14:02:38 +0530210enum omap_hdmi_flags {
211 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
212};
213
Archit Taneja484dc402012-09-07 17:38:00 +0530214enum omap_dss_output_id {
215 OMAP_DSS_OUTPUT_DPI = 1 << 0,
216 OMAP_DSS_OUTPUT_DBI = 1 << 1,
217 OMAP_DSS_OUTPUT_SDI = 1 << 2,
218 OMAP_DSS_OUTPUT_DSI1 = 1 << 3,
219 OMAP_DSS_OUTPUT_DSI2 = 1 << 4,
220 OMAP_DSS_OUTPUT_VENC = 1 << 5,
221 OMAP_DSS_OUTPUT_HDMI = 1 << 6,
222};
223
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200224/* RFBI */
225
226struct rfbi_timings {
227 int cs_on_time;
228 int cs_off_time;
229 int we_on_time;
230 int we_off_time;
231 int re_on_time;
232 int re_off_time;
233 int we_cycle_time;
234 int re_cycle_time;
235 int cs_pulse_width;
236 int access_time;
237
238 int clk_div;
239
240 u32 tim[5]; /* set by rfbi_convert_timings() */
241
242 int converted;
243};
244
245void omap_rfbi_write_command(const void *buf, u32 len);
246void omap_rfbi_read_data(void *buf, u32 len);
247void omap_rfbi_write_data(const void *buf, u32 len);
248void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
249 u16 x, u16 y,
250 u16 w, u16 h);
251int omap_rfbi_enable_te(bool enable, unsigned line);
252int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
253 unsigned hs_pulse_time, unsigned vs_pulse_time,
254 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300255void rfbi_bus_lock(void);
256void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257
258/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530259
Tomi Valkeinen478d7df2013-03-05 16:29:36 +0200260enum omap_dss_dsi_trans_mode {
261 /* Sync Pulses: both sync start and end packets sent */
262 OMAP_DSS_DSI_PULSE_MODE,
263 /* Sync Events: only sync start packets sent */
264 OMAP_DSS_DSI_EVENT_MODE,
265 /* Burst: only sync start packets sent, pixels are time compressed */
266 OMAP_DSS_DSI_BURST_MODE,
267};
268
Archit Taneja6b8493752012-08-13 22:12:24 +0530269struct omap_dss_dsi_videomode_timings {
Archit Taneja8af6ff02011-09-05 16:48:27 +0530270 /* DSI video mode blanking data */
271 /* Unit: byte clock cycles */
272 u16 hsa;
273 u16 hfp;
274 u16 hbp;
275 /* Unit: line clocks */
276 u16 vsa;
277 u16 vfp;
278 u16 vbp;
279
280 /* DSI blanking modes */
281 int blanking_mode;
282 int hsa_blanking_mode;
283 int hbp_blanking_mode;
284 int hfp_blanking_mode;
285
Tomi Valkeinen478d7df2013-03-05 16:29:36 +0200286 enum omap_dss_dsi_trans_mode trans_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530287
288 bool ddr_clk_always_on;
289 int window_sync;
290};
291
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200292struct omap_dss_dsi_config {
293 enum omap_dss_dsi_mode mode;
294 enum omap_dss_dsi_pixel_format pixel_format;
295 const struct omap_video_timings *timings;
296 const struct omap_dss_dsi_videomode_timings *vm_timings;
297
298 unsigned long hs_clk;
299 unsigned long lp_clk;
300};
301
Archit Taneja1ffefe72011-05-12 17:26:24 +0530302void dsi_bus_lock(struct omap_dss_device *dssdev);
303void dsi_bus_unlock(struct omap_dss_device *dssdev);
304int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
305 int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530306int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
307 int len);
308int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
309int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530310int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
311 u8 param);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530312int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
313 u8 param);
314int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
315 u8 param1, u8 param2);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530316int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
317 u8 *data, int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530318int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
319 u8 *data, int len);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530320int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
321 u8 *buf, int buflen);
Archit Tanejab3b89c02011-08-30 16:07:39 +0530322int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
323 int buflen);
324int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
325 u8 *buf, int buflen);
326int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
327 u8 param1, u8 param2, u8 *buf, int buflen);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530328int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
329 u16 len);
330int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
331int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen9a147a62011-11-09 15:30:11 +0200332int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
333void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200334
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300335enum omapdss_version {
336 OMAPDSS_VER_UNKNOWN = 0,
337 OMAPDSS_VER_OMAP24xx,
338 OMAPDSS_VER_OMAP34xx_ES1, /* OMAP3430 ES1.0, 2.0 */
339 OMAPDSS_VER_OMAP34xx_ES3, /* OMAP3430 ES3.0+ */
340 OMAPDSS_VER_OMAP3630,
341 OMAPDSS_VER_AM35xx,
342 OMAPDSS_VER_OMAP4430_ES1, /* OMAP4430 ES1.0 */
343 OMAPDSS_VER_OMAP4430_ES2, /* OMAP4430 ES2.0, 2.1, 2.2 */
344 OMAPDSS_VER_OMAP4, /* All other OMAP4s */
345 OMAPDSS_VER_OMAP5,
346};
347
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200348/* Board specific data */
349struct omap_dss_board_info {
Tomi Valkeinenaac927c2011-05-23 15:46:54 +0300350 int (*get_context_loss_count)(struct device *dev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351 int num_devices;
352 struct omap_dss_device **devices;
353 struct omap_dss_device *default_device;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300354 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
355 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200356 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
Tomi Valkeinenacd18af2012-09-28 12:42:28 +0300357 enum omapdss_version version;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358};
359
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000360/* Init with the board info */
361extern int omap_display_init(struct omap_dss_board_info *board_data);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530362/* HDMI mux init*/
Mythri P K9a901682012-01-02 14:02:38 +0530363extern int omap_hdmi_init(enum omap_hdmi_flags flags);
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000364
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200365struct omap_video_timings {
366 /* Unit: pixels */
367 u16 x_res;
368 /* Unit: pixels */
369 u16 y_res;
370 /* Unit: KHz */
371 u32 pixel_clock;
372 /* Unit: pixel clocks */
373 u16 hsw; /* Horizontal synchronization pulse width */
374 /* Unit: pixel clocks */
375 u16 hfp; /* Horizontal front porch */
376 /* Unit: pixel clocks */
377 u16 hbp; /* Horizontal back porch */
378 /* Unit: line clocks */
379 u16 vsw; /* Vertical synchronization pulse width */
380 /* Unit: line clocks */
381 u16 vfp; /* Vertical front porch */
382 /* Unit: line clocks */
383 u16 vbp; /* Vertical back porch */
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530384
385 /* Vsync logic level */
386 enum omap_dss_signal_level vsync_level;
387 /* Hsync logic level */
388 enum omap_dss_signal_level hsync_level;
Archit Taneja23c8f882012-06-28 11:15:51 +0530389 /* Interlaced or Progressive timings */
390 bool interlace;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530391 /* Pixel clock edge to drive LCD data */
392 enum omap_dss_signal_edge data_pclk_edge;
393 /* Data enable logic level */
394 enum omap_dss_signal_level de_level;
395 /* Pixel clock edges to drive HSYNC and VSYNC signals */
396 enum omap_dss_signal_edge sync_pclk_edge;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397};
398
399#ifdef CONFIG_OMAP2_DSS_VENC
400/* Hardcoded timings for tv modes. Venc only uses these to
401 * identify the mode, and does not actually use the configs
402 * itself. However, the configs should be something that
403 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200404extern const struct omap_video_timings omap_dss_pal_timings;
405extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406#endif
407
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300408struct omap_dss_cpr_coefs {
409 s16 rr, rg, rb;
410 s16 gr, gg, gb;
411 s16 br, bg, bb;
412};
413
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200414struct omap_overlay_info {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200415 u32 paddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530416 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200417 u16 screen_width;
418 u16 width;
419 u16 height;
420 enum omap_color_mode color_mode;
421 u8 rotation;
422 enum omap_dss_rotation_type rotation_type;
423 bool mirror;
424
425 u16 pos_x;
426 u16 pos_y;
427 u16 out_width; /* if 0, out_width == width */
428 u16 out_height; /* if 0, out_height == height */
429 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100430 u8 pre_mult_alpha;
Archit Taneja54128702011-09-08 11:29:17 +0530431 u8 zorder;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200432};
433
434struct omap_overlay {
435 struct kobject kobj;
436 struct list_head list;
437
438 /* static fields */
439 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300440 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200441 enum omap_color_mode supported_modes;
442 enum omap_overlay_caps caps;
443
444 /* dynamic fields */
445 struct omap_overlay_manager *manager;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200446
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200447 /*
448 * The following functions do not block:
449 *
450 * is_enabled
451 * set_overlay_info
452 * get_overlay_info
453 *
454 * The rest of the functions may block and cannot be called from
455 * interrupt context
456 */
457
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200458 int (*enable)(struct omap_overlay *ovl);
459 int (*disable)(struct omap_overlay *ovl);
460 bool (*is_enabled)(struct omap_overlay *ovl);
461
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200462 int (*set_manager)(struct omap_overlay *ovl,
463 struct omap_overlay_manager *mgr);
464 int (*unset_manager)(struct omap_overlay *ovl);
465
466 int (*set_overlay_info)(struct omap_overlay *ovl,
467 struct omap_overlay_info *info);
468 void (*get_overlay_info)(struct omap_overlay *ovl,
469 struct omap_overlay_info *info);
470
471 int (*wait_for_go)(struct omap_overlay *ovl);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530472
473 struct omap_dss_device *(*get_device)(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200474};
475
476struct omap_overlay_manager_info {
477 u32 default_color;
478
479 enum omap_dss_trans_key_type trans_key_type;
480 u32 trans_key;
481 bool trans_enabled;
482
Archit Taneja11354dd2011-09-26 11:47:29 +0530483 bool partial_alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300484
485 bool cpr_enable;
486 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200487};
488
489struct omap_overlay_manager {
490 struct kobject kobj;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200491
492 /* static fields */
493 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300494 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200495 enum omap_overlay_manager_caps caps;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200496 struct list_head overlays;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200497 enum omap_display_type supported_displays;
Archit Taneja97f01b32012-09-26 16:42:39 +0530498 enum omap_dss_output_id supported_outputs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200499
500 /* dynamic fields */
Archit Taneja97f01b32012-09-26 16:42:39 +0530501 struct omap_dss_output *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200502
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200503 /*
504 * The following functions do not block:
505 *
506 * set_manager_info
507 * get_manager_info
508 * apply
509 *
510 * The rest of the functions may block and cannot be called from
511 * interrupt context
512 */
513
Archit Taneja97f01b32012-09-26 16:42:39 +0530514 int (*set_output)(struct omap_overlay_manager *mgr,
515 struct omap_dss_output *output);
516 int (*unset_output)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200517
518 int (*set_manager_info)(struct omap_overlay_manager *mgr,
519 struct omap_overlay_manager_info *info);
520 void (*get_manager_info)(struct omap_overlay_manager *mgr,
521 struct omap_overlay_manager_info *info);
522
523 int (*apply)(struct omap_overlay_manager *mgr);
524 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200525 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Archit Taneja794bc4e2012-09-07 17:44:51 +0530526
527 struct omap_dss_device *(*get_device)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200528};
529
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300530/* 22 pins means 1 clk lane and 10 data lanes */
531#define OMAP_DSS_MAX_DSI_PINS 22
532
533struct omap_dsi_pin_config {
534 int num_pins;
535 /*
536 * pin numbers in the following order:
537 * clk+, clk-
538 * data1+, data1-
539 * data2+, data2-
540 * ...
541 */
542 int pins[OMAP_DSS_MAX_DSI_PINS];
543};
544
Archit Taneja749feff2012-08-31 12:32:52 +0530545struct omap_dss_writeback_info {
546 u32 paddr;
547 u32 p_uv_addr;
548 u16 buf_width;
549 u16 width;
550 u16 height;
551 enum omap_color_mode color_mode;
552 u8 rotation;
553 enum omap_dss_rotation_type rotation_type;
554 bool mirror;
555 u8 pre_mult_alpha;
556};
557
Archit Taneja484dc402012-09-07 17:38:00 +0530558struct omap_dss_output {
559 struct list_head list;
560
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200561 const char *name;
562
Archit Taneja484dc402012-09-07 17:38:00 +0530563 /* display type supported by the output */
564 enum omap_display_type type;
565
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200566 /* DISPC channel for this output */
567 enum omap_channel dispc_channel;
568
Archit Taneja484dc402012-09-07 17:38:00 +0530569 /* output instance */
570 enum omap_dss_output_id id;
571
572 /* output's platform device pointer */
573 struct platform_device *pdev;
574
575 /* dynamic fields */
576 struct omap_overlay_manager *manager;
577
578 struct omap_dss_device *device;
579};
580
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200581struct omap_dss_device {
582 struct device dev;
583
584 enum omap_display_type type;
585
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200586 /* obsolete, to be removed */
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000587 enum omap_channel channel;
588
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200589 union {
590 struct {
591 u8 data_lines;
592 } dpi;
593
594 struct {
595 u8 channel;
596 u8 data_lines;
597 } rfbi;
598
599 struct {
600 u8 datapairs;
601 } sdi;
602
603 struct {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530604 int module;
605
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200606 bool ext_te;
607 u8 ext_te_gpio;
608 } dsi;
609
610 struct {
611 enum omap_dss_venc_type type;
612 bool invert_polarity;
613 } venc;
614 } phy;
615
616 struct {
617 struct omap_video_timings timings;
618
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530619 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530620 enum omap_dss_dsi_mode dsi_mode;
Archit Taneja6b8493752012-08-13 22:12:24 +0530621 struct omap_dss_dsi_videomode_timings dsi_vm_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200622 } panel;
623
624 struct {
625 u8 pixel_size;
626 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200627 } ctrl;
628
629 int reset_gpio;
630
631 int max_backlight_level;
632
633 const char *name;
634
635 /* used to match device to driver */
636 const char *driver_name;
637
638 void *data;
639
640 struct omap_dss_driver *driver;
641
642 /* helper variable for driver suspend/resume */
643 bool activate_after_resume;
644
645 enum omap_display_caps caps;
646
Archit Taneja6d71b922012-08-29 13:30:15 +0530647 struct omap_dss_output *output;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200648
649 enum omap_dss_display_state state;
650
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600651 enum omap_dss_audio_state audio_state;
652
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200653 /* platform specific */
654 int (*platform_enable)(struct omap_dss_device *dssdev);
655 void (*platform_disable)(struct omap_dss_device *dssdev);
656 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
657 int (*get_backlight)(struct omap_dss_device *dssdev);
658};
659
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200660struct omap_dss_hdmi_data
661{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300662 int ct_cp_hpd_gpio;
663 int ls_oe_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200664 int hpd_gpio;
665};
666
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600667struct omap_dss_audio {
668 struct snd_aes_iec958 *iec;
669 struct snd_cea_861_aud_if *cea;
670};
671
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200672struct omap_dss_driver {
673 struct device_driver driver;
674
675 int (*probe)(struct omap_dss_device *);
676 void (*remove)(struct omap_dss_device *);
677
678 int (*enable)(struct omap_dss_device *display);
679 void (*disable)(struct omap_dss_device *display);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200680 int (*run_test)(struct omap_dss_device *display, int test);
681
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200682 int (*update)(struct omap_dss_device *dssdev,
683 u16 x, u16 y, u16 w, u16 h);
684 int (*sync)(struct omap_dss_device *dssdev);
685
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200686 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200687 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200688
689 u8 (*get_rotate)(struct omap_dss_device *dssdev);
690 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
691
692 bool (*get_mirror)(struct omap_dss_device *dssdev);
693 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
694
695 int (*memory_read)(struct omap_dss_device *dssdev,
696 void *buf, size_t size,
697 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200698
699 void (*get_resolution)(struct omap_dss_device *dssdev,
700 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300701 void (*get_dimensions)(struct omap_dss_device *dssdev,
702 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200703 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200704
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200705 int (*check_timings)(struct omap_dss_device *dssdev,
706 struct omap_video_timings *timings);
707 void (*set_timings)(struct omap_dss_device *dssdev,
708 struct omap_video_timings *timings);
709 void (*get_timings)(struct omap_dss_device *dssdev,
710 struct omap_video_timings *timings);
711
Tomi Valkeinen36511312010-01-19 15:53:16 +0200712 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
713 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen3d5e0ef2011-08-25 17:10:41 +0300714
715 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
Tomi Valkeinendf4769c2011-08-29 17:26:01 +0300716 bool (*detect)(struct omap_dss_device *dssdev);
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600717
718 /*
719 * For display drivers that support audio. This encompasses
720 * HDMI and DisplayPort at the moment.
721 */
722 /*
723 * Note: These functions might sleep. Do not call while
724 * holding a spinlock/readlock.
725 */
726 int (*audio_enable)(struct omap_dss_device *dssdev);
727 void (*audio_disable)(struct omap_dss_device *dssdev);
728 bool (*audio_supported)(struct omap_dss_device *dssdev);
729 int (*audio_config)(struct omap_dss_device *dssdev,
730 struct omap_dss_audio *audio);
731 /* Note: These functions may not sleep */
732 int (*audio_start)(struct omap_dss_device *dssdev);
733 void (*audio_stop)(struct omap_dss_device *dssdev);
734
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200735};
736
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300737enum omapdss_version omapdss_get_version(void);
738
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200739int omap_dss_register_driver(struct omap_dss_driver *);
740void omap_dss_unregister_driver(struct omap_dss_driver *);
741
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200742void omap_dss_get_device(struct omap_dss_device *dssdev);
743void omap_dss_put_device(struct omap_dss_device *dssdev);
744#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
745struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
746struct omap_dss_device *omap_dss_find_device(void *data,
747 int (*match)(struct omap_dss_device *dssdev, void *data));
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200748const char *omapdss_get_default_display_name(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200749
750int omap_dss_start_device(struct omap_dss_device *dssdev);
751void omap_dss_stop_device(struct omap_dss_device *dssdev);
752
Tomi Valkeineneda34272012-11-07 16:26:11 +0200753int dss_feat_get_num_mgrs(void);
754int dss_feat_get_num_ovls(void);
755enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
756enum omap_dss_output_id dss_feat_get_supported_outputs(enum omap_channel channel);
757enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
758
759
760
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200761int omap_dss_get_num_overlay_managers(void);
762struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
763
764int omap_dss_get_num_overlays(void);
765struct omap_overlay *omap_dss_get_overlay(int num);
766
Archit Taneja484dc402012-09-07 17:38:00 +0530767struct omap_dss_output *omap_dss_get_output(enum omap_dss_output_id id);
Archit Taneja6d71b922012-08-29 13:30:15 +0530768int omapdss_output_set_device(struct omap_dss_output *out,
769 struct omap_dss_device *dssdev);
770int omapdss_output_unset_device(struct omap_dss_output *out);
Archit Taneja484dc402012-09-07 17:38:00 +0530771
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200772void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
773 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200774int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
Grazvydas Ignotas4b6430f2012-03-15 20:00:23 +0200775void omapdss_default_get_timings(struct omap_dss_device *dssdev,
776 struct omap_video_timings *timings);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200777
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200778typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
779int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
780int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
781
Tomi Valkeinen348be692012-11-07 18:17:35 +0200782u32 dispc_read_irqstatus(void);
783void dispc_clear_irqstatus(u32 mask);
784u32 dispc_read_irqenable(void);
785void dispc_write_irqenable(u32 mask);
786
787int dispc_request_irq(irq_handler_t handler, void *dev_id);
788void dispc_free_irq(void *dev_id);
789
790int dispc_runtime_get(void);
791void dispc_runtime_put(void);
792
793void dispc_mgr_enable(enum omap_channel channel, bool enable);
794bool dispc_mgr_is_enabled(enum omap_channel channel);
795u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
796u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
797u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
798bool dispc_mgr_go_busy(enum omap_channel channel);
799void dispc_mgr_go(enum omap_channel channel);
800void dispc_mgr_set_lcd_config(enum omap_channel channel,
801 const struct dss_lcd_mgr_config *config);
802void dispc_mgr_set_timings(enum omap_channel channel,
803 const struct omap_video_timings *timings);
804void dispc_mgr_setup(enum omap_channel channel,
805 const struct omap_overlay_manager_info *info);
806
807int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
808 const struct omap_overlay_info *oi,
809 const struct omap_video_timings *timings,
810 int *x_predecim, int *y_predecim);
811
812int dispc_ovl_enable(enum omap_plane plane, bool enable);
813bool dispc_ovl_enabled(enum omap_plane plane);
814void dispc_ovl_set_channel_out(enum omap_plane plane,
815 enum omap_channel channel);
816int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
817 bool replication, const struct omap_video_timings *mgr_timings,
818 bool mem_to_mem);
819
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200820#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
821#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
822
Archit Taneja1ffefe72011-05-12 17:26:24 +0530823void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
824 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200825int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen777f05c2013-03-06 11:10:29 +0200826int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
827 const struct omap_dss_dsi_config *config);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200828
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200829int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200830 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530831int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
832int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
833void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300834int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
835 const struct omap_dsi_pin_config *pin_cfg);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200836
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200837int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300838void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300839 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200840
841int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
842void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac4991442012-08-08 14:28:54 +0530843void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
844 struct omap_video_timings *timings);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200845int dpi_check_timings(struct omap_dss_device *dssdev,
846 struct omap_video_timings *timings);
Archit Tanejac6b393d2012-07-06 15:30:52 +0530847void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200848
849int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
850void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac7833f72012-07-05 17:11:12 +0530851void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
852 struct omap_video_timings *timings);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530853void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200854
855int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
856void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja43eab862012-08-13 12:24:53 +0530857int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
858 void *data);
Archit Taneja475989b2012-08-13 15:28:15 +0530859int omap_rfbi_configure(struct omap_dss_device *dssdev);
Archit Taneja6ff9dd52012-08-13 15:12:10 +0530860void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
Archit Tanejab02875b2012-08-13 15:26:49 +0530861void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
862 int pixel_size);
Archit Taneja475989b2012-08-13 15:28:15 +0530863void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
864 int data_lines);
Archit Taneja6e883322012-08-13 22:23:29 +0530865void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
866 struct rfbi_timings *timings);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200867
Tomi Valkeinen8dd24912012-10-10 10:26:45 +0300868int omapdss_compat_init(void);
869void omapdss_compat_uninit(void);
870
Tomi Valkeinena97a9632012-10-24 13:52:40 +0300871struct dss_mgr_ops {
872 void (*start_update)(struct omap_overlay_manager *mgr);
873 int (*enable)(struct omap_overlay_manager *mgr);
874 void (*disable)(struct omap_overlay_manager *mgr);
875 void (*set_timings)(struct omap_overlay_manager *mgr,
876 const struct omap_video_timings *timings);
877 void (*set_lcd_config)(struct omap_overlay_manager *mgr,
878 const struct dss_lcd_mgr_config *config);
879 int (*register_framedone_handler)(struct omap_overlay_manager *mgr,
880 void (*handler)(void *), void *data);
881 void (*unregister_framedone_handler)(struct omap_overlay_manager *mgr,
882 void (*handler)(void *), void *data);
883};
884
885int dss_install_mgr_ops(const struct dss_mgr_ops *mgr_ops);
886void dss_uninstall_mgr_ops(void);
887
888void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
889 const struct omap_video_timings *timings);
890void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
891 const struct dss_lcd_mgr_config *config);
892int dss_mgr_enable(struct omap_overlay_manager *mgr);
893void dss_mgr_disable(struct omap_overlay_manager *mgr);
894void dss_mgr_start_update(struct omap_overlay_manager *mgr);
895int dss_mgr_register_framedone_handler(struct omap_overlay_manager *mgr,
896 void (*handler)(void *), void *data);
897void dss_mgr_unregister_framedone_handler(struct omap_overlay_manager *mgr,
898 void (*handler)(void *), void *data);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200899#endif