blob: f8638faaac9d44678bcc7693f4864346f15cef14 [file] [log] [blame]
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001/*
2 * Copyright (c) 2012-2015, The Linux Foundation. All rights reserved.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
Stephen Boyd987a9f12015-11-17 16:13:55 -080013#include <linux/bitmap.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060014#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
Josh Cartwright67b563f2014-02-12 13:44:25 -060018#include <linux/irqchip/chained_irq.h>
19#include <linux/irqdomain.h>
20#include <linux/irq.h>
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060021#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/of.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26#include <linux/spmi.h>
27
28/* PMIC Arbiter configuration registers */
29#define PMIC_ARB_VERSION 0x0000
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060030#define PMIC_ARB_VERSION_V2_MIN 0x20010000
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060031#define PMIC_ARB_INT_EN 0x0004
32
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060033/* PMIC Arbiter channel registers offsets */
34#define PMIC_ARB_CMD 0x00
35#define PMIC_ARB_CONFIG 0x04
36#define PMIC_ARB_STATUS 0x08
37#define PMIC_ARB_WDATA0 0x10
38#define PMIC_ARB_WDATA1 0x14
39#define PMIC_ARB_RDATA0 0x18
40#define PMIC_ARB_RDATA1 0x1C
41#define PMIC_ARB_REG_CHNL(N) (0x800 + 0x4 * (N))
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060042
43/* Mapping Table */
44#define SPMI_MAPPING_TABLE_REG(N) (0x0B00 + (4 * (N)))
45#define SPMI_MAPPING_BIT_INDEX(X) (((X) >> 18) & 0xF)
46#define SPMI_MAPPING_BIT_IS_0_FLAG(X) (((X) >> 17) & 0x1)
47#define SPMI_MAPPING_BIT_IS_0_RESULT(X) (((X) >> 9) & 0xFF)
48#define SPMI_MAPPING_BIT_IS_1_FLAG(X) (((X) >> 8) & 0x1)
49#define SPMI_MAPPING_BIT_IS_1_RESULT(X) (((X) >> 0) & 0xFF)
50
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060051#define SPMI_MAPPING_TABLE_TREE_DEPTH 16 /* Maximum of 16-bits */
Stephen Boyd987a9f12015-11-17 16:13:55 -080052#define PMIC_ARB_MAX_PPID BIT(12) /* PPID is 12bit */
53#define PMIC_ARB_CHAN_VALID BIT(15)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060054
55/* Ownership Table */
56#define SPMI_OWNERSHIP_TABLE_REG(N) (0x0700 + (4 * (N)))
57#define SPMI_OWNERSHIP_PERIPH2OWNER(X) ((X) & 0x7)
58
59/* Channel Status fields */
60enum pmic_arb_chnl_status {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +053061 PMIC_ARB_STATUS_DONE = BIT(0),
62 PMIC_ARB_STATUS_FAILURE = BIT(1),
63 PMIC_ARB_STATUS_DENIED = BIT(2),
64 PMIC_ARB_STATUS_DROPPED = BIT(3),
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060065};
66
67/* Command register fields */
68#define PMIC_ARB_CMD_MAX_BYTE_COUNT 8
69
70/* Command Opcodes */
71enum pmic_arb_cmd_op_code {
72 PMIC_ARB_OP_EXT_WRITEL = 0,
73 PMIC_ARB_OP_EXT_READL = 1,
74 PMIC_ARB_OP_EXT_WRITE = 2,
75 PMIC_ARB_OP_RESET = 3,
76 PMIC_ARB_OP_SLEEP = 4,
77 PMIC_ARB_OP_SHUTDOWN = 5,
78 PMIC_ARB_OP_WAKEUP = 6,
79 PMIC_ARB_OP_AUTHENTICATE = 7,
80 PMIC_ARB_OP_MSTR_READ = 8,
81 PMIC_ARB_OP_MSTR_WRITE = 9,
82 PMIC_ARB_OP_EXT_READ = 13,
83 PMIC_ARB_OP_WRITE = 14,
84 PMIC_ARB_OP_READ = 15,
85 PMIC_ARB_OP_ZERO_WRITE = 16,
86};
87
88/* Maximum number of support PMIC peripherals */
Stephen Boyd987a9f12015-11-17 16:13:55 -080089#define PMIC_ARB_MAX_PERIPHS 512
Kenneth Heitke39ae93e2014-02-12 13:44:24 -060090#define PMIC_ARB_TIMEOUT_US 100
91#define PMIC_ARB_MAX_TRANS_BYTES (8)
92
93#define PMIC_ARB_APID_MASK 0xFF
94#define PMIC_ARB_PPID_MASK 0xFFF
95
96/* interrupt enable bit */
97#define SPMI_PIC_ACC_ENABLE_BIT BIT(0)
98
Gilad Avidovd0c6ae42015-03-25 11:37:32 -060099struct pmic_arb_ver_ops;
100
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530101struct apid_data {
102 u16 ppid;
103 u8 owner;
104};
105
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600106/**
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530107 * spmi_pmic_arb - SPMI PMIC Arbiter object
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600108 *
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600109 * @rd_base: on v1 "core", on v2 "observer" register base off DT.
110 * @wr_base: on v1 "core", on v2 "chnls" register base off DT.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600111 * @intr: address of the SPMI interrupt control registers.
112 * @cnfg: address of the PMIC Arbiter configuration registers.
113 * @lock: lock to synchronize accesses.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600114 * @channel: execution environment channel to use for accesses.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600115 * @irq: PMIC ARB interrupt.
116 * @ee: the current Execution Environment
117 * @min_apid: minimum APID (used for bounding IRQ search)
118 * @max_apid: maximum APID
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530119 * @max_periph: maximum number of PMIC peripherals supported by HW.
Josh Cartwright67b563f2014-02-12 13:44:25 -0600120 * @mapping_table: in-memory copy of PPID -> APID mapping table.
121 * @domain: irq domain object for PMIC IRQ domain
122 * @spmic: SPMI controller object
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600123 * @ver_ops: version dependent operations.
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530124 * @ppid_to_apid in-memory copy of PPID -> channel (APID) mapping table.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600125 * v2 only.
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600126 */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530127struct spmi_pmic_arb {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600128 void __iomem *rd_base;
129 void __iomem *wr_base;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600130 void __iomem *intr;
131 void __iomem *cnfg;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800132 void __iomem *core;
133 resource_size_t core_size;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600134 raw_spinlock_t lock;
135 u8 channel;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600136 int irq;
137 u8 ee;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800138 u16 min_apid;
139 u16 max_apid;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530140 u16 max_periph;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800141 u32 *mapping_table;
142 DECLARE_BITMAP(mapping_table_valid, PMIC_ARB_MAX_PERIPHS);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600143 struct irq_domain *domain;
144 struct spmi_controller *spmic;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600145 const struct pmic_arb_ver_ops *ver_ops;
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530146 u16 *ppid_to_apid;
147 u16 last_apid;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530148 struct apid_data apid_data[PMIC_ARB_MAX_PERIPHS];
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600149};
150
151/**
152 * pmic_arb_ver: version dependent functionality.
153 *
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530154 * @mode: access rights to specified pmic peripheral.
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600155 * @non_data_cmd: on v1 issues an spmi non-data command.
156 * on v2 no HW support, returns -EOPNOTSUPP.
157 * @offset: on v1 offset of per-ee channel.
158 * on v2 offset of per-ee and per-ppid channel.
159 * @fmt_cmd: formats a GENI/SPMI command.
160 * @owner_acc_status: on v1 offset of PMIC_ARB_SPMI_PIC_OWNERm_ACC_STATUSn
161 * on v2 offset of SPMI_PIC_OWNERm_ACC_STATUSn.
162 * @acc_enable: on v1 offset of PMIC_ARB_SPMI_PIC_ACC_ENABLEn
163 * on v2 offset of SPMI_PIC_ACC_ENABLEn.
164 * @irq_status: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_STATUSn
165 * on v2 offset of SPMI_PIC_IRQ_STATUSn.
166 * @irq_clear: on v1 offset of PMIC_ARB_SPMI_PIC_IRQ_CLEARn
167 * on v2 offset of SPMI_PIC_IRQ_CLEARn.
168 */
169struct pmic_arb_ver_ops {
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530170 int (*ppid_to_apid)(struct spmi_pmic_arb *pa, u8 sid, u16 addr,
171 u8 *apid);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530172 int (*mode)(struct spmi_pmic_arb *dev, u8 sid, u16 addr,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530173 mode_t *mode);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600174 /* spmi commands (read_cmd, write_cmd, cmd) functionality */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530175 int (*offset)(struct spmi_pmic_arb *dev, u8 sid, u16 addr,
Stephen Boyd987a9f12015-11-17 16:13:55 -0800176 u32 *offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600177 u32 (*fmt_cmd)(u8 opc, u8 sid, u16 addr, u8 bc);
178 int (*non_data_cmd)(struct spmi_controller *ctrl, u8 opc, u8 sid);
179 /* Interrupts controller functionality (offset of PIC registers) */
180 u32 (*owner_acc_status)(u8 m, u8 n);
181 u32 (*acc_enable)(u8 n);
182 u32 (*irq_status)(u8 n);
183 u32 (*irq_clear)(u8 n);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600184};
185
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530186static inline void pmic_arb_base_write(struct spmi_pmic_arb *pa,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600187 u32 offset, u32 val)
188{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530189 writel_relaxed(val, pa->wr_base + offset);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600190}
191
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530192static inline void pmic_arb_set_rd_cmd(struct spmi_pmic_arb *pa,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600193 u32 offset, u32 val)
194{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530195 writel_relaxed(val, pa->rd_base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600196}
197
198/**
199 * pa_read_data: reads pmic-arb's register and copy 1..4 bytes to buf
200 * @bc: byte count -1. range: 0..3
201 * @reg: register's address
202 * @buf: output parameter, length must be bc + 1
203 */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530204static void pa_read_data(struct spmi_pmic_arb *pa, u8 *buf, u32 reg, u8 bc)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600205{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530206 u32 data = __raw_readl(pa->rd_base + reg);
207
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600208 memcpy(buf, &data, (bc & 3) + 1);
209}
210
211/**
212 * pa_write_data: write 1..4 bytes from buf to pmic-arb's register
213 * @bc: byte-count -1. range: 0..3.
214 * @reg: register's address.
215 * @buf: buffer to write. length must be bc + 1.
216 */
217static void
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530218pa_write_data(struct spmi_pmic_arb *pa, const u8 *buf, u32 reg, u8 bc)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600219{
220 u32 data = 0;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530221
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600222 memcpy(&data, buf, (bc & 3) + 1);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530223 pmic_arb_base_write(pa, reg, data);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600224}
225
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600226static int pmic_arb_wait_for_done(struct spmi_controller *ctrl,
227 void __iomem *base, u8 sid, u16 addr)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600228{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530229 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600230 u32 status = 0;
231 u32 timeout = PMIC_ARB_TIMEOUT_US;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800232 u32 offset;
233 int rc;
234
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530235 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800236 if (rc)
237 return rc;
238
239 offset += PMIC_ARB_STATUS;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600240
241 while (timeout--) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600242 status = readl_relaxed(base + offset);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600243
244 if (status & PMIC_ARB_STATUS_DONE) {
245 if (status & PMIC_ARB_STATUS_DENIED) {
246 dev_err(&ctrl->dev,
247 "%s: transaction denied (0x%x)\n",
248 __func__, status);
249 return -EPERM;
250 }
251
252 if (status & PMIC_ARB_STATUS_FAILURE) {
253 dev_err(&ctrl->dev,
254 "%s: transaction failed (0x%x)\n",
255 __func__, status);
256 return -EIO;
257 }
258
259 if (status & PMIC_ARB_STATUS_DROPPED) {
260 dev_err(&ctrl->dev,
261 "%s: transaction dropped (0x%x)\n",
262 __func__, status);
263 return -EIO;
264 }
265
266 return 0;
267 }
268 udelay(1);
269 }
270
271 dev_err(&ctrl->dev,
272 "%s: timeout, status 0x%x\n",
273 __func__, status);
274 return -ETIMEDOUT;
275}
276
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600277static int
278pmic_arb_non_data_cmd_v1(struct spmi_controller *ctrl, u8 opc, u8 sid)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600279{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530280 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600281 unsigned long flags;
282 u32 cmd;
283 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800284 u32 offset;
285
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530286 rc = pa->ver_ops->offset(pa, sid, 0, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800287 if (rc)
288 return rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600289
290 cmd = ((opc | 0x40) << 27) | ((sid & 0xf) << 20);
291
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530292 raw_spin_lock_irqsave(&pa->lock, flags);
293 pmic_arb_base_write(pa, offset + PMIC_ARB_CMD, cmd);
294 rc = pmic_arb_wait_for_done(ctrl, pa->wr_base, sid, 0);
295 raw_spin_unlock_irqrestore(&pa->lock, flags);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600296
297 return rc;
298}
299
300static int
301pmic_arb_non_data_cmd_v2(struct spmi_controller *ctrl, u8 opc, u8 sid)
302{
303 return -EOPNOTSUPP;
304}
305
306/* Non-data command */
307static int pmic_arb_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid)
308{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530309 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600310
311 dev_dbg(&ctrl->dev, "cmd op:0x%x sid:%d\n", opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600312
313 /* Check for valid non-data command */
314 if (opc < SPMI_CMD_RESET || opc > SPMI_CMD_WAKEUP)
315 return -EINVAL;
316
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530317 return pa->ver_ops->non_data_cmd(ctrl, opc, sid);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600318}
319
320static int pmic_arb_read_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
321 u16 addr, u8 *buf, size_t len)
322{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530323 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600324 unsigned long flags;
325 u8 bc = len - 1;
326 u32 cmd;
327 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800328 u32 offset;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530329 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800330
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530331 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800332 if (rc)
333 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600334
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530335 rc = pa->ver_ops->mode(pa, sid, addr, &mode);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530336 if (rc)
337 return rc;
338
339 if (!(mode & S_IRUSR)) {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530340 dev_err(&pa->spmic->dev,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530341 "error: impermissible read from peripheral sid:%d addr:0x%x\n",
342 sid, addr);
343 return -EPERM;
344 }
345
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600346 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
347 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600348 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600349 PMIC_ARB_MAX_TRANS_BYTES, len);
350 return -EINVAL;
351 }
352
353 /* Check the opcode */
354 if (opc >= 0x60 && opc <= 0x7F)
355 opc = PMIC_ARB_OP_READ;
356 else if (opc >= 0x20 && opc <= 0x2F)
357 opc = PMIC_ARB_OP_EXT_READ;
358 else if (opc >= 0x38 && opc <= 0x3F)
359 opc = PMIC_ARB_OP_EXT_READL;
360 else
361 return -EINVAL;
362
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530363 cmd = pa->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600364
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530365 raw_spin_lock_irqsave(&pa->lock, flags);
366 pmic_arb_set_rd_cmd(pa, offset + PMIC_ARB_CMD, cmd);
367 rc = pmic_arb_wait_for_done(ctrl, pa->rd_base, sid, addr);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600368 if (rc)
369 goto done;
370
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530371 pa_read_data(pa, buf, offset + PMIC_ARB_RDATA0,
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600372 min_t(u8, bc, 3));
373
374 if (bc > 3)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530375 pa_read_data(pa, buf + 4, offset + PMIC_ARB_RDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600376
377done:
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530378 raw_spin_unlock_irqrestore(&pa->lock, flags);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600379 return rc;
380}
381
382static int pmic_arb_write_cmd(struct spmi_controller *ctrl, u8 opc, u8 sid,
383 u16 addr, const u8 *buf, size_t len)
384{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530385 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600386 unsigned long flags;
387 u8 bc = len - 1;
388 u32 cmd;
389 int rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800390 u32 offset;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530391 mode_t mode;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800392
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530393 rc = pa->ver_ops->offset(pa, sid, addr, &offset);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800394 if (rc)
395 return rc;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600396
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530397 rc = pa->ver_ops->mode(pa, sid, addr, &mode);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530398 if (rc)
399 return rc;
400
401 if (!(mode & S_IWUSR)) {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530402 dev_err(&pa->spmic->dev,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530403 "error: impermissible write to peripheral sid:%d addr:0x%x\n",
404 sid, addr);
405 return -EPERM;
406 }
407
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600408 if (bc >= PMIC_ARB_MAX_TRANS_BYTES) {
409 dev_err(&ctrl->dev,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600410 "pmic-arb supports 1..%d bytes per trans, but:%zu requested",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600411 PMIC_ARB_MAX_TRANS_BYTES, len);
412 return -EINVAL;
413 }
414
415 /* Check the opcode */
416 if (opc >= 0x40 && opc <= 0x5F)
417 opc = PMIC_ARB_OP_WRITE;
418 else if (opc >= 0x00 && opc <= 0x0F)
419 opc = PMIC_ARB_OP_EXT_WRITE;
420 else if (opc >= 0x30 && opc <= 0x37)
421 opc = PMIC_ARB_OP_EXT_WRITEL;
Stephen Boyd9b769682015-08-28 12:31:10 -0700422 else if (opc >= 0x80)
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600423 opc = PMIC_ARB_OP_ZERO_WRITE;
424 else
425 return -EINVAL;
426
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530427 cmd = pa->ver_ops->fmt_cmd(opc, sid, addr, bc);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600428
429 /* Write data to FIFOs */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530430 raw_spin_lock_irqsave(&pa->lock, flags);
431 pa_write_data(pa, buf, offset + PMIC_ARB_WDATA0, min_t(u8, bc, 3));
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600432 if (bc > 3)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530433 pa_write_data(pa, buf + 4, offset + PMIC_ARB_WDATA1, bc - 4);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600434
435 /* Start the transaction */
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530436 pmic_arb_base_write(pa, offset + PMIC_ARB_CMD, cmd);
437 rc = pmic_arb_wait_for_done(ctrl, pa->wr_base, sid, addr);
438 raw_spin_unlock_irqrestore(&pa->lock, flags);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600439
440 return rc;
441}
442
Josh Cartwright67b563f2014-02-12 13:44:25 -0600443enum qpnpint_regs {
444 QPNPINT_REG_RT_STS = 0x10,
445 QPNPINT_REG_SET_TYPE = 0x11,
446 QPNPINT_REG_POLARITY_HIGH = 0x12,
447 QPNPINT_REG_POLARITY_LOW = 0x13,
448 QPNPINT_REG_LATCHED_CLR = 0x14,
449 QPNPINT_REG_EN_SET = 0x15,
450 QPNPINT_REG_EN_CLR = 0x16,
451 QPNPINT_REG_LATCHED_STS = 0x18,
452};
453
454struct spmi_pmic_arb_qpnpint_type {
455 u8 type; /* 1 -> edge */
456 u8 polarity_high;
457 u8 polarity_low;
458} __packed;
459
460/* Simplified accessor functions for irqchip callbacks */
461static void qpnpint_spmi_write(struct irq_data *d, u8 reg, void *buf,
462 size_t len)
463{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530464 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600465 u8 sid = d->hwirq >> 24;
466 u8 per = d->hwirq >> 16;
467
468 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
469 (per << 8) + reg, buf, len))
470 dev_err_ratelimited(&pa->spmic->dev,
471 "failed irqchip transaction on %x\n",
472 d->irq);
473}
474
475static void qpnpint_spmi_read(struct irq_data *d, u8 reg, void *buf, size_t len)
476{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530477 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600478 u8 sid = d->hwirq >> 24;
479 u8 per = d->hwirq >> 16;
480
481 if (pmic_arb_read_cmd(pa->spmic, SPMI_CMD_EXT_READL, sid,
482 (per << 8) + reg, buf, len))
483 dev_err_ratelimited(&pa->spmic->dev,
484 "failed irqchip transaction on %x\n",
485 d->irq);
486}
487
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530488static void cleanup_irq(struct spmi_pmic_arb *pa, u8 apid, int id)
489{
490 u16 ppid = pa->apid_data[apid].ppid;
491 u8 sid = ppid >> 8;
492 u8 per = ppid & 0xFF;
493 u8 irq_mask = BIT(id);
494
495 writel_relaxed(irq_mask, pa->intr + pa->ver_ops->irq_clear(apid));
496
497 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
498 (per << 8) + QPNPINT_REG_LATCHED_CLR, &irq_mask, 1))
499 dev_err_ratelimited(&pa->spmic->dev,
500 "failed to ack irq_mask = 0x%x for ppid = %x\n",
501 irq_mask, ppid);
502
503 if (pmic_arb_write_cmd(pa->spmic, SPMI_CMD_EXT_WRITEL, sid,
504 (per << 8) + QPNPINT_REG_EN_CLR, &irq_mask, 1))
505 dev_err_ratelimited(&pa->spmic->dev,
506 "failed to ack irq_mask = 0x%x for ppid = %x\n",
507 irq_mask, ppid);
508}
509
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530510static void periph_interrupt(struct spmi_pmic_arb *pa, u8 apid)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600511{
512 unsigned int irq;
513 u32 status;
514 int id;
515
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600516 status = readl_relaxed(pa->intr + pa->ver_ops->irq_status(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600517 while (status) {
518 id = ffs(status) - 1;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530519 status &= ~BIT(id);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600520 irq = irq_find_mapping(pa->domain,
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530521 pa->apid_data[apid].ppid << 16
Josh Cartwright67b563f2014-02-12 13:44:25 -0600522 | id << 8
523 | apid);
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530524 if (irq == 0) {
525 cleanup_irq(pa, apid, id);
526 continue;
527 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600528 generic_handle_irq(irq);
529 }
530}
531
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200532static void pmic_arb_chained_irq(struct irq_desc *desc)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600533{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530534 struct spmi_pmic_arb *pa = irq_desc_get_handler_data(desc);
Jiang Liu7fe88f32015-07-13 20:52:25 +0000535 struct irq_chip *chip = irq_desc_get_chip(desc);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600536 void __iomem *intr = pa->intr;
537 int first = pa->min_apid >> 5;
538 int last = pa->max_apid >> 5;
Abhijeet Dharmapurikar472eaf82017-05-10 19:55:39 +0530539 u32 status, enable;
540 int i, id, apid;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600541
542 chained_irq_enter(chip, desc);
543
544 for (i = first; i <= last; ++i) {
545 status = readl_relaxed(intr +
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600546 pa->ver_ops->owner_acc_status(pa->ee, i));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600547 while (status) {
548 id = ffs(status) - 1;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530549 status &= ~BIT(id);
Abhijeet Dharmapurikar472eaf82017-05-10 19:55:39 +0530550 apid = id + i * 32;
551 enable = readl_relaxed(intr +
552 pa->ver_ops->acc_enable(apid));
553 if (enable & SPMI_PIC_ACC_ENABLE_BIT)
554 periph_interrupt(pa, apid);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600555 }
556 }
557
558 chained_irq_exit(chip, desc);
559}
560
561static void qpnpint_irq_ack(struct irq_data *d)
562{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530563 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600564 u8 irq = d->hwirq >> 8;
565 u8 apid = d->hwirq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600566 u8 data;
567
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530568 writel_relaxed(BIT(irq), pa->intr + pa->ver_ops->irq_clear(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600569
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530570 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600571 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &data, 1);
572}
573
574static void qpnpint_irq_mask(struct irq_data *d)
575{
Josh Cartwright67b563f2014-02-12 13:44:25 -0600576 u8 irq = d->hwirq >> 8;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530577 u8 data = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600578
Josh Cartwright67b563f2014-02-12 13:44:25 -0600579 qpnpint_spmi_write(d, QPNPINT_REG_EN_CLR, &data, 1);
580}
581
582static void qpnpint_irq_unmask(struct irq_data *d)
583{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530584 struct spmi_pmic_arb *pa = irq_data_get_irq_chip_data(d);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600585 u8 irq = d->hwirq >> 8;
586 u8 apid = d->hwirq;
Abhijeet Dharmapurikarcee0fad2017-05-10 19:55:37 +0530587 u8 buf[2];
Josh Cartwright67b563f2014-02-12 13:44:25 -0600588
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530589 writel_relaxed(SPMI_PIC_ACC_ENABLE_BIT,
590 pa->intr + pa->ver_ops->acc_enable(apid));
Josh Cartwright67b563f2014-02-12 13:44:25 -0600591
Abhijeet Dharmapurikarcee0fad2017-05-10 19:55:37 +0530592 qpnpint_spmi_read(d, QPNPINT_REG_EN_SET, &buf[0], 1);
593 if (!(buf[0] & BIT(irq))) {
594 /*
595 * Since the interrupt is currently disabled, write to both the
596 * LATCHED_CLR and EN_SET registers so that a spurious interrupt
597 * cannot be triggered when the interrupt is enabled
598 */
599 buf[0] = BIT(irq);
600 buf[1] = BIT(irq);
601 qpnpint_spmi_write(d, QPNPINT_REG_LATCHED_CLR, &buf, 2);
602 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600603}
604
Josh Cartwright67b563f2014-02-12 13:44:25 -0600605static int qpnpint_irq_set_type(struct irq_data *d, unsigned int flow_type)
606{
607 struct spmi_pmic_arb_qpnpint_type type;
608 u8 irq = d->hwirq >> 8;
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530609 u8 bit_mask_irq = BIT(irq);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600610
611 qpnpint_spmi_read(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
612
613 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530614 type.type |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600615 if (flow_type & IRQF_TRIGGER_RISING)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530616 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600617 if (flow_type & IRQF_TRIGGER_FALLING)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530618 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600619 } else {
620 if ((flow_type & (IRQF_TRIGGER_HIGH)) &&
621 (flow_type & (IRQF_TRIGGER_LOW)))
622 return -EINVAL;
623
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530624 type.type &= ~bit_mask_irq; /* level trig */
Josh Cartwright67b563f2014-02-12 13:44:25 -0600625 if (flow_type & IRQF_TRIGGER_HIGH)
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530626 type.polarity_high |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600627 else
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530628 type.polarity_low |= bit_mask_irq;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600629 }
630
631 qpnpint_spmi_write(d, QPNPINT_REG_SET_TYPE, &type, sizeof(type));
Abhijeet Dharmapurikar5f9b2ea2017-05-10 19:55:38 +0530632
633 if (flow_type & IRQ_TYPE_EDGE_BOTH)
634 irq_set_handler_locked(d, handle_edge_irq);
635 else
636 irq_set_handler_locked(d, handle_level_irq);
637
Josh Cartwright67b563f2014-02-12 13:44:25 -0600638 return 0;
639}
640
Courtney Cavin60be4232015-07-30 10:53:54 -0700641static int qpnpint_get_irqchip_state(struct irq_data *d,
642 enum irqchip_irq_state which,
643 bool *state)
644{
645 u8 irq = d->hwirq >> 8;
646 u8 status = 0;
647
648 if (which != IRQCHIP_STATE_LINE_LEVEL)
649 return -EINVAL;
650
651 qpnpint_spmi_read(d, QPNPINT_REG_RT_STS, &status, 1);
652 *state = !!(status & BIT(irq));
653
654 return 0;
655}
656
Josh Cartwright67b563f2014-02-12 13:44:25 -0600657static struct irq_chip pmic_arb_irqchip = {
658 .name = "pmic_arb",
Josh Cartwright67b563f2014-02-12 13:44:25 -0600659 .irq_ack = qpnpint_irq_ack,
660 .irq_mask = qpnpint_irq_mask,
661 .irq_unmask = qpnpint_irq_unmask,
662 .irq_set_type = qpnpint_irq_set_type,
Courtney Cavin60be4232015-07-30 10:53:54 -0700663 .irq_get_irqchip_state = qpnpint_get_irqchip_state,
Josh Cartwright67b563f2014-02-12 13:44:25 -0600664 .flags = IRQCHIP_MASK_ON_SUSPEND
665 | IRQCHIP_SKIP_SET_WAKE,
666};
667
Josh Cartwright67b563f2014-02-12 13:44:25 -0600668static int qpnpint_irq_domain_dt_translate(struct irq_domain *d,
669 struct device_node *controller,
670 const u32 *intspec,
671 unsigned int intsize,
672 unsigned long *out_hwirq,
673 unsigned int *out_type)
674{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530675 struct spmi_pmic_arb *pa = d->host_data;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530676 int rc;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600677 u8 apid;
678
679 dev_dbg(&pa->spmic->dev,
680 "intspec[0] 0x%1x intspec[1] 0x%02x intspec[2] 0x%02x\n",
681 intspec[0], intspec[1], intspec[2]);
682
Marc Zyngier5d4c9bc2015-10-13 12:51:29 +0100683 if (irq_domain_get_of_node(d) != controller)
Josh Cartwright67b563f2014-02-12 13:44:25 -0600684 return -EINVAL;
685 if (intsize != 4)
686 return -EINVAL;
687 if (intspec[0] > 0xF || intspec[1] > 0xFF || intspec[2] > 0x7)
688 return -EINVAL;
689
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530690 rc = pa->ver_ops->ppid_to_apid(pa, intspec[0],
691 (intspec[1] << 8), &apid);
692 if (rc < 0) {
693 dev_err(&pa->spmic->dev,
694 "failed to xlate sid = 0x%x, periph = 0x%x, irq = %x rc = %d\n",
695 intspec[0], intspec[1], intspec[2], rc);
696 return rc;
697 }
Josh Cartwright67b563f2014-02-12 13:44:25 -0600698
699 /* Keep track of {max,min}_apid for bounding search during interrupt */
700 if (apid > pa->max_apid)
701 pa->max_apid = apid;
702 if (apid < pa->min_apid)
703 pa->min_apid = apid;
704
Abhijeet Dharmapurikarf6dda8e2017-05-10 19:55:36 +0530705 *out_hwirq = (intspec[0] & 0xF) << 24
706 | (intspec[1] & 0xFF) << 16
707 | (intspec[2] & 0x7) << 8
Josh Cartwright67b563f2014-02-12 13:44:25 -0600708 | apid;
709 *out_type = intspec[3] & IRQ_TYPE_SENSE_MASK;
710
711 dev_dbg(&pa->spmic->dev, "out_hwirq = %lu\n", *out_hwirq);
712
713 return 0;
714}
715
716static int qpnpint_irq_domain_map(struct irq_domain *d,
717 unsigned int virq,
718 irq_hw_number_t hwirq)
719{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530720 struct spmi_pmic_arb *pa = d->host_data;
Josh Cartwright67b563f2014-02-12 13:44:25 -0600721
722 dev_dbg(&pa->spmic->dev, "virq = %u, hwirq = %lu\n", virq, hwirq);
723
724 irq_set_chip_and_handler(virq, &pmic_arb_irqchip, handle_level_irq);
725 irq_set_chip_data(virq, d->host_data);
726 irq_set_noprobe(virq);
727 return 0;
728}
729
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530730static int
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530731pmic_arb_ppid_to_apid_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u8 *apid)
732{
733 u16 ppid = sid << 8 | ((addr >> 8) & 0xFF);
734 u32 *mapping_table = pa->mapping_table;
735 int index = 0, i;
736 u16 apid_valid;
737 u32 data;
738
739 apid_valid = pa->ppid_to_apid[ppid];
740 if (apid_valid & PMIC_ARB_CHAN_VALID) {
741 *apid = (apid_valid & ~PMIC_ARB_CHAN_VALID);
742 return 0;
743 }
744
745 for (i = 0; i < SPMI_MAPPING_TABLE_TREE_DEPTH; ++i) {
746 if (!test_and_set_bit(index, pa->mapping_table_valid))
747 mapping_table[index] = readl_relaxed(pa->cnfg +
748 SPMI_MAPPING_TABLE_REG(index));
749
750 data = mapping_table[index];
751
752 if (ppid & BIT(SPMI_MAPPING_BIT_INDEX(data))) {
753 if (SPMI_MAPPING_BIT_IS_1_FLAG(data)) {
754 index = SPMI_MAPPING_BIT_IS_1_RESULT(data);
755 } else {
756 *apid = SPMI_MAPPING_BIT_IS_1_RESULT(data);
757 pa->ppid_to_apid[ppid]
758 = *apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530759 pa->apid_data[*apid].ppid = ppid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530760 return 0;
761 }
762 } else {
763 if (SPMI_MAPPING_BIT_IS_0_FLAG(data)) {
764 index = SPMI_MAPPING_BIT_IS_0_RESULT(data);
765 } else {
766 *apid = SPMI_MAPPING_BIT_IS_0_RESULT(data);
767 pa->ppid_to_apid[ppid]
768 = *apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530769 pa->apid_data[*apid].ppid = ppid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530770 return 0;
771 }
772 }
773 }
774
775 return -ENODEV;
776}
777
778static int
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530779pmic_arb_mode_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, mode_t *mode)
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530780{
781 *mode = S_IRUSR | S_IWUSR;
782 return 0;
783}
784
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600785/* v1 offset per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800786static int
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530787pmic_arb_offset_v1(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600788{
Stephen Boyd987a9f12015-11-17 16:13:55 -0800789 *offset = 0x800 + 0x80 * pa->channel;
790 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600791}
792
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530793static u16 pmic_arb_find_apid(struct spmi_pmic_arb *pa, u16 ppid)
Stephen Boyd987a9f12015-11-17 16:13:55 -0800794{
795 u32 regval, offset;
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530796 u16 apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800797 u16 id;
798
799 /*
800 * PMIC_ARB_REG_CHNL is a table in HW mapping channel to ppid.
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530801 * ppid_to_apid is an in-memory invert of that table.
Stephen Boyd987a9f12015-11-17 16:13:55 -0800802 */
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530803 for (apid = pa->last_apid; apid < pa->max_periph; apid++) {
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530804 regval = readl_relaxed(pa->cnfg +
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530805 SPMI_OWNERSHIP_TABLE_REG(apid));
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530806 pa->apid_data[apid].owner = SPMI_OWNERSHIP_PERIPH2OWNER(regval);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530807
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530808 offset = PMIC_ARB_REG_CHNL(apid);
Stephen Boyd987a9f12015-11-17 16:13:55 -0800809 if (offset >= pa->core_size)
810 break;
811
812 regval = readl_relaxed(pa->core + offset);
813 if (!regval)
814 continue;
815
816 id = (regval >> 8) & PMIC_ARB_PPID_MASK;
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530817 pa->ppid_to_apid[id] = apid | PMIC_ARB_CHAN_VALID;
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530818 pa->apid_data[apid].ppid = id;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800819 if (id == ppid) {
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530820 apid |= PMIC_ARB_CHAN_VALID;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800821 break;
822 }
823 }
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530824 pa->last_apid = apid & ~PMIC_ARB_CHAN_VALID;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800825
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530826 return apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800827}
828
829
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530830static int
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530831pmic_arb_ppid_to_apid_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u8 *apid)
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530832{
833 u16 ppid = (sid << 8) | (addr >> 8);
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530834 u16 apid_valid;
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530835
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530836 apid_valid = pa->ppid_to_apid[ppid];
837 if (!(apid_valid & PMIC_ARB_CHAN_VALID))
838 apid_valid = pmic_arb_find_apid(pa, ppid);
839 if (!(apid_valid & PMIC_ARB_CHAN_VALID))
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530840 return -ENODEV;
841
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530842 *apid = (apid_valid & ~PMIC_ARB_CHAN_VALID);
843 return 0;
844}
845
846static int
847pmic_arb_mode_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, mode_t *mode)
848{
849 u8 apid;
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530850 int rc;
851
852 rc = pmic_arb_ppid_to_apid_v2(pa, sid, addr, &apid);
853 if (rc < 0)
854 return rc;
855
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530856 *mode = 0;
857 *mode |= S_IRUSR;
858
Abhijeet Dharmapurikar6bc546e2017-05-10 19:55:35 +0530859 if (pa->ee == pa->apid_data[apid].owner)
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530860 *mode |= S_IWUSR;
861 return 0;
862}
863
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530864/* v2 offset per ppid and per ee */
Stephen Boyd987a9f12015-11-17 16:13:55 -0800865static int
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530866pmic_arb_offset_v2(struct spmi_pmic_arb *pa, u8 sid, u16 addr, u32 *offset)
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600867{
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530868 u8 apid;
869 int rc;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600870
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530871 rc = pmic_arb_ppid_to_apid_v2(pa, sid, addr, &apid);
872 if (rc < 0)
873 return rc;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800874
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +0530875 *offset = 0x1000 * pa->ee + 0x8000 * apid;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800876 return 0;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600877}
878
879static u32 pmic_arb_fmt_cmd_v1(u8 opc, u8 sid, u16 addr, u8 bc)
880{
881 return (opc << 27) | ((sid & 0xf) << 20) | (addr << 4) | (bc & 0x7);
882}
883
884static u32 pmic_arb_fmt_cmd_v2(u8 opc, u8 sid, u16 addr, u8 bc)
885{
886 return (opc << 27) | ((addr & 0xff) << 4) | (bc & 0x7);
887}
888
889static u32 pmic_arb_owner_acc_status_v1(u8 m, u8 n)
890{
891 return 0x20 * m + 0x4 * n;
892}
893
894static u32 pmic_arb_owner_acc_status_v2(u8 m, u8 n)
895{
896 return 0x100000 + 0x1000 * m + 0x4 * n;
897}
898
899static u32 pmic_arb_acc_enable_v1(u8 n)
900{
901 return 0x200 + 0x4 * n;
902}
903
904static u32 pmic_arb_acc_enable_v2(u8 n)
905{
906 return 0x1000 * n;
907}
908
909static u32 pmic_arb_irq_status_v1(u8 n)
910{
911 return 0x600 + 0x4 * n;
912}
913
914static u32 pmic_arb_irq_status_v2(u8 n)
915{
916 return 0x4 + 0x1000 * n;
917}
918
919static u32 pmic_arb_irq_clear_v1(u8 n)
920{
921 return 0xA00 + 0x4 * n;
922}
923
924static u32 pmic_arb_irq_clear_v2(u8 n)
925{
926 return 0x8 + 0x1000 * n;
927}
928
929static const struct pmic_arb_ver_ops pmic_arb_v1 = {
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530930 .ppid_to_apid = pmic_arb_ppid_to_apid_v1,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530931 .mode = pmic_arb_mode_v1,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600932 .non_data_cmd = pmic_arb_non_data_cmd_v1,
933 .offset = pmic_arb_offset_v1,
934 .fmt_cmd = pmic_arb_fmt_cmd_v1,
935 .owner_acc_status = pmic_arb_owner_acc_status_v1,
936 .acc_enable = pmic_arb_acc_enable_v1,
937 .irq_status = pmic_arb_irq_status_v1,
938 .irq_clear = pmic_arb_irq_clear_v1,
939};
940
941static const struct pmic_arb_ver_ops pmic_arb_v2 = {
Abhijeet Dharmapurikar7f1d4e52017-05-10 19:55:34 +0530942 .ppid_to_apid = pmic_arb_ppid_to_apid_v2,
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530943 .mode = pmic_arb_mode_v2,
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600944 .non_data_cmd = pmic_arb_non_data_cmd_v2,
945 .offset = pmic_arb_offset_v2,
946 .fmt_cmd = pmic_arb_fmt_cmd_v2,
947 .owner_acc_status = pmic_arb_owner_acc_status_v2,
948 .acc_enable = pmic_arb_acc_enable_v2,
949 .irq_status = pmic_arb_irq_status_v2,
950 .irq_clear = pmic_arb_irq_clear_v2,
951};
952
Josh Cartwright67b563f2014-02-12 13:44:25 -0600953static const struct irq_domain_ops pmic_arb_irq_domain_ops = {
954 .map = qpnpint_irq_domain_map,
955 .xlate = qpnpint_irq_domain_dt_translate,
956};
957
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600958static int spmi_pmic_arb_probe(struct platform_device *pdev)
959{
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +0530960 struct spmi_pmic_arb *pa;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600961 struct spmi_controller *ctrl;
962 struct resource *res;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600963 void __iomem *core;
964 u32 channel, ee, hw_ver;
Stephen Boyd987a9f12015-11-17 16:13:55 -0800965 int err;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600966 bool is_v1;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600967
968 ctrl = spmi_controller_alloc(&pdev->dev, sizeof(*pa));
969 if (!ctrl)
970 return -ENOMEM;
971
972 pa = spmi_controller_get_drvdata(ctrl);
Josh Cartwright67b563f2014-02-12 13:44:25 -0600973 pa->spmic = ctrl;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600974
975 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "core");
Stephen Boyd987a9f12015-11-17 16:13:55 -0800976 pa->core_size = resource_size(res);
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +0530977 if (pa->core_size <= 0x800) {
978 dev_err(&pdev->dev, "core_size is smaller than 0x800. Failing Probe\n");
979 err = -EINVAL;
980 goto err_put_ctrl;
981 }
982
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600983 core = devm_ioremap_resource(&ctrl->dev, res);
984 if (IS_ERR(core)) {
985 err = PTR_ERR(core);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -0600986 goto err_put_ctrl;
987 }
988
Gilad Avidovd0c6ae42015-03-25 11:37:32 -0600989 hw_ver = readl_relaxed(core + PMIC_ARB_VERSION);
990 is_v1 = (hw_ver < PMIC_ARB_VERSION_V2_MIN);
991
992 dev_info(&ctrl->dev, "PMIC Arb Version-%d (0x%x)\n", (is_v1 ? 1 : 2),
993 hw_ver);
994
995 if (is_v1) {
996 pa->ver_ops = &pmic_arb_v1;
997 pa->wr_base = core;
998 pa->rd_base = core;
999 } else {
Stephen Boyd987a9f12015-11-17 16:13:55 -08001000 pa->core = core;
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001001 pa->ver_ops = &pmic_arb_v2;
1002
Abhijeet Dharmapurikar57102ad2017-05-10 19:55:31 +05301003 /* the apid to ppid table starts at PMIC_ARB_REG_CHNL(0) */
1004 pa->max_periph = (pa->core_size - PMIC_ARB_REG_CHNL(0)) / 4;
1005
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001006 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1007 "obsrvr");
1008 pa->rd_base = devm_ioremap_resource(&ctrl->dev, res);
1009 if (IS_ERR(pa->rd_base)) {
1010 err = PTR_ERR(pa->rd_base);
1011 goto err_put_ctrl;
1012 }
1013
1014 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
1015 "chnls");
1016 pa->wr_base = devm_ioremap_resource(&ctrl->dev, res);
1017 if (IS_ERR(pa->wr_base)) {
1018 err = PTR_ERR(pa->wr_base);
1019 goto err_put_ctrl;
1020 }
1021
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +05301022 pa->ppid_to_apid = devm_kcalloc(&ctrl->dev,
Stephen Boyd987a9f12015-11-17 16:13:55 -08001023 PMIC_ARB_MAX_PPID,
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +05301024 sizeof(*pa->ppid_to_apid),
Stephen Boyd987a9f12015-11-17 16:13:55 -08001025 GFP_KERNEL);
Abhijeet Dharmapurikar1ef1ce42017-05-10 19:55:33 +05301026 if (!pa->ppid_to_apid) {
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001027 err = -ENOMEM;
1028 goto err_put_ctrl;
1029 }
Gilad Avidovd0c6ae42015-03-25 11:37:32 -06001030 }
1031
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001032 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "intr");
1033 pa->intr = devm_ioremap_resource(&ctrl->dev, res);
1034 if (IS_ERR(pa->intr)) {
1035 err = PTR_ERR(pa->intr);
1036 goto err_put_ctrl;
1037 }
1038
1039 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "cnfg");
1040 pa->cnfg = devm_ioremap_resource(&ctrl->dev, res);
1041 if (IS_ERR(pa->cnfg)) {
1042 err = PTR_ERR(pa->cnfg);
1043 goto err_put_ctrl;
1044 }
1045
Josh Cartwright67b563f2014-02-12 13:44:25 -06001046 pa->irq = platform_get_irq_byname(pdev, "periph_irq");
1047 if (pa->irq < 0) {
1048 err = pa->irq;
1049 goto err_put_ctrl;
1050 }
1051
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001052 err = of_property_read_u32(pdev->dev.of_node, "qcom,channel", &channel);
1053 if (err) {
1054 dev_err(&pdev->dev, "channel unspecified.\n");
1055 goto err_put_ctrl;
1056 }
1057
1058 if (channel > 5) {
1059 dev_err(&pdev->dev, "invalid channel (%u) specified.\n",
1060 channel);
Christophe JAILLETe98cc182016-09-26 22:24:46 +02001061 err = -EINVAL;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001062 goto err_put_ctrl;
1063 }
1064
1065 pa->channel = channel;
1066
Josh Cartwright67b563f2014-02-12 13:44:25 -06001067 err = of_property_read_u32(pdev->dev.of_node, "qcom,ee", &ee);
1068 if (err) {
1069 dev_err(&pdev->dev, "EE unspecified.\n");
1070 goto err_put_ctrl;
1071 }
1072
1073 if (ee > 5) {
1074 dev_err(&pdev->dev, "invalid EE (%u) specified\n", ee);
1075 err = -EINVAL;
1076 goto err_put_ctrl;
1077 }
1078
1079 pa->ee = ee;
1080
Stephen Boyd987a9f12015-11-17 16:13:55 -08001081 pa->mapping_table = devm_kcalloc(&ctrl->dev, PMIC_ARB_MAX_PERIPHS - 1,
1082 sizeof(*pa->mapping_table), GFP_KERNEL);
1083 if (!pa->mapping_table) {
1084 err = -ENOMEM;
1085 goto err_put_ctrl;
1086 }
Josh Cartwright67b563f2014-02-12 13:44:25 -06001087
1088 /* Initialize max_apid/min_apid to the opposite bounds, during
1089 * the irq domain translation, we are sure to update these */
1090 pa->max_apid = 0;
1091 pa->min_apid = PMIC_ARB_MAX_PERIPHS - 1;
1092
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001093 platform_set_drvdata(pdev, ctrl);
1094 raw_spin_lock_init(&pa->lock);
1095
1096 ctrl->cmd = pmic_arb_cmd;
1097 ctrl->read_cmd = pmic_arb_read_cmd;
1098 ctrl->write_cmd = pmic_arb_write_cmd;
1099
Josh Cartwright67b563f2014-02-12 13:44:25 -06001100 dev_dbg(&pdev->dev, "adding irq domain\n");
1101 pa->domain = irq_domain_add_tree(pdev->dev.of_node,
1102 &pmic_arb_irq_domain_ops, pa);
1103 if (!pa->domain) {
1104 dev_err(&pdev->dev, "unable to create irq_domain\n");
1105 err = -ENOMEM;
1106 goto err_put_ctrl;
1107 }
1108
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001109 irq_set_chained_handler_and_data(pa->irq, pmic_arb_chained_irq, pa);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001110
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001111 err = spmi_controller_add(ctrl);
1112 if (err)
Josh Cartwright67b563f2014-02-12 13:44:25 -06001113 goto err_domain_remove;
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001114
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001115 return 0;
1116
Josh Cartwright67b563f2014-02-12 13:44:25 -06001117err_domain_remove:
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001118 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001119 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001120err_put_ctrl:
1121 spmi_controller_put(ctrl);
1122 return err;
1123}
1124
1125static int spmi_pmic_arb_remove(struct platform_device *pdev)
1126{
1127 struct spmi_controller *ctrl = platform_get_drvdata(pdev);
Abhijeet Dharmapurikar111a10b2017-05-10 19:55:32 +05301128 struct spmi_pmic_arb *pa = spmi_controller_get_drvdata(ctrl);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001129 spmi_controller_remove(ctrl);
Thomas Gleixnerfb68ba62015-07-13 20:52:24 +00001130 irq_set_chained_handler_and_data(pa->irq, NULL, NULL);
Josh Cartwright67b563f2014-02-12 13:44:25 -06001131 irq_domain_remove(pa->domain);
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001132 spmi_controller_put(ctrl);
1133 return 0;
1134}
1135
1136static const struct of_device_id spmi_pmic_arb_match_table[] = {
1137 { .compatible = "qcom,spmi-pmic-arb", },
1138 {},
1139};
1140MODULE_DEVICE_TABLE(of, spmi_pmic_arb_match_table);
1141
1142static struct platform_driver spmi_pmic_arb_driver = {
1143 .probe = spmi_pmic_arb_probe,
1144 .remove = spmi_pmic_arb_remove,
1145 .driver = {
1146 .name = "spmi_pmic_arb",
Kenneth Heitke39ae93e2014-02-12 13:44:24 -06001147 .of_match_table = spmi_pmic_arb_match_table,
1148 },
1149};
1150module_platform_driver(spmi_pmic_arb_driver);
1151
1152MODULE_LICENSE("GPL v2");
1153MODULE_ALIAS("platform:spmi_pmic_arb");