blob: 89e53ebe36e909daf692bda5416c9f261ac92035 [file] [log] [blame]
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +03001/*
2 * linux/drivers/video/omap2/dss/sdi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "SDI"
21
22#include <linux/kernel.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030023#include <linux/delay.h>
24#include <linux/err.h>
Roger Quadros508886c2010-03-17 13:35:21 +010025#include <linux/regulator/consumer.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040026#include <linux/export.h>
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +020027#include <linux/platform_device.h>
Tomi Valkeinen13b1ba72012-09-28 10:03:03 +030028#include <linux/string.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030029
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030030#include <video/omapdss.h>
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030031#include "dss.h"
32
33static struct {
Tomi Valkeinen46c4b642013-03-19 13:46:40 +020034 struct platform_device *pdev;
35
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030036 bool update_enabled;
Roger Quadros508886c2010-03-17 13:35:21 +010037 struct regulator *vdds_sdi_reg;
Archit Taneja37a57992012-06-29 14:33:18 +053038
39 struct dss_lcd_mgr_config mgr_config;
Archit Taneja9b4a5712012-08-08 16:56:06 +053040 struct omap_video_timings timings;
Archit Taneja889b4fd2012-07-20 17:18:49 +053041 int datapairs;
Archit Taneja81b87f52012-09-26 16:30:49 +053042
43 struct omap_dss_output output;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +030044} sdi;
45
Tomi Valkeinen36816fa2013-03-05 17:06:26 +020046struct sdi_clk_calc_ctx {
47 unsigned long pck_min, pck_max;
48
49 struct dss_clock_info dss_cinfo;
50 struct dispc_clock_info dispc_cinfo;
51};
52
53static bool dpi_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
54 unsigned long pck, void *data)
55{
56 struct sdi_clk_calc_ctx *ctx = data;
57
58 ctx->dispc_cinfo.lck_div = lckd;
59 ctx->dispc_cinfo.pck_div = pckd;
60 ctx->dispc_cinfo.lck = lck;
61 ctx->dispc_cinfo.pck = pck;
62
63 return true;
64}
65
66static bool dpi_calc_dss_cb(int fckd, unsigned long fck, void *data)
67{
68 struct sdi_clk_calc_ctx *ctx = data;
69
70 ctx->dss_cinfo.fck = fck;
71 ctx->dss_cinfo.fck_div = fckd;
72
73 return dispc_div_calc(fck, ctx->pck_min, ctx->pck_max,
74 dpi_calc_dispc_cb, ctx);
75}
76
77static int sdi_calc_clock_div(unsigned long pclk,
78 struct dss_clock_info *dss_cinfo,
79 struct dispc_clock_info *dispc_cinfo)
80{
81 int i;
82 struct sdi_clk_calc_ctx ctx;
83
84 /*
85 * DSS fclk gives us very few possibilities, so finding a good pixel
86 * clock may not be possible. We try multiple times to find the clock,
87 * each time widening the pixel clock range we look for, up to
88 * +/- 1MHz.
89 */
90
91 for (i = 0; i < 10; ++i) {
92 bool ok;
93
94 memset(&ctx, 0, sizeof(ctx));
95 if (pclk > 1000 * i * i * i)
96 ctx.pck_min = max(pclk - 1000 * i * i * i, 0lu);
97 else
98 ctx.pck_min = 0;
99 ctx.pck_max = pclk + 1000 * i * i * i;
100
101 ok = dss_div_calc(ctx.pck_min, dpi_calc_dss_cb, &ctx);
102 if (ok) {
103 *dss_cinfo = ctx.dss_cinfo;
104 *dispc_cinfo = ctx.dispc_cinfo;
105 return 0;
106 }
107 }
108
109 return -EINVAL;
110}
111
Archit Taneja37a57992012-06-29 14:33:18 +0530112static void sdi_config_lcd_manager(struct omap_dss_device *dssdev)
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000113{
Archit Taneja7d6069e2012-09-04 11:49:30 +0530114 struct omap_overlay_manager *mgr = dssdev->output->manager;
115
Archit Taneja37a57992012-06-29 14:33:18 +0530116 sdi.mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
117
118 sdi.mgr_config.stallmode = false;
119 sdi.mgr_config.fifohandcheck = false;
120
121 sdi.mgr_config.video_port_width = 24;
122 sdi.mgr_config.lcden_sig_polarity = 1;
123
Archit Taneja7d6069e2012-09-04 11:49:30 +0530124 dss_mgr_set_lcd_config(mgr, &sdi.mgr_config);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300125}
126
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200127int omapdss_sdi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300128{
Archit Taneja7d6069e2012-09-04 11:49:30 +0530129 struct omap_dss_output *out = dssdev->output;
Archit Taneja9b4a5712012-08-08 16:56:06 +0530130 struct omap_video_timings *t = &sdi.timings;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300131 struct dss_clock_info dss_cinfo;
132 struct dispc_clock_info dispc_cinfo;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300133 unsigned long pck;
134 int r;
135
Archit Taneja7d6069e2012-09-04 11:49:30 +0530136 if (out == NULL || out->manager == NULL) {
137 DSSERR("failed to enable display: no output/manager\n");
Tomi Valkeinen05e1d602011-06-23 16:38:21 +0300138 return -ENODEV;
139 }
140
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300141 r = omap_dss_start_device(dssdev);
142 if (r) {
143 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300144 goto err_start_dev;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300145 }
146
Roger Quadros508886c2010-03-17 13:35:21 +0100147 r = regulator_enable(sdi.vdds_sdi_reg);
148 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300149 goto err_reg_enable;
Roger Quadros508886c2010-03-17 13:35:21 +0100150
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300151 r = dispc_runtime_get();
152 if (r)
153 goto err_get_dispc;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300154
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300155 /* 15.5.9.1.2 */
Archit Taneja9b4a5712012-08-08 16:56:06 +0530156 t->data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
157 t->sync_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530158
Tomi Valkeinen36816fa2013-03-05 17:06:26 +0200159 r = sdi_calc_clock_div(t->pixel_clock * 1000, &dss_cinfo, &dispc_cinfo);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300160 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300161 goto err_calc_clock_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300162
Archit Taneja37a57992012-06-29 14:33:18 +0530163 sdi.mgr_config.clock_info = dispc_cinfo;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300164
Archit Taneja37a57992012-06-29 14:33:18 +0530165 pck = dss_cinfo.fck / dispc_cinfo.lck_div / dispc_cinfo.pck_div / 1000;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300166
167 if (pck != t->pixel_clock) {
168 DSSWARN("Could not find exact pixel clock. Requested %d kHz, "
169 "got %lu kHz\n",
170 t->pixel_clock, pck);
171
172 t->pixel_clock = pck;
173 }
174
175
Archit Taneja7d6069e2012-09-04 11:49:30 +0530176 dss_mgr_set_timings(out->manager, t);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300177
178 r = dss_set_clock_div(&dss_cinfo);
179 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300180 goto err_set_dss_clock_div;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300181
Archit Taneja37a57992012-06-29 14:33:18 +0530182 sdi_config_lcd_manager(dssdev);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300183
Tomi Valkeinen35d67862012-08-21 09:09:47 +0300184 /*
185 * LCLK and PCLK divisors are located in shadow registers, and we
186 * normally write them to DISPC registers when enabling the output.
187 * However, SDI uses pck-free as source clock for its PLL, and pck-free
188 * is affected by the divisors. And as we need the PLL before enabling
189 * the output, we need to write the divisors early.
190 *
191 * It seems just writing to the DISPC register is enough, and we don't
192 * need to care about the shadow register mechanism for pck-free. The
193 * exact reason for this is unknown.
194 */
Archit Taneja7d6069e2012-09-04 11:49:30 +0530195 dispc_mgr_set_clock_div(out->manager->id, &sdi.mgr_config.clock_info);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530196
Tomi Valkeinen66591452012-09-11 11:28:59 +0300197 dss_sdi_init(sdi.datapairs);
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200198 r = dss_sdi_enable();
199 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300200 goto err_sdi_enable;
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200201 mdelay(2);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300202
Archit Taneja7d6069e2012-09-04 11:49:30 +0530203 r = dss_mgr_enable(out->manager);
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200204 if (r)
205 goto err_mgr_enable;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300206
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300207 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300208
Tomi Valkeinen33ca2372011-11-21 13:42:58 +0200209err_mgr_enable:
210 dss_sdi_disable();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300211err_sdi_enable:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300212err_set_dss_clock_div:
213err_calc_clock_div:
214 dispc_runtime_put();
215err_get_dispc:
Roger Quadros508886c2010-03-17 13:35:21 +0100216 regulator_disable(sdi.vdds_sdi_reg);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300217err_reg_enable:
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300218 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300219err_start_dev:
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300220 return r;
221}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200222EXPORT_SYMBOL(omapdss_sdi_display_enable);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300223
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200224void omapdss_sdi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300225{
Archit Taneja7d6069e2012-09-04 11:49:30 +0530226 struct omap_overlay_manager *mgr = dssdev->output->manager;
227
228 dss_mgr_disable(mgr);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300229
230 dss_sdi_disable();
231
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300232 dispc_runtime_put();
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300233
Roger Quadros508886c2010-03-17 13:35:21 +0100234 regulator_disable(sdi.vdds_sdi_reg);
235
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300236 omap_dss_stop_device(dssdev);
237}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200238EXPORT_SYMBOL(omapdss_sdi_display_disable);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300239
Archit Tanejac7833f72012-07-05 17:11:12 +0530240void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
241 struct omap_video_timings *timings)
242{
Archit Taneja9b4a5712012-08-08 16:56:06 +0530243 sdi.timings = *timings;
Archit Tanejac7833f72012-07-05 17:11:12 +0530244}
245EXPORT_SYMBOL(omapdss_sdi_set_timings);
246
Archit Taneja889b4fd2012-07-20 17:18:49 +0530247void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs)
248{
249 sdi.datapairs = datapairs;
250}
251EXPORT_SYMBOL(omapdss_sdi_set_datapairs);
252
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300253static int sdi_init_regulator(void)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300254{
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300255 struct regulator *vdds_sdi;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300256
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300257 if (sdi.vdds_sdi_reg)
258 return 0;
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +0200259
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300260 vdds_sdi = dss_get_vdds_sdi();
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +0200261
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300262 if (IS_ERR(vdds_sdi)) {
Tomi Valkeinen46c4b642013-03-19 13:46:40 +0200263 vdds_sdi = devm_regulator_get(&sdi.pdev->dev, "vdds_sdi");
264 if (IS_ERR(vdds_sdi)) {
265 DSSERR("can't get VDDS_SDI regulator\n");
266 return PTR_ERR(vdds_sdi);
267 }
Tomi Valkeinen5f42f2ce2011-02-22 15:53:46 +0200268 }
269
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300270 sdi.vdds_sdi_reg = vdds_sdi;
271
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300272 return 0;
273}
274
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300275static struct omap_dss_device *sdi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300276{
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200277 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +0200278 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +0300279 struct omap_dss_device *def_dssdev;
280 int i;
281
282 def_dssdev = NULL;
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200283
284 for (i = 0; i < pdata->num_devices; ++i) {
285 struct omap_dss_device *dssdev = pdata->devices[i];
286
287 if (dssdev->type != OMAP_DISPLAY_TYPE_SDI)
288 continue;
289
Tomi Valkeinen15216532012-09-06 14:29:31 +0300290 if (def_dssdev == NULL)
291 def_dssdev = dssdev;
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +0200292
Tomi Valkeinen15216532012-09-06 14:29:31 +0300293 if (def_disp_name != NULL &&
294 strcmp(dssdev->name, def_disp_name) == 0) {
295 def_dssdev = dssdev;
296 break;
297 }
298 }
299
300 return def_dssdev;
301}
302
Tomi Valkeinene1086272013-05-02 12:10:37 +0300303static int sdi_probe_pdata(struct platform_device *sdidev)
Tomi Valkeinen15216532012-09-06 14:29:31 +0300304{
Tomi Valkeinen52744842012-09-10 13:58:29 +0300305 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +0300306 struct omap_dss_device *dssdev;
307 int r;
308
Tomi Valkeinen52744842012-09-10 13:58:29 +0300309 plat_dssdev = sdi_find_dssdev(sdidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +0300310
Tomi Valkeinen52744842012-09-10 13:58:29 +0300311 if (!plat_dssdev)
Tomi Valkeinene1086272013-05-02 12:10:37 +0300312 return 0;
Tomi Valkeinen52744842012-09-10 13:58:29 +0300313
314 dssdev = dss_alloc_and_init_device(&sdidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +0300315 if (!dssdev)
Tomi Valkeinene1086272013-05-02 12:10:37 +0300316 return -ENOMEM;
Tomi Valkeinen15216532012-09-06 14:29:31 +0300317
Tomi Valkeinen52744842012-09-10 13:58:29 +0300318 dss_copy_device_pdata(dssdev, plat_dssdev);
319
Tomi Valkeinend37801b2013-05-17 11:00:15 +0300320 r = sdi_init_regulator();
Tomi Valkeinen15216532012-09-06 14:29:31 +0300321 if (r) {
322 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +0300323 dss_put_device(dssdev);
Tomi Valkeinene1086272013-05-02 12:10:37 +0300324 return r;
Tomi Valkeinen15216532012-09-06 14:29:31 +0300325 }
326
Tomi Valkeinen486c0e12012-12-07 12:50:08 +0200327 r = omapdss_output_set_device(&sdi.output, dssdev);
328 if (r) {
329 DSSERR("failed to connect output to new device: %s\n",
330 dssdev->name);
331 dss_put_device(dssdev);
Tomi Valkeinene1086272013-05-02 12:10:37 +0300332 return r;
Tomi Valkeinen486c0e12012-12-07 12:50:08 +0200333 }
334
Tomi Valkeinen52744842012-09-10 13:58:29 +0300335 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +0300336 if (r) {
337 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +0200338 omapdss_output_unset_device(&sdi.output);
Tomi Valkeinen52744842012-09-10 13:58:29 +0300339 dss_put_device(dssdev);
Tomi Valkeinene1086272013-05-02 12:10:37 +0300340 return r;
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200341 }
Tomi Valkeinene1086272013-05-02 12:10:37 +0300342
343 return 0;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300344}
345
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300346static void sdi_init_output(struct platform_device *pdev)
Archit Taneja81b87f52012-09-26 16:30:49 +0530347{
348 struct omap_dss_output *out = &sdi.output;
349
350 out->pdev = pdev;
351 out->id = OMAP_DSS_OUTPUT_SDI;
352 out->type = OMAP_DISPLAY_TYPE_SDI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +0200353 out->name = "sdi.0";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +0200354 out->dispc_channel = OMAP_DSS_CHANNEL_LCD;
Archit Taneja81b87f52012-09-26 16:30:49 +0530355
356 dss_register_output(out);
357}
358
359static void __exit sdi_uninit_output(struct platform_device *pdev)
360{
361 struct omap_dss_output *out = &sdi.output;
362
363 dss_unregister_output(out);
364}
365
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300366static int omap_sdi_probe(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +0300367{
Tomi Valkeinene1086272013-05-02 12:10:37 +0300368 int r;
369
Tomi Valkeinen46c4b642013-03-19 13:46:40 +0200370 sdi.pdev = pdev;
371
Archit Taneja81b87f52012-09-26 16:30:49 +0530372 sdi_init_output(pdev);
373
Tomi Valkeinenc6ca5b22013-03-14 15:47:29 +0200374 if (pdev->dev.platform_data) {
375 r = sdi_probe_pdata(pdev);
376 if (r)
377 goto err_probe;
Tomi Valkeinene1086272013-05-02 12:10:37 +0300378 }
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200379
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300380 return 0;
Tomi Valkeinenc6ca5b22013-03-14 15:47:29 +0200381
382err_probe:
383 sdi_uninit_output(pdev);
384 return r;
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300385}
386
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200387static int __exit omap_sdi_remove(struct platform_device *pdev)
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300388{
Tomi Valkeinen52744842012-09-10 13:58:29 +0300389 dss_unregister_child_devices(&pdev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200390
Archit Taneja81b87f52012-09-26 16:30:49 +0530391 sdi_uninit_output(pdev);
392
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200393 return 0;
394}
395
396static struct platform_driver omap_sdi_driver = {
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300397 .probe = omap_sdi_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200398 .remove = __exit_p(omap_sdi_remove),
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200399 .driver = {
400 .name = "omapdss_sdi",
401 .owner = THIS_MODULE,
402 },
403};
404
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200405int __init sdi_init_platform_driver(void)
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200406{
Tomi Valkeinend23b3352013-05-02 11:56:35 +0300407 return platform_driver_register(&omap_sdi_driver);
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200408}
409
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200410void __exit sdi_uninit_platform_driver(void)
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200411{
412 platform_driver_unregister(&omap_sdi_driver);
Tomi Valkeinen23c0a7a2009-08-05 16:18:44 +0300413}