blob: c9bb2290d39dbd74f49aa977deed4effaf343c9a [file] [log] [blame]
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001/*
2 * VFIO PCI config space virtualization
3 *
4 * Copyright (C) 2012 Red Hat, Inc. All rights reserved.
5 * Author: Alex Williamson <alex.williamson@redhat.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Derived from original vfio:
12 * Copyright 2010 Cisco Systems, Inc. All rights reserved.
13 * Author: Tom Lyon, pugs@cisco.com
14 */
15
16/*
17 * This code handles reading and writing of PCI configuration registers.
18 * This is hairy because we want to allow a lot of flexibility to the
19 * user driver, but cannot trust it with all of the config fields.
20 * Tables determine which fields can be read and written, as well as
21 * which fields are 'virtualized' - special actions and translations to
22 * make it appear to the user that he has control, when in fact things
23 * must be negotiated with the underlying OS.
24 */
25
26#include <linux/fs.h>
27#include <linux/pci.h>
28#include <linux/uaccess.h>
29#include <linux/vfio.h>
Arnd Bergmann25e97892013-03-15 12:58:20 -060030#include <linux/slab.h>
Alex Williamson89e1f7d2012-07-31 08:16:24 -060031
32#include "vfio_pci_private.h"
33
34#define PCI_CFG_SPACE_SIZE 256
35
Alex Williamson345d7102016-02-22 16:02:41 -070036/* Fake capability ID for standard config space */
Alex Williamson89e1f7d2012-07-31 08:16:24 -060037#define PCI_CAP_ID_BASIC 0
Alex Williamson89e1f7d2012-07-31 08:16:24 -060038
39#define is_bar(offset) \
40 ((offset >= PCI_BASE_ADDRESS_0 && offset < PCI_BASE_ADDRESS_5 + 4) || \
41 (offset >= PCI_ROM_ADDRESS && offset < PCI_ROM_ADDRESS + 4))
42
43/*
44 * Lengths of PCI Config Capabilities
45 * 0: Removed from the user visible capability list
46 * FF: Variable length
47 */
Dan Carpenter222e6842015-11-09 15:24:55 +030048static const u8 pci_cap_length[PCI_CAP_ID_MAX + 1] = {
Alex Williamson89e1f7d2012-07-31 08:16:24 -060049 [PCI_CAP_ID_BASIC] = PCI_STD_HEADER_SIZEOF, /* pci config header */
50 [PCI_CAP_ID_PM] = PCI_PM_SIZEOF,
51 [PCI_CAP_ID_AGP] = PCI_AGP_SIZEOF,
52 [PCI_CAP_ID_VPD] = PCI_CAP_VPD_SIZEOF,
53 [PCI_CAP_ID_SLOTID] = 0, /* bridge - don't care */
54 [PCI_CAP_ID_MSI] = 0xFF, /* 10, 14, 20, or 24 */
55 [PCI_CAP_ID_CHSWP] = 0, /* cpci - not yet */
56 [PCI_CAP_ID_PCIX] = 0xFF, /* 8 or 24 */
57 [PCI_CAP_ID_HT] = 0xFF, /* hypertransport */
58 [PCI_CAP_ID_VNDR] = 0xFF, /* variable */
59 [PCI_CAP_ID_DBG] = 0, /* debug - don't care */
60 [PCI_CAP_ID_CCRC] = 0, /* cpci - not yet */
61 [PCI_CAP_ID_SHPC] = 0, /* hotswap - not yet */
62 [PCI_CAP_ID_SSVID] = 0, /* bridge - don't care */
63 [PCI_CAP_ID_AGP3] = 0, /* AGP8x - not yet */
64 [PCI_CAP_ID_SECDEV] = 0, /* secure device not yet */
65 [PCI_CAP_ID_EXP] = 0xFF, /* 20 or 44 */
66 [PCI_CAP_ID_MSIX] = PCI_CAP_MSIX_SIZEOF,
67 [PCI_CAP_ID_SATA] = 0xFF,
68 [PCI_CAP_ID_AF] = PCI_CAP_AF_SIZEOF,
69};
70
71/*
72 * Lengths of PCIe/PCI-X Extended Config Capabilities
73 * 0: Removed or masked from the user visible capabilty list
74 * FF: Variable length
75 */
Dan Carpenter222e6842015-11-09 15:24:55 +030076static const u16 pci_ext_cap_length[PCI_EXT_CAP_ID_MAX + 1] = {
Alex Williamson89e1f7d2012-07-31 08:16:24 -060077 [PCI_EXT_CAP_ID_ERR] = PCI_ERR_ROOT_COMMAND,
78 [PCI_EXT_CAP_ID_VC] = 0xFF,
79 [PCI_EXT_CAP_ID_DSN] = PCI_EXT_CAP_DSN_SIZEOF,
80 [PCI_EXT_CAP_ID_PWR] = PCI_EXT_CAP_PWR_SIZEOF,
81 [PCI_EXT_CAP_ID_RCLD] = 0, /* root only - don't care */
82 [PCI_EXT_CAP_ID_RCILC] = 0, /* root only - don't care */
83 [PCI_EXT_CAP_ID_RCEC] = 0, /* root only - don't care */
84 [PCI_EXT_CAP_ID_MFVC] = 0xFF,
85 [PCI_EXT_CAP_ID_VC9] = 0xFF, /* same as CAP_ID_VC */
86 [PCI_EXT_CAP_ID_RCRB] = 0, /* root only - don't care */
87 [PCI_EXT_CAP_ID_VNDR] = 0xFF,
88 [PCI_EXT_CAP_ID_CAC] = 0, /* obsolete */
89 [PCI_EXT_CAP_ID_ACS] = 0xFF,
90 [PCI_EXT_CAP_ID_ARI] = PCI_EXT_CAP_ARI_SIZEOF,
91 [PCI_EXT_CAP_ID_ATS] = PCI_EXT_CAP_ATS_SIZEOF,
92 [PCI_EXT_CAP_ID_SRIOV] = PCI_EXT_CAP_SRIOV_SIZEOF,
93 [PCI_EXT_CAP_ID_MRIOV] = 0, /* not yet */
94 [PCI_EXT_CAP_ID_MCAST] = PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF,
95 [PCI_EXT_CAP_ID_PRI] = PCI_EXT_CAP_PRI_SIZEOF,
96 [PCI_EXT_CAP_ID_AMD_XXX] = 0, /* not yet */
97 [PCI_EXT_CAP_ID_REBAR] = 0xFF,
98 [PCI_EXT_CAP_ID_DPA] = 0xFF,
99 [PCI_EXT_CAP_ID_TPH] = 0xFF,
100 [PCI_EXT_CAP_ID_LTR] = PCI_EXT_CAP_LTR_SIZEOF,
101 [PCI_EXT_CAP_ID_SECPCI] = 0, /* not yet */
102 [PCI_EXT_CAP_ID_PMUX] = 0, /* not yet */
103 [PCI_EXT_CAP_ID_PASID] = 0, /* not yet */
104};
105
106/*
107 * Read/Write Permission Bits - one bit for each bit in capability
108 * Any field can be read if it exists, but what is read depends on
109 * whether the field is 'virtualized', or just pass thru to the
110 * hardware. Any virtualized field is also virtualized for writes.
111 * Writes are only permitted if they have a 1 bit here.
112 */
113struct perm_bits {
114 u8 *virt; /* read/write virtual data, not hw */
115 u8 *write; /* writeable bits */
116 int (*readfn)(struct vfio_pci_device *vdev, int pos, int count,
117 struct perm_bits *perm, int offset, __le32 *val);
118 int (*writefn)(struct vfio_pci_device *vdev, int pos, int count,
119 struct perm_bits *perm, int offset, __le32 val);
120};
121
122#define NO_VIRT 0
123#define ALL_VIRT 0xFFFFFFFFU
124#define NO_WRITE 0
125#define ALL_WRITE 0xFFFFFFFFU
126
127static int vfio_user_config_read(struct pci_dev *pdev, int offset,
128 __le32 *val, int count)
129{
130 int ret = -EINVAL;
131 u32 tmp_val = 0;
132
133 switch (count) {
134 case 1:
135 {
136 u8 tmp;
137 ret = pci_user_read_config_byte(pdev, offset, &tmp);
138 tmp_val = tmp;
139 break;
140 }
141 case 2:
142 {
143 u16 tmp;
144 ret = pci_user_read_config_word(pdev, offset, &tmp);
145 tmp_val = tmp;
146 break;
147 }
148 case 4:
149 ret = pci_user_read_config_dword(pdev, offset, &tmp_val);
150 break;
151 }
152
153 *val = cpu_to_le32(tmp_val);
154
155 return pcibios_err_to_errno(ret);
156}
157
158static int vfio_user_config_write(struct pci_dev *pdev, int offset,
159 __le32 val, int count)
160{
161 int ret = -EINVAL;
162 u32 tmp_val = le32_to_cpu(val);
163
164 switch (count) {
165 case 1:
166 ret = pci_user_write_config_byte(pdev, offset, tmp_val);
167 break;
168 case 2:
169 ret = pci_user_write_config_word(pdev, offset, tmp_val);
170 break;
171 case 4:
172 ret = pci_user_write_config_dword(pdev, offset, tmp_val);
173 break;
174 }
175
176 return pcibios_err_to_errno(ret);
177}
178
179static int vfio_default_config_read(struct vfio_pci_device *vdev, int pos,
180 int count, struct perm_bits *perm,
181 int offset, __le32 *val)
182{
183 __le32 virt = 0;
184
185 memcpy(val, vdev->vconfig + pos, count);
186
187 memcpy(&virt, perm->virt + offset, count);
188
189 /* Any non-virtualized bits? */
190 if (cpu_to_le32(~0U >> (32 - (count * 8))) != virt) {
191 struct pci_dev *pdev = vdev->pdev;
192 __le32 phys_val = 0;
193 int ret;
194
195 ret = vfio_user_config_read(pdev, pos, &phys_val, count);
196 if (ret)
197 return ret;
198
199 *val = (phys_val & ~virt) | (*val & virt);
200 }
201
202 return count;
203}
204
205static int vfio_default_config_write(struct vfio_pci_device *vdev, int pos,
206 int count, struct perm_bits *perm,
207 int offset, __le32 val)
208{
209 __le32 virt = 0, write = 0;
210
211 memcpy(&write, perm->write + offset, count);
212
213 if (!write)
214 return count; /* drop, no writable bits */
215
216 memcpy(&virt, perm->virt + offset, count);
217
218 /* Virtualized and writable bits go to vconfig */
219 if (write & virt) {
220 __le32 virt_val = 0;
221
222 memcpy(&virt_val, vdev->vconfig + pos, count);
223
224 virt_val &= ~(write & virt);
225 virt_val |= (val & (write & virt));
226
227 memcpy(vdev->vconfig + pos, &virt_val, count);
228 }
229
230 /* Non-virtualzed and writable bits go to hardware */
231 if (write & ~virt) {
232 struct pci_dev *pdev = vdev->pdev;
233 __le32 phys_val = 0;
234 int ret;
235
236 ret = vfio_user_config_read(pdev, pos, &phys_val, count);
237 if (ret)
238 return ret;
239
240 phys_val &= ~(write & ~virt);
241 phys_val |= (val & (write & ~virt));
242
243 ret = vfio_user_config_write(pdev, pos, phys_val, count);
244 if (ret)
245 return ret;
246 }
247
248 return count;
249}
250
251/* Allow direct read from hardware, except for capability next pointer */
252static int vfio_direct_config_read(struct vfio_pci_device *vdev, int pos,
253 int count, struct perm_bits *perm,
254 int offset, __le32 *val)
255{
256 int ret;
257
258 ret = vfio_user_config_read(vdev->pdev, pos, val, count);
259 if (ret)
260 return pcibios_err_to_errno(ret);
261
262 if (pos >= PCI_CFG_SPACE_SIZE) { /* Extended cap header mangling */
263 if (offset < 4)
264 memcpy(val, vdev->vconfig + pos, count);
265 } else if (pos >= PCI_STD_HEADER_SIZEOF) { /* Std cap mangling */
266 if (offset == PCI_CAP_LIST_ID && count > 1)
267 memcpy(val, vdev->vconfig + pos,
268 min(PCI_CAP_FLAGS, count));
269 else if (offset == PCI_CAP_LIST_NEXT)
270 memcpy(val, vdev->vconfig + pos, 1);
271 }
272
273 return count;
274}
275
Alex Williamsona7d1ea12013-04-01 09:04:12 -0600276/* Raw access skips any kind of virtualization */
277static int vfio_raw_config_write(struct vfio_pci_device *vdev, int pos,
278 int count, struct perm_bits *perm,
279 int offset, __le32 val)
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600280{
281 int ret;
282
283 ret = vfio_user_config_write(vdev->pdev, pos, val, count);
284 if (ret)
285 return ret;
286
287 return count;
288}
289
Alex Williamsona7d1ea12013-04-01 09:04:12 -0600290static int vfio_raw_config_read(struct vfio_pci_device *vdev, int pos,
291 int count, struct perm_bits *perm,
292 int offset, __le32 *val)
293{
294 int ret;
295
296 ret = vfio_user_config_read(vdev->pdev, pos, val, count);
297 if (ret)
298 return pcibios_err_to_errno(ret);
299
300 return count;
301}
302
Alex Williamson345d7102016-02-22 16:02:41 -0700303/* Virt access uses only virtualization */
304static int vfio_virt_config_write(struct vfio_pci_device *vdev, int pos,
305 int count, struct perm_bits *perm,
306 int offset, __le32 val)
307{
308 memcpy(vdev->vconfig + pos, &val, count);
309 return count;
310}
311
312static int vfio_virt_config_read(struct vfio_pci_device *vdev, int pos,
313 int count, struct perm_bits *perm,
314 int offset, __le32 *val)
315{
316 memcpy(val, vdev->vconfig + pos, count);
317 return count;
318}
319
Alex Williamsona7d1ea12013-04-01 09:04:12 -0600320/* Default capability regions to read-only, no-virtualization */
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600321static struct perm_bits cap_perms[PCI_CAP_ID_MAX + 1] = {
322 [0 ... PCI_CAP_ID_MAX] = { .readfn = vfio_direct_config_read }
323};
324static struct perm_bits ecap_perms[PCI_EXT_CAP_ID_MAX + 1] = {
325 [0 ... PCI_EXT_CAP_ID_MAX] = { .readfn = vfio_direct_config_read }
326};
Alex Williamsona7d1ea12013-04-01 09:04:12 -0600327/*
328 * Default unassigned regions to raw read-write access. Some devices
329 * require this to function as they hide registers between the gaps in
330 * config space (be2net). Like MMIO and I/O port registers, we have
331 * to trust the hardware isolation.
332 */
333static struct perm_bits unassigned_perms = {
334 .readfn = vfio_raw_config_read,
335 .writefn = vfio_raw_config_write
336};
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600337
Alex Williamson345d7102016-02-22 16:02:41 -0700338static struct perm_bits virt_perms = {
339 .readfn = vfio_virt_config_read,
340 .writefn = vfio_virt_config_write
341};
342
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600343static void free_perm_bits(struct perm_bits *perm)
344{
345 kfree(perm->virt);
346 kfree(perm->write);
347 perm->virt = NULL;
348 perm->write = NULL;
349}
350
351static int alloc_perm_bits(struct perm_bits *perm, int size)
352{
353 /*
354 * Round up all permission bits to the next dword, this lets us
355 * ignore whether a read/write exceeds the defined capability
356 * structure. We can do this because:
357 * - Standard config space is already dword aligned
358 * - Capabilities are all dword alinged (bits 0:1 of next reserved)
359 * - Express capabilities defined as dword aligned
360 */
361 size = round_up(size, 4);
362
363 /*
364 * Zero state is
365 * - All Readable, None Writeable, None Virtualized
366 */
367 perm->virt = kzalloc(size, GFP_KERNEL);
368 perm->write = kzalloc(size, GFP_KERNEL);
369 if (!perm->virt || !perm->write) {
370 free_perm_bits(perm);
371 return -ENOMEM;
372 }
373
374 perm->readfn = vfio_default_config_read;
375 perm->writefn = vfio_default_config_write;
376
377 return 0;
378}
379
380/*
381 * Helper functions for filling in permission tables
382 */
383static inline void p_setb(struct perm_bits *p, int off, u8 virt, u8 write)
384{
385 p->virt[off] = virt;
386 p->write[off] = write;
387}
388
389/* Handle endian-ness - pci and tables are little-endian */
390static inline void p_setw(struct perm_bits *p, int off, u16 virt, u16 write)
391{
392 *(__le16 *)(&p->virt[off]) = cpu_to_le16(virt);
393 *(__le16 *)(&p->write[off]) = cpu_to_le16(write);
394}
395
396/* Handle endian-ness - pci and tables are little-endian */
397static inline void p_setd(struct perm_bits *p, int off, u32 virt, u32 write)
398{
399 *(__le32 *)(&p->virt[off]) = cpu_to_le32(virt);
400 *(__le32 *)(&p->write[off]) = cpu_to_le32(write);
401}
402
403/*
404 * Restore the *real* BARs after we detect a FLR or backdoor reset.
405 * (backdoor = some device specific technique that we didn't catch)
406 */
407static void vfio_bar_restore(struct vfio_pci_device *vdev)
408{
409 struct pci_dev *pdev = vdev->pdev;
410 u32 *rbar = vdev->rbar;
Alex Williamson450744052016-03-24 13:05:18 -0600411 u16 cmd;
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600412 int i;
413
414 if (pdev->is_virtfn)
415 return;
416
417 pr_info("%s: %s reset recovery - restoring bars\n",
418 __func__, dev_name(&pdev->dev));
419
420 for (i = PCI_BASE_ADDRESS_0; i <= PCI_BASE_ADDRESS_5; i += 4, rbar++)
421 pci_user_write_config_dword(pdev, i, *rbar);
422
423 pci_user_write_config_dword(pdev, PCI_ROM_ADDRESS, *rbar);
Alex Williamson450744052016-03-24 13:05:18 -0600424
425 if (vdev->nointx) {
426 pci_user_read_config_word(pdev, PCI_COMMAND, &cmd);
427 cmd |= PCI_COMMAND_INTX_DISABLE;
428 pci_user_write_config_word(pdev, PCI_COMMAND, cmd);
429 }
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600430}
431
432static __le32 vfio_generate_bar_flags(struct pci_dev *pdev, int bar)
433{
434 unsigned long flags = pci_resource_flags(pdev, bar);
435 u32 val;
436
437 if (flags & IORESOURCE_IO)
438 return cpu_to_le32(PCI_BASE_ADDRESS_SPACE_IO);
439
440 val = PCI_BASE_ADDRESS_SPACE_MEMORY;
441
442 if (flags & IORESOURCE_PREFETCH)
443 val |= PCI_BASE_ADDRESS_MEM_PREFETCH;
444
445 if (flags & IORESOURCE_MEM_64)
446 val |= PCI_BASE_ADDRESS_MEM_TYPE_64;
447
448 return cpu_to_le32(val);
449}
450
451/*
452 * Pretend we're hardware and tweak the values of the *virtual* PCI BARs
453 * to reflect the hardware capabilities. This implements BAR sizing.
454 */
455static void vfio_bar_fixup(struct vfio_pci_device *vdev)
456{
457 struct pci_dev *pdev = vdev->pdev;
458 int i;
459 __le32 *bar;
460 u64 mask;
461
462 bar = (__le32 *)&vdev->vconfig[PCI_BASE_ADDRESS_0];
463
464 for (i = PCI_STD_RESOURCES; i <= PCI_STD_RESOURCE_END; i++, bar++) {
465 if (!pci_resource_start(pdev, i)) {
466 *bar = 0; /* Unmapped by host = unimplemented to user */
467 continue;
468 }
469
470 mask = ~(pci_resource_len(pdev, i) - 1);
471
472 *bar &= cpu_to_le32((u32)mask);
473 *bar |= vfio_generate_bar_flags(pdev, i);
474
475 if (*bar & cpu_to_le32(PCI_BASE_ADDRESS_MEM_TYPE_64)) {
476 bar++;
477 *bar &= cpu_to_le32((u32)(mask >> 32));
478 i++;
479 }
480 }
481
482 bar = (__le32 *)&vdev->vconfig[PCI_ROM_ADDRESS];
483
484 /*
Alex Williamsona13b6452016-02-22 16:02:46 -0700485 * NB. REGION_INFO will have reported zero size if we weren't able
486 * to read the ROM, but we still return the actual BAR size here if
487 * it exists (or the shadow ROM space).
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600488 */
489 if (pci_resource_start(pdev, PCI_ROM_RESOURCE)) {
490 mask = ~(pci_resource_len(pdev, PCI_ROM_RESOURCE) - 1);
491 mask |= PCI_ROM_ADDRESS_ENABLE;
492 *bar &= cpu_to_le32((u32)mask);
Alex Williamsona13b6452016-02-22 16:02:46 -0700493 } else if (pdev->resource[PCI_ROM_RESOURCE].flags &
494 IORESOURCE_ROM_SHADOW) {
495 mask = ~(0x20000 - 1);
496 mask |= PCI_ROM_ADDRESS_ENABLE;
497 *bar &= cpu_to_le32((u32)mask);
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600498 } else
499 *bar = 0;
500
501 vdev->bardirty = false;
502}
503
504static int vfio_basic_config_read(struct vfio_pci_device *vdev, int pos,
505 int count, struct perm_bits *perm,
506 int offset, __le32 *val)
507{
508 if (is_bar(offset)) /* pos == offset for basic config */
509 vfio_bar_fixup(vdev);
510
511 count = vfio_default_config_read(vdev, pos, count, perm, offset, val);
512
513 /* Mask in virtual memory enable for SR-IOV devices */
514 if (offset == PCI_COMMAND && vdev->pdev->is_virtfn) {
515 u16 cmd = le16_to_cpu(*(__le16 *)&vdev->vconfig[PCI_COMMAND]);
516 u32 tmp_val = le32_to_cpu(*val);
517
518 tmp_val |= cmd & PCI_COMMAND_MEMORY;
519 *val = cpu_to_le32(tmp_val);
520 }
521
522 return count;
523}
524
525static int vfio_basic_config_write(struct vfio_pci_device *vdev, int pos,
526 int count, struct perm_bits *perm,
527 int offset, __le32 val)
528{
529 struct pci_dev *pdev = vdev->pdev;
530 __le16 *virt_cmd;
531 u16 new_cmd = 0;
532 int ret;
533
534 virt_cmd = (__le16 *)&vdev->vconfig[PCI_COMMAND];
535
536 if (offset == PCI_COMMAND) {
537 bool phys_mem, virt_mem, new_mem, phys_io, virt_io, new_io;
538 u16 phys_cmd;
539
540 ret = pci_user_read_config_word(pdev, PCI_COMMAND, &phys_cmd);
541 if (ret)
542 return ret;
543
544 new_cmd = le32_to_cpu(val);
545
546 phys_mem = !!(phys_cmd & PCI_COMMAND_MEMORY);
547 virt_mem = !!(le16_to_cpu(*virt_cmd) & PCI_COMMAND_MEMORY);
548 new_mem = !!(new_cmd & PCI_COMMAND_MEMORY);
549
550 phys_io = !!(phys_cmd & PCI_COMMAND_IO);
551 virt_io = !!(le16_to_cpu(*virt_cmd) & PCI_COMMAND_IO);
552 new_io = !!(new_cmd & PCI_COMMAND_IO);
553
554 /*
555 * If the user is writing mem/io enable (new_mem/io) and we
556 * think it's already enabled (virt_mem/io), but the hardware
557 * shows it disabled (phys_mem/io, then the device has
558 * undergone some kind of backdoor reset and needs to be
559 * restored before we allow it to enable the bars.
560 * SR-IOV devices will trigger this, but we catch them later
561 */
562 if ((new_mem && virt_mem && !phys_mem) ||
563 (new_io && virt_io && !phys_io))
564 vfio_bar_restore(vdev);
565 }
566
567 count = vfio_default_config_write(vdev, pos, count, perm, offset, val);
568 if (count < 0)
569 return count;
570
571 /*
572 * Save current memory/io enable bits in vconfig to allow for
573 * the test above next time.
574 */
575 if (offset == PCI_COMMAND) {
576 u16 mask = PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
577
578 *virt_cmd &= cpu_to_le16(~mask);
579 *virt_cmd |= cpu_to_le16(new_cmd & mask);
580 }
581
582 /* Emulate INTx disable */
583 if (offset >= PCI_COMMAND && offset <= PCI_COMMAND + 1) {
584 bool virt_intx_disable;
585
586 virt_intx_disable = !!(le16_to_cpu(*virt_cmd) &
587 PCI_COMMAND_INTX_DISABLE);
588
589 if (virt_intx_disable && !vdev->virq_disabled) {
590 vdev->virq_disabled = true;
591 vfio_pci_intx_mask(vdev);
592 } else if (!virt_intx_disable && vdev->virq_disabled) {
593 vdev->virq_disabled = false;
594 vfio_pci_intx_unmask(vdev);
595 }
596 }
597
598 if (is_bar(offset))
599 vdev->bardirty = true;
600
601 return count;
602}
603
604/* Permissions for the Basic PCI Header */
605static int __init init_pci_cap_basic_perm(struct perm_bits *perm)
606{
607 if (alloc_perm_bits(perm, PCI_STD_HEADER_SIZEOF))
608 return -ENOMEM;
609
610 perm->readfn = vfio_basic_config_read;
611 perm->writefn = vfio_basic_config_write;
612
613 /* Virtualized for SR-IOV functions, which just have FFFF */
614 p_setw(perm, PCI_VENDOR_ID, (u16)ALL_VIRT, NO_WRITE);
615 p_setw(perm, PCI_DEVICE_ID, (u16)ALL_VIRT, NO_WRITE);
616
617 /*
618 * Virtualize INTx disable, we use it internally for interrupt
619 * control and can emulate it for non-PCI 2.3 devices.
620 */
621 p_setw(perm, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE, (u16)ALL_WRITE);
622
623 /* Virtualize capability list, we might want to skip/disable */
624 p_setw(perm, PCI_STATUS, PCI_STATUS_CAP_LIST, NO_WRITE);
625
626 /* No harm to write */
627 p_setb(perm, PCI_CACHE_LINE_SIZE, NO_VIRT, (u8)ALL_WRITE);
628 p_setb(perm, PCI_LATENCY_TIMER, NO_VIRT, (u8)ALL_WRITE);
629 p_setb(perm, PCI_BIST, NO_VIRT, (u8)ALL_WRITE);
630
631 /* Virtualize all bars, can't touch the real ones */
632 p_setd(perm, PCI_BASE_ADDRESS_0, ALL_VIRT, ALL_WRITE);
633 p_setd(perm, PCI_BASE_ADDRESS_1, ALL_VIRT, ALL_WRITE);
634 p_setd(perm, PCI_BASE_ADDRESS_2, ALL_VIRT, ALL_WRITE);
635 p_setd(perm, PCI_BASE_ADDRESS_3, ALL_VIRT, ALL_WRITE);
636 p_setd(perm, PCI_BASE_ADDRESS_4, ALL_VIRT, ALL_WRITE);
637 p_setd(perm, PCI_BASE_ADDRESS_5, ALL_VIRT, ALL_WRITE);
638 p_setd(perm, PCI_ROM_ADDRESS, ALL_VIRT, ALL_WRITE);
639
640 /* Allow us to adjust capability chain */
641 p_setb(perm, PCI_CAPABILITY_LIST, (u8)ALL_VIRT, NO_WRITE);
642
643 /* Sometimes used by sw, just virtualize */
644 p_setb(perm, PCI_INTERRUPT_LINE, (u8)ALL_VIRT, (u8)ALL_WRITE);
Frank Blaschka1d53a3a2014-11-07 09:52:22 -0700645
646 /* Virtualize interrupt pin to allow hiding INTx */
647 p_setb(perm, PCI_INTERRUPT_PIN, (u8)ALL_VIRT, (u8)NO_WRITE);
648
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600649 return 0;
650}
651
Alex Williamson2dd11942013-02-18 10:10:33 -0700652static int vfio_pm_config_write(struct vfio_pci_device *vdev, int pos,
653 int count, struct perm_bits *perm,
654 int offset, __le32 val)
655{
656 count = vfio_default_config_write(vdev, pos, count, perm, offset, val);
657 if (count < 0)
658 return count;
659
660 if (offset == PCI_PM_CTRL) {
661 pci_power_t state;
662
663 switch (le32_to_cpu(val) & PCI_PM_CTRL_STATE_MASK) {
664 case 0:
665 state = PCI_D0;
666 break;
667 case 1:
668 state = PCI_D1;
669 break;
670 case 2:
671 state = PCI_D2;
672 break;
673 case 3:
674 state = PCI_D3hot;
675 break;
676 }
677
678 pci_set_power_state(vdev->pdev, state);
679 }
680
681 return count;
682}
683
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600684/* Permissions for the Power Management capability */
685static int __init init_pci_cap_pm_perm(struct perm_bits *perm)
686{
687 if (alloc_perm_bits(perm, pci_cap_length[PCI_CAP_ID_PM]))
688 return -ENOMEM;
689
Alex Williamson2dd11942013-02-18 10:10:33 -0700690 perm->writefn = vfio_pm_config_write;
691
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600692 /*
693 * We always virtualize the next field so we can remove
694 * capabilities from the chain if we want to.
695 */
696 p_setb(perm, PCI_CAP_LIST_NEXT, (u8)ALL_VIRT, NO_WRITE);
697
698 /*
Alex Williamson2dd11942013-02-18 10:10:33 -0700699 * Power management is defined *per function*, so we can let
700 * the user change power state, but we trap and initiate the
701 * change ourselves, so the state bits are read-only.
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600702 */
Alex Williamson2dd11942013-02-18 10:10:33 -0700703 p_setd(perm, PCI_PM_CTRL, NO_VIRT, ~PCI_PM_CTRL_STATE_MASK);
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600704 return 0;
705}
706
Alex Williamson4e1a6352015-10-27 14:53:05 -0600707static int vfio_vpd_config_write(struct vfio_pci_device *vdev, int pos,
708 int count, struct perm_bits *perm,
709 int offset, __le32 val)
710{
711 struct pci_dev *pdev = vdev->pdev;
712 __le16 *paddr = (__le16 *)(vdev->vconfig + pos - offset + PCI_VPD_ADDR);
713 __le32 *pdata = (__le32 *)(vdev->vconfig + pos - offset + PCI_VPD_DATA);
714 u16 addr;
715 u32 data;
716
717 /*
718 * Write through to emulation. If the write includes the upper byte
719 * of PCI_VPD_ADDR, then the PCI_VPD_ADDR_F bit is written and we
720 * have work to do.
721 */
722 count = vfio_default_config_write(vdev, pos, count, perm, offset, val);
723 if (count < 0 || offset > PCI_VPD_ADDR + 1 ||
724 offset + count <= PCI_VPD_ADDR + 1)
725 return count;
726
727 addr = le16_to_cpu(*paddr);
728
729 if (addr & PCI_VPD_ADDR_F) {
730 data = le32_to_cpu(*pdata);
731 if (pci_write_vpd(pdev, addr & ~PCI_VPD_ADDR_F, 4, &data) != 4)
732 return count;
733 } else {
734 if (pci_read_vpd(pdev, addr, 4, &data) != 4)
735 return count;
736 *pdata = cpu_to_le32(data);
737 }
738
739 /*
740 * Toggle PCI_VPD_ADDR_F in the emulated PCI_VPD_ADDR register to
741 * signal completion. If an error occurs above, we assume that not
742 * toggling this bit will induce a driver timeout.
743 */
744 addr ^= PCI_VPD_ADDR_F;
745 *paddr = cpu_to_le16(addr);
746
747 return count;
748}
749
750/* Permissions for Vital Product Data capability */
751static int __init init_pci_cap_vpd_perm(struct perm_bits *perm)
752{
753 if (alloc_perm_bits(perm, pci_cap_length[PCI_CAP_ID_VPD]))
754 return -ENOMEM;
755
756 perm->writefn = vfio_vpd_config_write;
757
758 /*
759 * We always virtualize the next field so we can remove
760 * capabilities from the chain if we want to.
761 */
762 p_setb(perm, PCI_CAP_LIST_NEXT, (u8)ALL_VIRT, NO_WRITE);
763
764 /*
765 * Both the address and data registers are virtualized to
766 * enable access through the pci_vpd_read/write functions
767 */
768 p_setw(perm, PCI_VPD_ADDR, (u16)ALL_VIRT, (u16)ALL_WRITE);
769 p_setd(perm, PCI_VPD_DATA, ALL_VIRT, ALL_WRITE);
770
771 return 0;
772}
773
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600774/* Permissions for PCI-X capability */
775static int __init init_pci_cap_pcix_perm(struct perm_bits *perm)
776{
777 /* Alloc 24, but only 8 are used in v0 */
778 if (alloc_perm_bits(perm, PCI_CAP_PCIX_SIZEOF_V2))
779 return -ENOMEM;
780
781 p_setb(perm, PCI_CAP_LIST_NEXT, (u8)ALL_VIRT, NO_WRITE);
782
783 p_setw(perm, PCI_X_CMD, NO_VIRT, (u16)ALL_WRITE);
784 p_setd(perm, PCI_X_ECC_CSR, NO_VIRT, ALL_WRITE);
785 return 0;
786}
787
788/* Permissions for PCI Express capability */
789static int __init init_pci_cap_exp_perm(struct perm_bits *perm)
790{
791 /* Alloc larger of two possible sizes */
792 if (alloc_perm_bits(perm, PCI_CAP_EXP_ENDPOINT_SIZEOF_V2))
793 return -ENOMEM;
794
795 p_setb(perm, PCI_CAP_LIST_NEXT, (u8)ALL_VIRT, NO_WRITE);
796
797 /*
798 * Allow writes to device control fields (includes FLR!)
799 * but not to devctl_phantom which could confuse IOMMU
800 * or to the ARI bit in devctl2 which is set at probe time
801 */
802 p_setw(perm, PCI_EXP_DEVCTL, NO_VIRT, ~PCI_EXP_DEVCTL_PHANTOM);
803 p_setw(perm, PCI_EXP_DEVCTL2, NO_VIRT, ~PCI_EXP_DEVCTL2_ARI);
804 return 0;
805}
806
807/* Permissions for Advanced Function capability */
808static int __init init_pci_cap_af_perm(struct perm_bits *perm)
809{
810 if (alloc_perm_bits(perm, pci_cap_length[PCI_CAP_ID_AF]))
811 return -ENOMEM;
812
813 p_setb(perm, PCI_CAP_LIST_NEXT, (u8)ALL_VIRT, NO_WRITE);
814 p_setb(perm, PCI_AF_CTRL, NO_VIRT, PCI_AF_CTRL_FLR);
815 return 0;
816}
817
818/* Permissions for Advanced Error Reporting extended capability */
819static int __init init_pci_ext_cap_err_perm(struct perm_bits *perm)
820{
821 u32 mask;
822
823 if (alloc_perm_bits(perm, pci_ext_cap_length[PCI_EXT_CAP_ID_ERR]))
824 return -ENOMEM;
825
826 /*
827 * Virtualize the first dword of all express capabilities
828 * because it includes the next pointer. This lets us later
829 * remove capabilities from the chain if we need to.
830 */
831 p_setd(perm, 0, ALL_VIRT, NO_WRITE);
832
833 /* Writable bits mask */
Chen, Gong846fc702014-08-13 02:22:40 -0400834 mask = PCI_ERR_UNC_UND | /* Undefined */
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600835 PCI_ERR_UNC_DLP | /* Data Link Protocol */
836 PCI_ERR_UNC_SURPDN | /* Surprise Down */
837 PCI_ERR_UNC_POISON_TLP | /* Poisoned TLP */
838 PCI_ERR_UNC_FCP | /* Flow Control Protocol */
839 PCI_ERR_UNC_COMP_TIME | /* Completion Timeout */
840 PCI_ERR_UNC_COMP_ABORT | /* Completer Abort */
841 PCI_ERR_UNC_UNX_COMP | /* Unexpected Completion */
842 PCI_ERR_UNC_RX_OVER | /* Receiver Overflow */
843 PCI_ERR_UNC_MALF_TLP | /* Malformed TLP */
844 PCI_ERR_UNC_ECRC | /* ECRC Error Status */
845 PCI_ERR_UNC_UNSUP | /* Unsupported Request */
846 PCI_ERR_UNC_ACSV | /* ACS Violation */
847 PCI_ERR_UNC_INTN | /* internal error */
848 PCI_ERR_UNC_MCBTLP | /* MC blocked TLP */
849 PCI_ERR_UNC_ATOMEG | /* Atomic egress blocked */
850 PCI_ERR_UNC_TLPPRE; /* TLP prefix blocked */
851 p_setd(perm, PCI_ERR_UNCOR_STATUS, NO_VIRT, mask);
852 p_setd(perm, PCI_ERR_UNCOR_MASK, NO_VIRT, mask);
853 p_setd(perm, PCI_ERR_UNCOR_SEVER, NO_VIRT, mask);
854
855 mask = PCI_ERR_COR_RCVR | /* Receiver Error Status */
856 PCI_ERR_COR_BAD_TLP | /* Bad TLP Status */
857 PCI_ERR_COR_BAD_DLLP | /* Bad DLLP Status */
858 PCI_ERR_COR_REP_ROLL | /* REPLAY_NUM Rollover */
859 PCI_ERR_COR_REP_TIMER | /* Replay Timer Timeout */
860 PCI_ERR_COR_ADV_NFAT | /* Advisory Non-Fatal */
861 PCI_ERR_COR_INTERNAL | /* Corrected Internal */
862 PCI_ERR_COR_LOG_OVER; /* Header Log Overflow */
863 p_setd(perm, PCI_ERR_COR_STATUS, NO_VIRT, mask);
864 p_setd(perm, PCI_ERR_COR_MASK, NO_VIRT, mask);
865
866 mask = PCI_ERR_CAP_ECRC_GENE | /* ECRC Generation Enable */
867 PCI_ERR_CAP_ECRC_CHKE; /* ECRC Check Enable */
868 p_setd(perm, PCI_ERR_CAP, NO_VIRT, mask);
869 return 0;
870}
871
872/* Permissions for Power Budgeting extended capability */
873static int __init init_pci_ext_cap_pwr_perm(struct perm_bits *perm)
874{
875 if (alloc_perm_bits(perm, pci_ext_cap_length[PCI_EXT_CAP_ID_PWR]))
876 return -ENOMEM;
877
878 p_setd(perm, 0, ALL_VIRT, NO_WRITE);
879
880 /* Writing the data selector is OK, the info is still read-only */
881 p_setb(perm, PCI_PWR_DATA, NO_VIRT, (u8)ALL_WRITE);
882 return 0;
883}
884
885/*
886 * Initialize the shared permission tables
887 */
888void vfio_pci_uninit_perm_bits(void)
889{
890 free_perm_bits(&cap_perms[PCI_CAP_ID_BASIC]);
891
892 free_perm_bits(&cap_perms[PCI_CAP_ID_PM]);
Alex Williamson4e1a6352015-10-27 14:53:05 -0600893 free_perm_bits(&cap_perms[PCI_CAP_ID_VPD]);
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600894 free_perm_bits(&cap_perms[PCI_CAP_ID_PCIX]);
895 free_perm_bits(&cap_perms[PCI_CAP_ID_EXP]);
896 free_perm_bits(&cap_perms[PCI_CAP_ID_AF]);
897
898 free_perm_bits(&ecap_perms[PCI_EXT_CAP_ID_ERR]);
899 free_perm_bits(&ecap_perms[PCI_EXT_CAP_ID_PWR]);
900}
901
902int __init vfio_pci_init_perm_bits(void)
903{
904 int ret;
905
906 /* Basic config space */
907 ret = init_pci_cap_basic_perm(&cap_perms[PCI_CAP_ID_BASIC]);
908
909 /* Capabilities */
910 ret |= init_pci_cap_pm_perm(&cap_perms[PCI_CAP_ID_PM]);
Alex Williamson4e1a6352015-10-27 14:53:05 -0600911 ret |= init_pci_cap_vpd_perm(&cap_perms[PCI_CAP_ID_VPD]);
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600912 ret |= init_pci_cap_pcix_perm(&cap_perms[PCI_CAP_ID_PCIX]);
Alex Williamsona7d1ea12013-04-01 09:04:12 -0600913 cap_perms[PCI_CAP_ID_VNDR].writefn = vfio_raw_config_write;
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600914 ret |= init_pci_cap_exp_perm(&cap_perms[PCI_CAP_ID_EXP]);
915 ret |= init_pci_cap_af_perm(&cap_perms[PCI_CAP_ID_AF]);
916
917 /* Extended capabilities */
918 ret |= init_pci_ext_cap_err_perm(&ecap_perms[PCI_EXT_CAP_ID_ERR]);
919 ret |= init_pci_ext_cap_pwr_perm(&ecap_perms[PCI_EXT_CAP_ID_PWR]);
Alex Williamsona7d1ea12013-04-01 09:04:12 -0600920 ecap_perms[PCI_EXT_CAP_ID_VNDR].writefn = vfio_raw_config_write;
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600921
922 if (ret)
923 vfio_pci_uninit_perm_bits();
924
925 return ret;
926}
927
928static int vfio_find_cap_start(struct vfio_pci_device *vdev, int pos)
929{
930 u8 cap;
931 int base = (pos >= PCI_CFG_SPACE_SIZE) ? PCI_CFG_SPACE_SIZE :
932 PCI_STD_HEADER_SIZEOF;
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600933 cap = vdev->pci_config_map[pos];
934
935 if (cap == PCI_CAP_ID_BASIC)
936 return 0;
937
938 /* XXX Can we have to abutting capabilities of the same type? */
939 while (pos - 1 >= base && vdev->pci_config_map[pos - 1] == cap)
940 pos--;
941
Alex Williamson180b1382013-04-01 09:03:44 -0600942 return pos;
Alex Williamson89e1f7d2012-07-31 08:16:24 -0600943}
944
945static int vfio_msi_config_read(struct vfio_pci_device *vdev, int pos,
946 int count, struct perm_bits *perm,
947 int offset, __le32 *val)
948{
949 /* Update max available queue size from msi_qmax */
950 if (offset <= PCI_MSI_FLAGS && offset + count >= PCI_MSI_FLAGS) {
951 __le16 *flags;
952 int start;
953
954 start = vfio_find_cap_start(vdev, pos);
955
956 flags = (__le16 *)&vdev->vconfig[start];
957
958 *flags &= cpu_to_le16(~PCI_MSI_FLAGS_QMASK);
959 *flags |= cpu_to_le16(vdev->msi_qmax << 1);
960 }
961
962 return vfio_default_config_read(vdev, pos, count, perm, offset, val);
963}
964
965static int vfio_msi_config_write(struct vfio_pci_device *vdev, int pos,
966 int count, struct perm_bits *perm,
967 int offset, __le32 val)
968{
969 count = vfio_default_config_write(vdev, pos, count, perm, offset, val);
970 if (count < 0)
971 return count;
972
973 /* Fixup and write configured queue size and enable to hardware */
974 if (offset <= PCI_MSI_FLAGS && offset + count >= PCI_MSI_FLAGS) {
975 __le16 *pflags;
976 u16 flags;
977 int start, ret;
978
979 start = vfio_find_cap_start(vdev, pos);
980
981 pflags = (__le16 *)&vdev->vconfig[start + PCI_MSI_FLAGS];
982
983 flags = le16_to_cpu(*pflags);
984
985 /* MSI is enabled via ioctl */
986 if (!is_msi(vdev))
987 flags &= ~PCI_MSI_FLAGS_ENABLE;
988
989 /* Check queue size */
990 if ((flags & PCI_MSI_FLAGS_QSIZE) >> 4 > vdev->msi_qmax) {
991 flags &= ~PCI_MSI_FLAGS_QSIZE;
992 flags |= vdev->msi_qmax << 4;
993 }
994
995 /* Write back to virt and to hardware */
996 *pflags = cpu_to_le16(flags);
997 ret = pci_user_write_config_word(vdev->pdev,
998 start + PCI_MSI_FLAGS,
999 flags);
1000 if (ret)
1001 return pcibios_err_to_errno(ret);
1002 }
1003
1004 return count;
1005}
1006
1007/*
1008 * MSI determination is per-device, so this routine gets used beyond
1009 * initialization time. Don't add __init
1010 */
1011static int init_pci_cap_msi_perm(struct perm_bits *perm, int len, u16 flags)
1012{
1013 if (alloc_perm_bits(perm, len))
1014 return -ENOMEM;
1015
1016 perm->readfn = vfio_msi_config_read;
1017 perm->writefn = vfio_msi_config_write;
1018
1019 p_setb(perm, PCI_CAP_LIST_NEXT, (u8)ALL_VIRT, NO_WRITE);
1020
1021 /*
1022 * The upper byte of the control register is reserved,
1023 * just setup the lower byte.
1024 */
1025 p_setb(perm, PCI_MSI_FLAGS, (u8)ALL_VIRT, (u8)ALL_WRITE);
1026 p_setd(perm, PCI_MSI_ADDRESS_LO, ALL_VIRT, ALL_WRITE);
1027 if (flags & PCI_MSI_FLAGS_64BIT) {
1028 p_setd(perm, PCI_MSI_ADDRESS_HI, ALL_VIRT, ALL_WRITE);
1029 p_setw(perm, PCI_MSI_DATA_64, (u16)ALL_VIRT, (u16)ALL_WRITE);
1030 if (flags & PCI_MSI_FLAGS_MASKBIT) {
1031 p_setd(perm, PCI_MSI_MASK_64, NO_VIRT, ALL_WRITE);
1032 p_setd(perm, PCI_MSI_PENDING_64, NO_VIRT, ALL_WRITE);
1033 }
1034 } else {
1035 p_setw(perm, PCI_MSI_DATA_32, (u16)ALL_VIRT, (u16)ALL_WRITE);
1036 if (flags & PCI_MSI_FLAGS_MASKBIT) {
1037 p_setd(perm, PCI_MSI_MASK_32, NO_VIRT, ALL_WRITE);
1038 p_setd(perm, PCI_MSI_PENDING_32, NO_VIRT, ALL_WRITE);
1039 }
1040 }
1041 return 0;
1042}
1043
1044/* Determine MSI CAP field length; initialize msi_perms on 1st call per vdev */
1045static int vfio_msi_cap_len(struct vfio_pci_device *vdev, u8 pos)
1046{
1047 struct pci_dev *pdev = vdev->pdev;
1048 int len, ret;
1049 u16 flags;
1050
1051 ret = pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &flags);
1052 if (ret)
1053 return pcibios_err_to_errno(ret);
1054
1055 len = 10; /* Minimum size */
1056 if (flags & PCI_MSI_FLAGS_64BIT)
1057 len += 4;
1058 if (flags & PCI_MSI_FLAGS_MASKBIT)
1059 len += 10;
1060
1061 if (vdev->msi_perm)
1062 return len;
1063
1064 vdev->msi_perm = kmalloc(sizeof(struct perm_bits), GFP_KERNEL);
1065 if (!vdev->msi_perm)
1066 return -ENOMEM;
1067
1068 ret = init_pci_cap_msi_perm(vdev->msi_perm, len, flags);
1069 if (ret)
1070 return ret;
1071
1072 return len;
1073}
1074
1075/* Determine extended capability length for VC (2 & 9) and MFVC */
1076static int vfio_vc_cap_len(struct vfio_pci_device *vdev, u16 pos)
1077{
1078 struct pci_dev *pdev = vdev->pdev;
1079 u32 tmp;
1080 int ret, evcc, phases, vc_arb;
1081 int len = PCI_CAP_VC_BASE_SIZEOF;
1082
Alex Williamson274127a2013-12-17 16:43:57 -07001083 ret = pci_read_config_dword(pdev, pos + PCI_VC_PORT_CAP1, &tmp);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001084 if (ret)
1085 return pcibios_err_to_errno(ret);
1086
Alex Williamson274127a2013-12-17 16:43:57 -07001087 evcc = tmp & PCI_VC_CAP1_EVCC; /* extended vc count */
1088 ret = pci_read_config_dword(pdev, pos + PCI_VC_PORT_CAP2, &tmp);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001089 if (ret)
1090 return pcibios_err_to_errno(ret);
1091
Alex Williamson274127a2013-12-17 16:43:57 -07001092 if (tmp & PCI_VC_CAP2_128_PHASE)
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001093 phases = 128;
Alex Williamson274127a2013-12-17 16:43:57 -07001094 else if (tmp & PCI_VC_CAP2_64_PHASE)
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001095 phases = 64;
Alex Williamson274127a2013-12-17 16:43:57 -07001096 else if (tmp & PCI_VC_CAP2_32_PHASE)
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001097 phases = 32;
1098 else
1099 phases = 0;
1100
1101 vc_arb = phases * 4;
1102
1103 /*
1104 * Port arbitration tables are root & switch only;
1105 * function arbitration tables are function 0 only.
1106 * In either case, we'll never let user write them so
1107 * we don't care how big they are
1108 */
1109 len += (1 + evcc) * PCI_CAP_VC_PER_VC_SIZEOF;
1110 if (vc_arb) {
1111 len = round_up(len, 16);
1112 len += vc_arb / 8;
1113 }
1114 return len;
1115}
1116
1117static int vfio_cap_len(struct vfio_pci_device *vdev, u8 cap, u8 pos)
1118{
1119 struct pci_dev *pdev = vdev->pdev;
Alex Williamson17638db2013-09-04 10:58:52 -06001120 u32 dword;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001121 u16 word;
1122 u8 byte;
1123 int ret;
1124
1125 switch (cap) {
1126 case PCI_CAP_ID_MSI:
1127 return vfio_msi_cap_len(vdev, pos);
1128 case PCI_CAP_ID_PCIX:
1129 ret = pci_read_config_word(pdev, pos + PCI_X_CMD, &word);
1130 if (ret)
1131 return pcibios_err_to_errno(ret);
1132
1133 if (PCI_X_CMD_VERSION(word)) {
Alex Williamson17638db2013-09-04 10:58:52 -06001134 /* Test for extended capabilities */
1135 pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &dword);
1136 vdev->extended_caps = (dword != 0);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001137 return PCI_CAP_PCIX_SIZEOF_V2;
1138 } else
1139 return PCI_CAP_PCIX_SIZEOF_V0;
1140 case PCI_CAP_ID_VNDR:
1141 /* length follows next field */
1142 ret = pci_read_config_byte(pdev, pos + PCI_CAP_FLAGS, &byte);
1143 if (ret)
1144 return pcibios_err_to_errno(ret);
1145
1146 return byte;
1147 case PCI_CAP_ID_EXP:
Alex Williamson17638db2013-09-04 10:58:52 -06001148 /* Test for extended capabilities */
1149 pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &dword);
1150 vdev->extended_caps = (dword != 0);
Alex Williamson5641ade2013-02-14 10:45:31 -07001151
Alex Williamson17638db2013-09-04 10:58:52 -06001152 /* length based on version */
Yijing Wangaa2cba52013-04-15 08:45:10 -06001153 if ((pcie_caps_reg(pdev) & PCI_EXP_FLAGS_VERS) == 1)
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001154 return PCI_CAP_EXP_ENDPOINT_SIZEOF_V1;
Alex Williamson5641ade2013-02-14 10:45:31 -07001155 else
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001156 return PCI_CAP_EXP_ENDPOINT_SIZEOF_V2;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001157 case PCI_CAP_ID_HT:
1158 ret = pci_read_config_byte(pdev, pos + 3, &byte);
1159 if (ret)
1160 return pcibios_err_to_errno(ret);
1161
1162 return (byte & HT_3BIT_CAP_MASK) ?
1163 HT_CAP_SIZEOF_SHORT : HT_CAP_SIZEOF_LONG;
1164 case PCI_CAP_ID_SATA:
1165 ret = pci_read_config_byte(pdev, pos + PCI_SATA_REGS, &byte);
1166 if (ret)
1167 return pcibios_err_to_errno(ret);
1168
1169 byte &= PCI_SATA_REGS_MASK;
1170 if (byte == PCI_SATA_REGS_INLINE)
1171 return PCI_SATA_SIZEOF_LONG;
1172 else
1173 return PCI_SATA_SIZEOF_SHORT;
1174 default:
1175 pr_warn("%s: %s unknown length for pci cap 0x%x@0x%x\n",
1176 dev_name(&pdev->dev), __func__, cap, pos);
1177 }
1178
1179 return 0;
1180}
1181
1182static int vfio_ext_cap_len(struct vfio_pci_device *vdev, u16 ecap, u16 epos)
1183{
1184 struct pci_dev *pdev = vdev->pdev;
1185 u8 byte;
1186 u32 dword;
1187 int ret;
1188
1189 switch (ecap) {
1190 case PCI_EXT_CAP_ID_VNDR:
1191 ret = pci_read_config_dword(pdev, epos + PCI_VSEC_HDR, &dword);
1192 if (ret)
1193 return pcibios_err_to_errno(ret);
1194
1195 return dword >> PCI_VSEC_HDR_LEN_SHIFT;
1196 case PCI_EXT_CAP_ID_VC:
1197 case PCI_EXT_CAP_ID_VC9:
1198 case PCI_EXT_CAP_ID_MFVC:
1199 return vfio_vc_cap_len(vdev, epos);
1200 case PCI_EXT_CAP_ID_ACS:
1201 ret = pci_read_config_byte(pdev, epos + PCI_ACS_CAP, &byte);
1202 if (ret)
1203 return pcibios_err_to_errno(ret);
1204
1205 if (byte & PCI_ACS_EC) {
1206 int bits;
1207
1208 ret = pci_read_config_byte(pdev,
1209 epos + PCI_ACS_EGRESS_BITS,
1210 &byte);
1211 if (ret)
1212 return pcibios_err_to_errno(ret);
1213
1214 bits = byte ? round_up(byte, 32) : 256;
1215 return 8 + (bits / 8);
1216 }
1217 return 8;
1218
1219 case PCI_EXT_CAP_ID_REBAR:
1220 ret = pci_read_config_byte(pdev, epos + PCI_REBAR_CTRL, &byte);
1221 if (ret)
1222 return pcibios_err_to_errno(ret);
1223
1224 byte &= PCI_REBAR_CTRL_NBAR_MASK;
1225 byte >>= PCI_REBAR_CTRL_NBAR_SHIFT;
1226
1227 return 4 + (byte * 8);
1228 case PCI_EXT_CAP_ID_DPA:
1229 ret = pci_read_config_byte(pdev, epos + PCI_DPA_CAP, &byte);
1230 if (ret)
1231 return pcibios_err_to_errno(ret);
1232
1233 byte &= PCI_DPA_CAP_SUBSTATE_MASK;
Alex Williamsonafa63252014-05-30 10:50:31 -06001234 return PCI_DPA_BASE_SIZEOF + byte + 1;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001235 case PCI_EXT_CAP_ID_TPH:
1236 ret = pci_read_config_dword(pdev, epos + PCI_TPH_CAP, &dword);
1237 if (ret)
1238 return pcibios_err_to_errno(ret);
1239
1240 if ((dword & PCI_TPH_CAP_LOC_MASK) == PCI_TPH_LOC_CAP) {
1241 int sts;
1242
Alex Williamsonafa63252014-05-30 10:50:31 -06001243 sts = dword & PCI_TPH_CAP_ST_MASK;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001244 sts >>= PCI_TPH_CAP_ST_SHIFT;
Alex Williamsonafa63252014-05-30 10:50:31 -06001245 return PCI_TPH_BASE_SIZEOF + (sts * 2) + 2;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001246 }
1247 return PCI_TPH_BASE_SIZEOF;
1248 default:
1249 pr_warn("%s: %s unknown length for pci ecap 0x%x@0x%x\n",
1250 dev_name(&pdev->dev), __func__, ecap, epos);
1251 }
1252
1253 return 0;
1254}
1255
1256static int vfio_fill_vconfig_bytes(struct vfio_pci_device *vdev,
1257 int offset, int size)
1258{
1259 struct pci_dev *pdev = vdev->pdev;
1260 int ret = 0;
1261
1262 /*
1263 * We try to read physical config space in the largest chunks
1264 * we can, assuming that all of the fields support dword access.
1265 * pci_save_state() makes this same assumption and seems to do ok.
1266 */
1267 while (size) {
1268 int filled;
1269
1270 if (size >= 4 && !(offset % 4)) {
1271 __le32 *dwordp = (__le32 *)&vdev->vconfig[offset];
1272 u32 dword;
1273
1274 ret = pci_read_config_dword(pdev, offset, &dword);
1275 if (ret)
1276 return ret;
1277 *dwordp = cpu_to_le32(dword);
1278 filled = 4;
1279 } else if (size >= 2 && !(offset % 2)) {
1280 __le16 *wordp = (__le16 *)&vdev->vconfig[offset];
1281 u16 word;
1282
1283 ret = pci_read_config_word(pdev, offset, &word);
1284 if (ret)
1285 return ret;
1286 *wordp = cpu_to_le16(word);
1287 filled = 2;
1288 } else {
1289 u8 *byte = &vdev->vconfig[offset];
1290 ret = pci_read_config_byte(pdev, offset, byte);
1291 if (ret)
1292 return ret;
1293 filled = 1;
1294 }
1295
1296 offset += filled;
1297 size -= filled;
1298 }
1299
1300 return ret;
1301}
1302
1303static int vfio_cap_init(struct vfio_pci_device *vdev)
1304{
1305 struct pci_dev *pdev = vdev->pdev;
1306 u8 *map = vdev->pci_config_map;
1307 u16 status;
1308 u8 pos, *prev, cap;
1309 int loops, ret, caps = 0;
1310
1311 /* Any capabilities? */
1312 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
1313 if (ret)
1314 return ret;
1315
1316 if (!(status & PCI_STATUS_CAP_LIST))
1317 return 0; /* Done */
1318
1319 ret = pci_read_config_byte(pdev, PCI_CAPABILITY_LIST, &pos);
1320 if (ret)
1321 return ret;
1322
1323 /* Mark the previous position in case we want to skip a capability */
1324 prev = &vdev->vconfig[PCI_CAPABILITY_LIST];
1325
1326 /* We can bound our loop, capabilities are dword aligned */
1327 loops = (PCI_CFG_SPACE_SIZE - PCI_STD_HEADER_SIZEOF) / PCI_CAP_SIZEOF;
1328 while (pos && loops--) {
1329 u8 next;
1330 int i, len = 0;
1331
1332 ret = pci_read_config_byte(pdev, pos, &cap);
1333 if (ret)
1334 return ret;
1335
1336 ret = pci_read_config_byte(pdev,
1337 pos + PCI_CAP_LIST_NEXT, &next);
1338 if (ret)
1339 return ret;
1340
1341 if (cap <= PCI_CAP_ID_MAX) {
1342 len = pci_cap_length[cap];
1343 if (len == 0xFF) { /* Variable length */
1344 len = vfio_cap_len(vdev, cap, pos);
1345 if (len < 0)
1346 return len;
1347 }
1348 }
1349
1350 if (!len) {
1351 pr_info("%s: %s hiding cap 0x%x\n",
1352 __func__, dev_name(&pdev->dev), cap);
1353 *prev = next;
1354 pos = next;
1355 continue;
1356 }
1357
1358 /* Sanity check, do we overlap other capabilities? */
Alex Williamson180b1382013-04-01 09:03:44 -06001359 for (i = 0; i < len; i++) {
1360 if (likely(map[pos + i] == PCI_CAP_ID_INVALID))
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001361 continue;
1362
1363 pr_warn("%s: %s pci config conflict @0x%x, was cap 0x%x now cap 0x%x\n",
1364 __func__, dev_name(&pdev->dev),
1365 pos + i, map[pos + i], cap);
1366 }
1367
Alex Williamson345d7102016-02-22 16:02:41 -07001368 BUILD_BUG_ON(PCI_CAP_ID_MAX >= PCI_CAP_ID_INVALID_VIRT);
1369
Alex Williamson180b1382013-04-01 09:03:44 -06001370 memset(map + pos, cap, len);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001371 ret = vfio_fill_vconfig_bytes(vdev, pos, len);
1372 if (ret)
1373 return ret;
1374
1375 prev = &vdev->vconfig[pos + PCI_CAP_LIST_NEXT];
1376 pos = next;
1377 caps++;
1378 }
1379
1380 /* If we didn't fill any capabilities, clear the status flag */
1381 if (!caps) {
1382 __le16 *vstatus = (__le16 *)&vdev->vconfig[PCI_STATUS];
1383 *vstatus &= ~cpu_to_le16(PCI_STATUS_CAP_LIST);
1384 }
1385
1386 return 0;
1387}
1388
1389static int vfio_ecap_init(struct vfio_pci_device *vdev)
1390{
1391 struct pci_dev *pdev = vdev->pdev;
1392 u8 *map = vdev->pci_config_map;
1393 u16 epos;
1394 __le32 *prev = NULL;
1395 int loops, ret, ecaps = 0;
1396
1397 if (!vdev->extended_caps)
1398 return 0;
1399
1400 epos = PCI_CFG_SPACE_SIZE;
1401
1402 loops = (pdev->cfg_size - PCI_CFG_SPACE_SIZE) / PCI_CAP_SIZEOF;
1403
1404 while (loops-- && epos >= PCI_CFG_SPACE_SIZE) {
1405 u32 header;
1406 u16 ecap;
1407 int i, len = 0;
1408 bool hidden = false;
1409
1410 ret = pci_read_config_dword(pdev, epos, &header);
1411 if (ret)
1412 return ret;
1413
1414 ecap = PCI_EXT_CAP_ID(header);
1415
1416 if (ecap <= PCI_EXT_CAP_ID_MAX) {
1417 len = pci_ext_cap_length[ecap];
1418 if (len == 0xFF) {
1419 len = vfio_ext_cap_len(vdev, ecap, epos);
1420 if (len < 0)
1421 return ret;
1422 }
1423 }
1424
1425 if (!len) {
1426 pr_info("%s: %s hiding ecap 0x%x@0x%x\n",
1427 __func__, dev_name(&pdev->dev), ecap, epos);
1428
1429 /* If not the first in the chain, we can skip over it */
1430 if (prev) {
1431 u32 val = epos = PCI_EXT_CAP_NEXT(header);
1432 *prev &= cpu_to_le32(~(0xffcU << 20));
1433 *prev |= cpu_to_le32(val << 20);
1434 continue;
1435 }
1436
1437 /*
1438 * Otherwise, fill in a placeholder, the direct
1439 * readfn will virtualize this automatically
1440 */
1441 len = PCI_CAP_SIZEOF;
1442 hidden = true;
1443 }
1444
Alex Williamson180b1382013-04-01 09:03:44 -06001445 for (i = 0; i < len; i++) {
1446 if (likely(map[epos + i] == PCI_CAP_ID_INVALID))
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001447 continue;
1448
1449 pr_warn("%s: %s pci config conflict @0x%x, was ecap 0x%x now ecap 0x%x\n",
1450 __func__, dev_name(&pdev->dev),
1451 epos + i, map[epos + i], ecap);
1452 }
1453
1454 /*
1455 * Even though ecap is 2 bytes, we're currently a long way
1456 * from exceeding 1 byte capabilities. If we ever make it
Alex Williamson345d7102016-02-22 16:02:41 -07001457 * up to 0xFE we'll need to up this to a two-byte, byte map.
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001458 */
Alex Williamson345d7102016-02-22 16:02:41 -07001459 BUILD_BUG_ON(PCI_EXT_CAP_ID_MAX >= PCI_CAP_ID_INVALID_VIRT);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001460
Alex Williamson180b1382013-04-01 09:03:44 -06001461 memset(map + epos, ecap, len);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001462 ret = vfio_fill_vconfig_bytes(vdev, epos, len);
1463 if (ret)
1464 return ret;
1465
1466 /*
1467 * If we're just using this capability to anchor the list,
1468 * hide the real ID. Only count real ecaps. XXX PCI spec
1469 * indicates to use cap id = 0, version = 0, next = 0 if
1470 * ecaps are absent, hope users check all the way to next.
1471 */
1472 if (hidden)
1473 *(__le32 *)&vdev->vconfig[epos] &=
1474 cpu_to_le32((0xffcU << 20));
1475 else
1476 ecaps++;
1477
1478 prev = (__le32 *)&vdev->vconfig[epos];
1479 epos = PCI_EXT_CAP_NEXT(header);
1480 }
1481
1482 if (!ecaps)
1483 *(u32 *)&vdev->vconfig[PCI_CFG_SPACE_SIZE] = 0;
1484
1485 return 0;
1486}
1487
1488/*
1489 * For each device we allocate a pci_config_map that indicates the
1490 * capability occupying each dword and thus the struct perm_bits we
1491 * use for read and write. We also allocate a virtualized config
1492 * space which tracks reads and writes to bits that we emulate for
1493 * the user. Initial values filled from device.
1494 *
1495 * Using shared stuct perm_bits between all vfio-pci devices saves
1496 * us from allocating cfg_size buffers for virt and write for every
1497 * device. We could remove vconfig and allocate individual buffers
1498 * for each area requring emulated bits, but the array of pointers
1499 * would be comparable in size (at least for standard config space).
1500 */
1501int vfio_config_init(struct vfio_pci_device *vdev)
1502{
1503 struct pci_dev *pdev = vdev->pdev;
1504 u8 *map, *vconfig;
1505 int ret;
1506
1507 /*
Alex Williamson180b1382013-04-01 09:03:44 -06001508 * Config space, caps and ecaps are all dword aligned, so we could
1509 * use one byte per dword to record the type. However, there are
1510 * no requiremenst on the length of a capability, so the gap between
1511 * capabilities needs byte granularity.
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001512 */
Alex Williamson180b1382013-04-01 09:03:44 -06001513 map = kmalloc(pdev->cfg_size, GFP_KERNEL);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001514 if (!map)
1515 return -ENOMEM;
1516
1517 vconfig = kmalloc(pdev->cfg_size, GFP_KERNEL);
1518 if (!vconfig) {
1519 kfree(map);
1520 return -ENOMEM;
1521 }
1522
1523 vdev->pci_config_map = map;
1524 vdev->vconfig = vconfig;
1525
Alex Williamson180b1382013-04-01 09:03:44 -06001526 memset(map, PCI_CAP_ID_BASIC, PCI_STD_HEADER_SIZEOF);
1527 memset(map + PCI_STD_HEADER_SIZEOF, PCI_CAP_ID_INVALID,
1528 pdev->cfg_size - PCI_STD_HEADER_SIZEOF);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001529
1530 ret = vfio_fill_vconfig_bytes(vdev, 0, PCI_STD_HEADER_SIZEOF);
1531 if (ret)
1532 goto out;
1533
1534 vdev->bardirty = true;
1535
1536 /*
1537 * XXX can we just pci_load_saved_state/pci_restore_state?
1538 * may need to rebuild vconfig after that
1539 */
1540
1541 /* For restore after reset */
1542 vdev->rbar[0] = le32_to_cpu(*(__le32 *)&vconfig[PCI_BASE_ADDRESS_0]);
1543 vdev->rbar[1] = le32_to_cpu(*(__le32 *)&vconfig[PCI_BASE_ADDRESS_1]);
1544 vdev->rbar[2] = le32_to_cpu(*(__le32 *)&vconfig[PCI_BASE_ADDRESS_2]);
1545 vdev->rbar[3] = le32_to_cpu(*(__le32 *)&vconfig[PCI_BASE_ADDRESS_3]);
1546 vdev->rbar[4] = le32_to_cpu(*(__le32 *)&vconfig[PCI_BASE_ADDRESS_4]);
1547 vdev->rbar[5] = le32_to_cpu(*(__le32 *)&vconfig[PCI_BASE_ADDRESS_5]);
1548 vdev->rbar[6] = le32_to_cpu(*(__le32 *)&vconfig[PCI_ROM_ADDRESS]);
1549
1550 if (pdev->is_virtfn) {
1551 *(__le16 *)&vconfig[PCI_VENDOR_ID] = cpu_to_le16(pdev->vendor);
1552 *(__le16 *)&vconfig[PCI_DEVICE_ID] = cpu_to_le16(pdev->device);
1553 }
1554
Alex Williamson450744052016-03-24 13:05:18 -06001555 if (!IS_ENABLED(CONFIG_VFIO_PCI_INTX) || vdev->nointx)
Frank Blaschka1d53a3a2014-11-07 09:52:22 -07001556 vconfig[PCI_INTERRUPT_PIN] = 0;
1557
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001558 ret = vfio_cap_init(vdev);
1559 if (ret)
1560 goto out;
1561
1562 ret = vfio_ecap_init(vdev);
1563 if (ret)
1564 goto out;
1565
1566 return 0;
1567
1568out:
1569 kfree(map);
1570 vdev->pci_config_map = NULL;
1571 kfree(vconfig);
1572 vdev->vconfig = NULL;
1573 return pcibios_err_to_errno(ret);
1574}
1575
1576void vfio_config_free(struct vfio_pci_device *vdev)
1577{
1578 kfree(vdev->vconfig);
1579 vdev->vconfig = NULL;
1580 kfree(vdev->pci_config_map);
1581 vdev->pci_config_map = NULL;
1582 kfree(vdev->msi_perm);
1583 vdev->msi_perm = NULL;
1584}
1585
Alex Williamson180b1382013-04-01 09:03:44 -06001586/*
1587 * Find the remaining number of bytes in a dword that match the given
1588 * position. Stop at either the end of the capability or the dword boundary.
1589 */
1590static size_t vfio_pci_cap_remaining_dword(struct vfio_pci_device *vdev,
1591 loff_t pos)
1592{
1593 u8 cap = vdev->pci_config_map[pos];
1594 size_t i;
1595
1596 for (i = 1; (pos + i) % 4 && vdev->pci_config_map[pos + i] == cap; i++)
1597 /* nop */;
1598
1599 return i;
1600}
1601
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001602static ssize_t vfio_config_do_rw(struct vfio_pci_device *vdev, char __user *buf,
1603 size_t count, loff_t *ppos, bool iswrite)
1604{
1605 struct pci_dev *pdev = vdev->pdev;
1606 struct perm_bits *perm;
1607 __le32 val = 0;
1608 int cap_start = 0, offset;
1609 u8 cap_id;
Alex Williamson180b1382013-04-01 09:03:44 -06001610 ssize_t ret;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001611
Alex Williamson180b1382013-04-01 09:03:44 -06001612 if (*ppos < 0 || *ppos >= pdev->cfg_size ||
1613 *ppos + count > pdev->cfg_size)
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001614 return -EFAULT;
1615
1616 /*
Alex Williamson180b1382013-04-01 09:03:44 -06001617 * Chop accesses into aligned chunks containing no more than a
1618 * single capability. Caller increments to the next chunk.
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001619 */
Alex Williamson180b1382013-04-01 09:03:44 -06001620 count = min(count, vfio_pci_cap_remaining_dword(vdev, *ppos));
1621 if (count >= 4 && !(*ppos % 4))
1622 count = 4;
1623 else if (count >= 2 && !(*ppos % 2))
1624 count = 2;
1625 else
1626 count = 1;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001627
Alex Williamson180b1382013-04-01 09:03:44 -06001628 ret = count;
1629
1630 cap_id = vdev->pci_config_map[*ppos];
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001631
1632 if (cap_id == PCI_CAP_ID_INVALID) {
Alex Williamsona7d1ea12013-04-01 09:04:12 -06001633 perm = &unassigned_perms;
1634 cap_start = *ppos;
Alex Williamson345d7102016-02-22 16:02:41 -07001635 } else if (cap_id == PCI_CAP_ID_INVALID_VIRT) {
1636 perm = &virt_perms;
1637 cap_start = *ppos;
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001638 } else {
Alex Williamsona7d1ea12013-04-01 09:04:12 -06001639 if (*ppos >= PCI_CFG_SPACE_SIZE) {
1640 WARN_ON(cap_id > PCI_EXT_CAP_ID_MAX);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001641
Alex Williamsona7d1ea12013-04-01 09:04:12 -06001642 perm = &ecap_perms[cap_id];
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001643 cap_start = vfio_find_cap_start(vdev, *ppos);
Alex Williamsona7d1ea12013-04-01 09:04:12 -06001644 } else {
1645 WARN_ON(cap_id > PCI_CAP_ID_MAX);
1646
1647 perm = &cap_perms[cap_id];
1648
1649 if (cap_id == PCI_CAP_ID_MSI)
1650 perm = vdev->msi_perm;
1651
1652 if (cap_id > PCI_CAP_ID_BASIC)
1653 cap_start = vfio_find_cap_start(vdev, *ppos);
1654 }
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001655 }
1656
1657 WARN_ON(!cap_start && cap_id != PCI_CAP_ID_BASIC);
1658 WARN_ON(cap_start > *ppos);
1659
1660 offset = *ppos - cap_start;
1661
1662 if (iswrite) {
1663 if (!perm->writefn)
1664 return ret;
1665
1666 if (copy_from_user(&val, buf, count))
1667 return -EFAULT;
1668
1669 ret = perm->writefn(vdev, *ppos, count, perm, offset, val);
1670 } else {
1671 if (perm->readfn) {
1672 ret = perm->readfn(vdev, *ppos, count,
1673 perm, offset, &val);
1674 if (ret < 0)
1675 return ret;
1676 }
1677
1678 if (copy_to_user(buf, &val, count))
1679 return -EFAULT;
1680 }
1681
1682 return ret;
1683}
1684
Alex Williamson906ee992013-02-14 14:02:12 -07001685ssize_t vfio_pci_config_rw(struct vfio_pci_device *vdev, char __user *buf,
1686 size_t count, loff_t *ppos, bool iswrite)
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001687{
1688 size_t done = 0;
1689 int ret = 0;
1690 loff_t pos = *ppos;
1691
1692 pos &= VFIO_PCI_OFFSET_MASK;
1693
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001694 while (count) {
Alex Williamson180b1382013-04-01 09:03:44 -06001695 ret = vfio_config_do_rw(vdev, buf, count, &pos, iswrite);
Alex Williamson89e1f7d2012-07-31 08:16:24 -06001696 if (ret < 0)
1697 return ret;
1698
1699 count -= ret;
1700 done += ret;
1701 buf += ret;
1702 pos += ret;
1703 }
1704
1705 *ppos += done;
1706
1707 return done;
1708}