Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1 | /* Broadcom NetXtreme-C/E network driver. |
| 2 | * |
Michael Chan | 11f15ed | 2016-04-05 14:08:55 -0400 | [diff] [blame] | 3 | * Copyright (c) 2014-2016 Broadcom Corporation |
Michael Chan | bac9a7e | 2017-02-12 19:18:10 -0500 | [diff] [blame] | 4 | * Copyright (c) 2016-2017 Broadcom Limited |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation. |
| 9 | */ |
| 10 | |
| 11 | #ifndef BNXT_H |
| 12 | #define BNXT_H |
| 13 | |
| 14 | #define DRV_MODULE_NAME "bnxt_en" |
Michael Chan | bac9a7e | 2017-02-12 19:18:10 -0500 | [diff] [blame] | 15 | #define DRV_MODULE_VERSION "1.7.0" |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 16 | |
Michael Chan | c193554 | 2015-12-27 18:19:28 -0500 | [diff] [blame] | 17 | #define DRV_VER_MAJ 1 |
Michael Chan | bac9a7e | 2017-02-12 19:18:10 -0500 | [diff] [blame] | 18 | #define DRV_VER_MIN 7 |
Michael Chan | c193554 | 2015-12-27 18:19:28 -0500 | [diff] [blame] | 19 | #define DRV_VER_UPD 0 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 20 | |
Florian Westphal | 282ccf6 | 2017-03-29 17:17:31 +0200 | [diff] [blame] | 21 | #include <linux/interrupt.h> |
| 22 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 23 | struct tx_bd { |
| 24 | __le32 tx_bd_len_flags_type; |
| 25 | #define TX_BD_TYPE (0x3f << 0) |
| 26 | #define TX_BD_TYPE_SHORT_TX_BD (0x00 << 0) |
| 27 | #define TX_BD_TYPE_LONG_TX_BD (0x10 << 0) |
| 28 | #define TX_BD_FLAGS_PACKET_END (1 << 6) |
| 29 | #define TX_BD_FLAGS_NO_CMPL (1 << 7) |
| 30 | #define TX_BD_FLAGS_BD_CNT (0x1f << 8) |
| 31 | #define TX_BD_FLAGS_BD_CNT_SHIFT 8 |
| 32 | #define TX_BD_FLAGS_LHINT (3 << 13) |
| 33 | #define TX_BD_FLAGS_LHINT_SHIFT 13 |
| 34 | #define TX_BD_FLAGS_LHINT_512_AND_SMALLER (0 << 13) |
| 35 | #define TX_BD_FLAGS_LHINT_512_TO_1023 (1 << 13) |
| 36 | #define TX_BD_FLAGS_LHINT_1024_TO_2047 (2 << 13) |
| 37 | #define TX_BD_FLAGS_LHINT_2048_AND_LARGER (3 << 13) |
| 38 | #define TX_BD_FLAGS_COAL_NOW (1 << 15) |
| 39 | #define TX_BD_LEN (0xffff << 16) |
| 40 | #define TX_BD_LEN_SHIFT 16 |
| 41 | |
| 42 | u32 tx_bd_opaque; |
| 43 | __le64 tx_bd_haddr; |
| 44 | } __packed; |
| 45 | |
| 46 | struct tx_bd_ext { |
| 47 | __le32 tx_bd_hsize_lflags; |
| 48 | #define TX_BD_FLAGS_TCP_UDP_CHKSUM (1 << 0) |
| 49 | #define TX_BD_FLAGS_IP_CKSUM (1 << 1) |
| 50 | #define TX_BD_FLAGS_NO_CRC (1 << 2) |
| 51 | #define TX_BD_FLAGS_STAMP (1 << 3) |
| 52 | #define TX_BD_FLAGS_T_IP_CHKSUM (1 << 4) |
| 53 | #define TX_BD_FLAGS_LSO (1 << 5) |
| 54 | #define TX_BD_FLAGS_IPID_FMT (1 << 6) |
| 55 | #define TX_BD_FLAGS_T_IPID (1 << 7) |
| 56 | #define TX_BD_HSIZE (0xff << 16) |
| 57 | #define TX_BD_HSIZE_SHIFT 16 |
| 58 | |
| 59 | __le32 tx_bd_mss; |
| 60 | __le32 tx_bd_cfa_action; |
| 61 | #define TX_BD_CFA_ACTION (0xffff << 16) |
| 62 | #define TX_BD_CFA_ACTION_SHIFT 16 |
| 63 | |
| 64 | __le32 tx_bd_cfa_meta; |
| 65 | #define TX_BD_CFA_META_MASK 0xfffffff |
| 66 | #define TX_BD_CFA_META_VID_MASK 0xfff |
| 67 | #define TX_BD_CFA_META_PRI_MASK (0xf << 12) |
| 68 | #define TX_BD_CFA_META_PRI_SHIFT 12 |
| 69 | #define TX_BD_CFA_META_TPID_MASK (3 << 16) |
| 70 | #define TX_BD_CFA_META_TPID_SHIFT 16 |
| 71 | #define TX_BD_CFA_META_KEY (0xf << 28) |
| 72 | #define TX_BD_CFA_META_KEY_SHIFT 28 |
| 73 | #define TX_BD_CFA_META_KEY_VLAN (1 << 28) |
| 74 | }; |
| 75 | |
| 76 | struct rx_bd { |
| 77 | __le32 rx_bd_len_flags_type; |
| 78 | #define RX_BD_TYPE (0x3f << 0) |
| 79 | #define RX_BD_TYPE_RX_PACKET_BD 0x4 |
| 80 | #define RX_BD_TYPE_RX_BUFFER_BD 0x5 |
| 81 | #define RX_BD_TYPE_RX_AGG_BD 0x6 |
| 82 | #define RX_BD_TYPE_16B_BD_SIZE (0 << 4) |
| 83 | #define RX_BD_TYPE_32B_BD_SIZE (1 << 4) |
| 84 | #define RX_BD_TYPE_48B_BD_SIZE (2 << 4) |
| 85 | #define RX_BD_TYPE_64B_BD_SIZE (3 << 4) |
| 86 | #define RX_BD_FLAGS_SOP (1 << 6) |
| 87 | #define RX_BD_FLAGS_EOP (1 << 7) |
| 88 | #define RX_BD_FLAGS_BUFFERS (3 << 8) |
| 89 | #define RX_BD_FLAGS_1_BUFFER_PACKET (0 << 8) |
| 90 | #define RX_BD_FLAGS_2_BUFFER_PACKET (1 << 8) |
| 91 | #define RX_BD_FLAGS_3_BUFFER_PACKET (2 << 8) |
| 92 | #define RX_BD_FLAGS_4_BUFFER_PACKET (3 << 8) |
| 93 | #define RX_BD_LEN (0xffff << 16) |
| 94 | #define RX_BD_LEN_SHIFT 16 |
| 95 | |
| 96 | u32 rx_bd_opaque; |
| 97 | __le64 rx_bd_haddr; |
| 98 | }; |
| 99 | |
| 100 | struct tx_cmp { |
| 101 | __le32 tx_cmp_flags_type; |
| 102 | #define CMP_TYPE (0x3f << 0) |
| 103 | #define CMP_TYPE_TX_L2_CMP 0 |
| 104 | #define CMP_TYPE_RX_L2_CMP 17 |
| 105 | #define CMP_TYPE_RX_AGG_CMP 18 |
| 106 | #define CMP_TYPE_RX_L2_TPA_START_CMP 19 |
| 107 | #define CMP_TYPE_RX_L2_TPA_END_CMP 21 |
| 108 | #define CMP_TYPE_STATUS_CMP 32 |
| 109 | #define CMP_TYPE_REMOTE_DRIVER_REQ 34 |
| 110 | #define CMP_TYPE_REMOTE_DRIVER_RESP 36 |
| 111 | #define CMP_TYPE_ERROR_STATUS 48 |
Michael Chan | 441cabb | 2016-09-19 03:58:02 -0400 | [diff] [blame] | 112 | #define CMPL_BASE_TYPE_STAT_EJECT 0x1aUL |
| 113 | #define CMPL_BASE_TYPE_HWRM_DONE 0x20UL |
| 114 | #define CMPL_BASE_TYPE_HWRM_FWD_REQ 0x22UL |
| 115 | #define CMPL_BASE_TYPE_HWRM_FWD_RESP 0x24UL |
| 116 | #define CMPL_BASE_TYPE_HWRM_ASYNC_EVENT 0x2eUL |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 117 | |
| 118 | #define TX_CMP_FLAGS_ERROR (1 << 6) |
| 119 | #define TX_CMP_FLAGS_PUSH (1 << 7) |
| 120 | |
| 121 | u32 tx_cmp_opaque; |
| 122 | __le32 tx_cmp_errors_v; |
| 123 | #define TX_CMP_V (1 << 0) |
| 124 | #define TX_CMP_ERRORS_BUFFER_ERROR (7 << 1) |
| 125 | #define TX_CMP_ERRORS_BUFFER_ERROR_NO_ERROR 0 |
| 126 | #define TX_CMP_ERRORS_BUFFER_ERROR_BAD_FORMAT 2 |
| 127 | #define TX_CMP_ERRORS_BUFFER_ERROR_INVALID_STAG 4 |
| 128 | #define TX_CMP_ERRORS_BUFFER_ERROR_STAG_BOUNDS 5 |
| 129 | #define TX_CMP_ERRORS_ZERO_LENGTH_PKT (1 << 4) |
| 130 | #define TX_CMP_ERRORS_EXCESSIVE_BD_LEN (1 << 5) |
| 131 | #define TX_CMP_ERRORS_DMA_ERROR (1 << 6) |
| 132 | #define TX_CMP_ERRORS_HINT_TOO_SHORT (1 << 7) |
| 133 | |
| 134 | __le32 tx_cmp_unsed_3; |
| 135 | }; |
| 136 | |
| 137 | struct rx_cmp { |
| 138 | __le32 rx_cmp_len_flags_type; |
| 139 | #define RX_CMP_CMP_TYPE (0x3f << 0) |
| 140 | #define RX_CMP_FLAGS_ERROR (1 << 6) |
| 141 | #define RX_CMP_FLAGS_PLACEMENT (7 << 7) |
| 142 | #define RX_CMP_FLAGS_RSS_VALID (1 << 10) |
| 143 | #define RX_CMP_FLAGS_UNUSED (1 << 11) |
| 144 | #define RX_CMP_FLAGS_ITYPES_SHIFT 12 |
| 145 | #define RX_CMP_FLAGS_ITYPE_UNKNOWN (0 << 12) |
| 146 | #define RX_CMP_FLAGS_ITYPE_IP (1 << 12) |
| 147 | #define RX_CMP_FLAGS_ITYPE_TCP (2 << 12) |
| 148 | #define RX_CMP_FLAGS_ITYPE_UDP (3 << 12) |
| 149 | #define RX_CMP_FLAGS_ITYPE_FCOE (4 << 12) |
| 150 | #define RX_CMP_FLAGS_ITYPE_ROCE (5 << 12) |
| 151 | #define RX_CMP_FLAGS_ITYPE_PTP_WO_TS (8 << 12) |
| 152 | #define RX_CMP_FLAGS_ITYPE_PTP_W_TS (9 << 12) |
| 153 | #define RX_CMP_LEN (0xffff << 16) |
| 154 | #define RX_CMP_LEN_SHIFT 16 |
| 155 | |
| 156 | u32 rx_cmp_opaque; |
| 157 | __le32 rx_cmp_misc_v1; |
| 158 | #define RX_CMP_V1 (1 << 0) |
| 159 | #define RX_CMP_AGG_BUFS (0x1f << 1) |
| 160 | #define RX_CMP_AGG_BUFS_SHIFT 1 |
| 161 | #define RX_CMP_RSS_HASH_TYPE (0x7f << 9) |
| 162 | #define RX_CMP_RSS_HASH_TYPE_SHIFT 9 |
| 163 | #define RX_CMP_PAYLOAD_OFFSET (0xff << 16) |
| 164 | #define RX_CMP_PAYLOAD_OFFSET_SHIFT 16 |
| 165 | |
| 166 | __le32 rx_cmp_rss_hash; |
| 167 | }; |
| 168 | |
| 169 | #define RX_CMP_HASH_VALID(rxcmp) \ |
| 170 | ((rxcmp)->rx_cmp_len_flags_type & cpu_to_le32(RX_CMP_FLAGS_RSS_VALID)) |
| 171 | |
Michael Chan | 614388c | 2015-11-05 16:25:48 -0500 | [diff] [blame] | 172 | #define RSS_PROFILE_ID_MASK 0x1f |
| 173 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 174 | #define RX_CMP_HASH_TYPE(rxcmp) \ |
Michael Chan | 614388c | 2015-11-05 16:25:48 -0500 | [diff] [blame] | 175 | (((le32_to_cpu((rxcmp)->rx_cmp_misc_v1) & RX_CMP_RSS_HASH_TYPE) >>\ |
| 176 | RX_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 177 | |
| 178 | struct rx_cmp_ext { |
| 179 | __le32 rx_cmp_flags2; |
| 180 | #define RX_CMP_FLAGS2_IP_CS_CALC 0x1 |
| 181 | #define RX_CMP_FLAGS2_L4_CS_CALC (0x1 << 1) |
| 182 | #define RX_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2) |
| 183 | #define RX_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3) |
| 184 | #define RX_CMP_FLAGS2_META_FORMAT_VLAN (0x1 << 4) |
| 185 | __le32 rx_cmp_meta_data; |
| 186 | #define RX_CMP_FLAGS2_METADATA_VID_MASK 0xfff |
| 187 | #define RX_CMP_FLAGS2_METADATA_TPID_MASK 0xffff0000 |
| 188 | #define RX_CMP_FLAGS2_METADATA_TPID_SFT 16 |
| 189 | __le32 rx_cmp_cfa_code_errors_v2; |
| 190 | #define RX_CMP_V (1 << 0) |
| 191 | #define RX_CMPL_ERRORS_MASK (0x7fff << 1) |
| 192 | #define RX_CMPL_ERRORS_SFT 1 |
| 193 | #define RX_CMPL_ERRORS_BUFFER_ERROR_MASK (0x7 << 1) |
| 194 | #define RX_CMPL_ERRORS_BUFFER_ERROR_NO_BUFFER (0x0 << 1) |
| 195 | #define RX_CMPL_ERRORS_BUFFER_ERROR_DID_NOT_FIT (0x1 << 1) |
| 196 | #define RX_CMPL_ERRORS_BUFFER_ERROR_NOT_ON_CHIP (0x2 << 1) |
| 197 | #define RX_CMPL_ERRORS_BUFFER_ERROR_BAD_FORMAT (0x3 << 1) |
| 198 | #define RX_CMPL_ERRORS_IP_CS_ERROR (0x1 << 4) |
| 199 | #define RX_CMPL_ERRORS_L4_CS_ERROR (0x1 << 5) |
| 200 | #define RX_CMPL_ERRORS_T_IP_CS_ERROR (0x1 << 6) |
| 201 | #define RX_CMPL_ERRORS_T_L4_CS_ERROR (0x1 << 7) |
| 202 | #define RX_CMPL_ERRORS_CRC_ERROR (0x1 << 8) |
| 203 | #define RX_CMPL_ERRORS_T_PKT_ERROR_MASK (0x7 << 9) |
| 204 | #define RX_CMPL_ERRORS_T_PKT_ERROR_NO_ERROR (0x0 << 9) |
| 205 | #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_VERSION (0x1 << 9) |
| 206 | #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_HDR_LEN (0x2 << 9) |
| 207 | #define RX_CMPL_ERRORS_T_PKT_ERROR_TUNNEL_TOTAL_ERROR (0x3 << 9) |
| 208 | #define RX_CMPL_ERRORS_T_PKT_ERROR_T_IP_TOTAL_ERROR (0x4 << 9) |
| 209 | #define RX_CMPL_ERRORS_T_PKT_ERROR_T_UDP_TOTAL_ERROR (0x5 << 9) |
| 210 | #define RX_CMPL_ERRORS_T_PKT_ERROR_T_L3_BAD_TTL (0x6 << 9) |
| 211 | #define RX_CMPL_ERRORS_PKT_ERROR_MASK (0xf << 12) |
| 212 | #define RX_CMPL_ERRORS_PKT_ERROR_NO_ERROR (0x0 << 12) |
| 213 | #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_VERSION (0x1 << 12) |
| 214 | #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_HDR_LEN (0x2 << 12) |
| 215 | #define RX_CMPL_ERRORS_PKT_ERROR_L3_BAD_TTL (0x3 << 12) |
| 216 | #define RX_CMPL_ERRORS_PKT_ERROR_IP_TOTAL_ERROR (0x4 << 12) |
| 217 | #define RX_CMPL_ERRORS_PKT_ERROR_UDP_TOTAL_ERROR (0x5 << 12) |
| 218 | #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN (0x6 << 12) |
| 219 | #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_HDR_LEN_TOO_SMALL (0x7 << 12) |
| 220 | #define RX_CMPL_ERRORS_PKT_ERROR_L4_BAD_OPT_LEN (0x8 << 12) |
| 221 | |
| 222 | #define RX_CMPL_CFA_CODE_MASK (0xffff << 16) |
| 223 | #define RX_CMPL_CFA_CODE_SFT 16 |
| 224 | |
| 225 | __le32 rx_cmp_unused3; |
| 226 | }; |
| 227 | |
| 228 | #define RX_CMP_L2_ERRORS \ |
| 229 | cpu_to_le32(RX_CMPL_ERRORS_BUFFER_ERROR_MASK | RX_CMPL_ERRORS_CRC_ERROR) |
| 230 | |
| 231 | #define RX_CMP_L4_CS_BITS \ |
| 232 | (cpu_to_le32(RX_CMP_FLAGS2_L4_CS_CALC | RX_CMP_FLAGS2_T_L4_CS_CALC)) |
| 233 | |
| 234 | #define RX_CMP_L4_CS_ERR_BITS \ |
| 235 | (cpu_to_le32(RX_CMPL_ERRORS_L4_CS_ERROR | RX_CMPL_ERRORS_T_L4_CS_ERROR)) |
| 236 | |
| 237 | #define RX_CMP_L4_CS_OK(rxcmp1) \ |
| 238 | (((rxcmp1)->rx_cmp_flags2 & RX_CMP_L4_CS_BITS) && \ |
| 239 | !((rxcmp1)->rx_cmp_cfa_code_errors_v2 & RX_CMP_L4_CS_ERR_BITS)) |
| 240 | |
| 241 | #define RX_CMP_ENCAP(rxcmp1) \ |
| 242 | ((le32_to_cpu((rxcmp1)->rx_cmp_flags2) & \ |
| 243 | RX_CMP_FLAGS2_T_L4_CS_CALC) >> 3) |
| 244 | |
| 245 | struct rx_agg_cmp { |
| 246 | __le32 rx_agg_cmp_len_flags_type; |
| 247 | #define RX_AGG_CMP_TYPE (0x3f << 0) |
| 248 | #define RX_AGG_CMP_LEN (0xffff << 16) |
| 249 | #define RX_AGG_CMP_LEN_SHIFT 16 |
| 250 | u32 rx_agg_cmp_opaque; |
| 251 | __le32 rx_agg_cmp_v; |
| 252 | #define RX_AGG_CMP_V (1 << 0) |
| 253 | __le32 rx_agg_cmp_unused; |
| 254 | }; |
| 255 | |
| 256 | struct rx_tpa_start_cmp { |
| 257 | __le32 rx_tpa_start_cmp_len_flags_type; |
| 258 | #define RX_TPA_START_CMP_TYPE (0x3f << 0) |
| 259 | #define RX_TPA_START_CMP_FLAGS (0x3ff << 6) |
| 260 | #define RX_TPA_START_CMP_FLAGS_SHIFT 6 |
| 261 | #define RX_TPA_START_CMP_FLAGS_PLACEMENT (0x7 << 7) |
| 262 | #define RX_TPA_START_CMP_FLAGS_PLACEMENT_SHIFT 7 |
| 263 | #define RX_TPA_START_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7) |
| 264 | #define RX_TPA_START_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7) |
| 265 | #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7) |
| 266 | #define RX_TPA_START_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7) |
| 267 | #define RX_TPA_START_CMP_FLAGS_RSS_VALID (0x1 << 10) |
| 268 | #define RX_TPA_START_CMP_FLAGS_ITYPES (0xf << 12) |
| 269 | #define RX_TPA_START_CMP_FLAGS_ITYPES_SHIFT 12 |
| 270 | #define RX_TPA_START_CMP_FLAGS_ITYPE_TCP (0x2 << 12) |
| 271 | #define RX_TPA_START_CMP_LEN (0xffff << 16) |
| 272 | #define RX_TPA_START_CMP_LEN_SHIFT 16 |
| 273 | |
| 274 | u32 rx_tpa_start_cmp_opaque; |
| 275 | __le32 rx_tpa_start_cmp_misc_v1; |
| 276 | #define RX_TPA_START_CMP_V1 (0x1 << 0) |
| 277 | #define RX_TPA_START_CMP_RSS_HASH_TYPE (0x7f << 9) |
| 278 | #define RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT 9 |
| 279 | #define RX_TPA_START_CMP_AGG_ID (0x7f << 25) |
| 280 | #define RX_TPA_START_CMP_AGG_ID_SHIFT 25 |
| 281 | |
| 282 | __le32 rx_tpa_start_cmp_rss_hash; |
| 283 | }; |
| 284 | |
| 285 | #define TPA_START_HASH_VALID(rx_tpa_start) \ |
| 286 | ((rx_tpa_start)->rx_tpa_start_cmp_len_flags_type & \ |
| 287 | cpu_to_le32(RX_TPA_START_CMP_FLAGS_RSS_VALID)) |
| 288 | |
| 289 | #define TPA_START_HASH_TYPE(rx_tpa_start) \ |
Michael Chan | 614388c | 2015-11-05 16:25:48 -0500 | [diff] [blame] | 290 | (((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \ |
| 291 | RX_TPA_START_CMP_RSS_HASH_TYPE) >> \ |
| 292 | RX_TPA_START_CMP_RSS_HASH_TYPE_SHIFT) & RSS_PROFILE_ID_MASK) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 293 | |
| 294 | #define TPA_START_AGG_ID(rx_tpa_start) \ |
| 295 | ((le32_to_cpu((rx_tpa_start)->rx_tpa_start_cmp_misc_v1) & \ |
| 296 | RX_TPA_START_CMP_AGG_ID) >> RX_TPA_START_CMP_AGG_ID_SHIFT) |
| 297 | |
| 298 | struct rx_tpa_start_cmp_ext { |
| 299 | __le32 rx_tpa_start_cmp_flags2; |
| 300 | #define RX_TPA_START_CMP_FLAGS2_IP_CS_CALC (0x1 << 0) |
| 301 | #define RX_TPA_START_CMP_FLAGS2_L4_CS_CALC (0x1 << 1) |
| 302 | #define RX_TPA_START_CMP_FLAGS2_T_IP_CS_CALC (0x1 << 2) |
| 303 | #define RX_TPA_START_CMP_FLAGS2_T_L4_CS_CALC (0x1 << 3) |
Michael Chan | 94758f8 | 2016-06-13 02:25:35 -0400 | [diff] [blame] | 304 | #define RX_TPA_START_CMP_FLAGS2_IP_TYPE (0x1 << 8) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 305 | |
| 306 | __le32 rx_tpa_start_cmp_metadata; |
| 307 | __le32 rx_tpa_start_cmp_cfa_code_v2; |
| 308 | #define RX_TPA_START_CMP_V2 (0x1 << 0) |
| 309 | #define RX_TPA_START_CMP_CFA_CODE (0xffff << 16) |
| 310 | #define RX_TPA_START_CMPL_CFA_CODE_SHIFT 16 |
Michael Chan | 94758f8 | 2016-06-13 02:25:35 -0400 | [diff] [blame] | 311 | __le32 rx_tpa_start_cmp_hdr_info; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 312 | }; |
| 313 | |
| 314 | struct rx_tpa_end_cmp { |
| 315 | __le32 rx_tpa_end_cmp_len_flags_type; |
| 316 | #define RX_TPA_END_CMP_TYPE (0x3f << 0) |
| 317 | #define RX_TPA_END_CMP_FLAGS (0x3ff << 6) |
| 318 | #define RX_TPA_END_CMP_FLAGS_SHIFT 6 |
| 319 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT (0x7 << 7) |
| 320 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT_SHIFT 7 |
| 321 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT_JUMBO (0x1 << 7) |
| 322 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT_HDS (0x2 << 7) |
| 323 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO (0x5 << 7) |
| 324 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS (0x6 << 7) |
| 325 | #define RX_TPA_END_CMP_FLAGS_RSS_VALID (0x1 << 10) |
| 326 | #define RX_TPA_END_CMP_FLAGS_ITYPES (0xf << 12) |
| 327 | #define RX_TPA_END_CMP_FLAGS_ITYPES_SHIFT 12 |
| 328 | #define RX_TPA_END_CMP_FLAGS_ITYPE_TCP (0x2 << 12) |
| 329 | #define RX_TPA_END_CMP_LEN (0xffff << 16) |
| 330 | #define RX_TPA_END_CMP_LEN_SHIFT 16 |
| 331 | |
| 332 | u32 rx_tpa_end_cmp_opaque; |
| 333 | __le32 rx_tpa_end_cmp_misc_v1; |
| 334 | #define RX_TPA_END_CMP_V1 (0x1 << 0) |
| 335 | #define RX_TPA_END_CMP_AGG_BUFS (0x3f << 1) |
| 336 | #define RX_TPA_END_CMP_AGG_BUFS_SHIFT 1 |
| 337 | #define RX_TPA_END_CMP_TPA_SEGS (0xff << 8) |
| 338 | #define RX_TPA_END_CMP_TPA_SEGS_SHIFT 8 |
| 339 | #define RX_TPA_END_CMP_PAYLOAD_OFFSET (0xff << 16) |
| 340 | #define RX_TPA_END_CMP_PAYLOAD_OFFSET_SHIFT 16 |
| 341 | #define RX_TPA_END_CMP_AGG_ID (0x7f << 25) |
| 342 | #define RX_TPA_END_CMP_AGG_ID_SHIFT 25 |
| 343 | |
| 344 | __le32 rx_tpa_end_cmp_tsdelta; |
| 345 | #define RX_TPA_END_GRO_TS (0x1 << 31) |
| 346 | }; |
| 347 | |
| 348 | #define TPA_END_AGG_ID(rx_tpa_end) \ |
| 349 | ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \ |
| 350 | RX_TPA_END_CMP_AGG_ID) >> RX_TPA_END_CMP_AGG_ID_SHIFT) |
| 351 | |
| 352 | #define TPA_END_TPA_SEGS(rx_tpa_end) \ |
| 353 | ((le32_to_cpu((rx_tpa_end)->rx_tpa_end_cmp_misc_v1) & \ |
| 354 | RX_TPA_END_CMP_TPA_SEGS) >> RX_TPA_END_CMP_TPA_SEGS_SHIFT) |
| 355 | |
| 356 | #define RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO \ |
| 357 | cpu_to_le32(RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_JUMBO & \ |
| 358 | RX_TPA_END_CMP_FLAGS_PLACEMENT_GRO_HDS) |
| 359 | |
| 360 | #define TPA_END_GRO(rx_tpa_end) \ |
| 361 | ((rx_tpa_end)->rx_tpa_end_cmp_len_flags_type & \ |
| 362 | RX_TPA_END_CMP_FLAGS_PLACEMENT_ANY_GRO) |
| 363 | |
| 364 | #define TPA_END_GRO_TS(rx_tpa_end) \ |
Michael Chan | a58a3e6 | 2016-07-01 18:46:20 -0400 | [diff] [blame] | 365 | (!!((rx_tpa_end)->rx_tpa_end_cmp_tsdelta & \ |
| 366 | cpu_to_le32(RX_TPA_END_GRO_TS))) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 367 | |
| 368 | struct rx_tpa_end_cmp_ext { |
| 369 | __le32 rx_tpa_end_cmp_dup_acks; |
| 370 | #define RX_TPA_END_CMP_TPA_DUP_ACKS (0xf << 0) |
| 371 | |
| 372 | __le32 rx_tpa_end_cmp_seg_len; |
| 373 | #define RX_TPA_END_CMP_TPA_SEG_LEN (0xffff << 0) |
| 374 | |
| 375 | __le32 rx_tpa_end_cmp_errors_v2; |
| 376 | #define RX_TPA_END_CMP_V2 (0x1 << 0) |
| 377 | #define RX_TPA_END_CMP_ERRORS (0x7fff << 1) |
| 378 | #define RX_TPA_END_CMPL_ERRORS_SHIFT 1 |
| 379 | |
| 380 | u32 rx_tpa_end_cmp_start_opaque; |
| 381 | }; |
| 382 | |
| 383 | #define DB_IDX_MASK 0xffffff |
| 384 | #define DB_IDX_VALID (0x1 << 26) |
| 385 | #define DB_IRQ_DIS (0x1 << 27) |
| 386 | #define DB_KEY_TX (0x0 << 28) |
| 387 | #define DB_KEY_RX (0x1 << 28) |
| 388 | #define DB_KEY_CP (0x2 << 28) |
| 389 | #define DB_KEY_ST (0x3 << 28) |
| 390 | #define DB_KEY_TX_PUSH (0x4 << 28) |
| 391 | #define DB_LONG_TX_PUSH (0x2 << 24) |
| 392 | |
Michael Chan | e4060d3 | 2016-12-07 00:26:19 -0500 | [diff] [blame] | 393 | #define BNXT_MIN_ROCE_CP_RINGS 2 |
| 394 | #define BNXT_MIN_ROCE_STAT_CTXS 1 |
| 395 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 396 | #define INVALID_HW_RING_ID ((u16)-1) |
| 397 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 398 | /* The hardware supports certain page sizes. Use the supported page sizes |
| 399 | * to allocate the rings. |
| 400 | */ |
| 401 | #if (PAGE_SHIFT < 12) |
| 402 | #define BNXT_PAGE_SHIFT 12 |
| 403 | #elif (PAGE_SHIFT <= 13) |
| 404 | #define BNXT_PAGE_SHIFT PAGE_SHIFT |
| 405 | #elif (PAGE_SHIFT < 16) |
| 406 | #define BNXT_PAGE_SHIFT 13 |
| 407 | #else |
| 408 | #define BNXT_PAGE_SHIFT 16 |
| 409 | #endif |
| 410 | |
| 411 | #define BNXT_PAGE_SIZE (1 << BNXT_PAGE_SHIFT) |
| 412 | |
Michael Chan | 2839f28 | 2016-04-25 02:30:50 -0400 | [diff] [blame] | 413 | /* The RXBD length is 16-bit so we can only support page sizes < 64K */ |
| 414 | #if (PAGE_SHIFT > 15) |
| 415 | #define BNXT_RX_PAGE_SHIFT 15 |
| 416 | #else |
| 417 | #define BNXT_RX_PAGE_SHIFT PAGE_SHIFT |
| 418 | #endif |
| 419 | |
| 420 | #define BNXT_RX_PAGE_SIZE (1 << BNXT_RX_PAGE_SHIFT) |
| 421 | |
Michael Chan | c61fb99 | 2017-02-06 16:55:36 -0500 | [diff] [blame] | 422 | #define BNXT_MAX_MTU 9500 |
| 423 | #define BNXT_MAX_PAGE_MODE_MTU \ |
Michael Chan | c6d30e8 | 2017-02-06 16:55:42 -0500 | [diff] [blame] | 424 | ((unsigned int)PAGE_SIZE - VLAN_ETH_HLEN - NET_IP_ALIGN - \ |
| 425 | XDP_PACKET_HEADROOM) |
Michael Chan | c61fb99 | 2017-02-06 16:55:36 -0500 | [diff] [blame] | 426 | |
Michael Chan | 4ffcd58 | 2016-09-19 03:58:07 -0400 | [diff] [blame] | 427 | #define BNXT_MIN_PKT_SIZE 52 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 428 | |
Michael Chan | 51dd55b | 2016-02-10 17:33:50 -0500 | [diff] [blame] | 429 | #define BNXT_DEFAULT_RX_RING_SIZE 511 |
| 430 | #define BNXT_DEFAULT_TX_RING_SIZE 511 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 431 | |
| 432 | #define MAX_TPA 64 |
| 433 | |
Michael Chan | d0a42d6 | 2016-05-15 03:04:46 -0400 | [diff] [blame] | 434 | #if (BNXT_PAGE_SHIFT == 16) |
| 435 | #define MAX_RX_PAGES 1 |
| 436 | #define MAX_RX_AGG_PAGES 4 |
| 437 | #define MAX_TX_PAGES 1 |
| 438 | #define MAX_CP_PAGES 8 |
| 439 | #else |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 440 | #define MAX_RX_PAGES 8 |
| 441 | #define MAX_RX_AGG_PAGES 32 |
| 442 | #define MAX_TX_PAGES 8 |
| 443 | #define MAX_CP_PAGES 64 |
Michael Chan | d0a42d6 | 2016-05-15 03:04:46 -0400 | [diff] [blame] | 444 | #endif |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 445 | |
| 446 | #define RX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct rx_bd)) |
| 447 | #define TX_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_bd)) |
| 448 | #define CP_DESC_CNT (BNXT_PAGE_SIZE / sizeof(struct tx_cmp)) |
| 449 | |
| 450 | #define SW_RXBD_RING_SIZE (sizeof(struct bnxt_sw_rx_bd) * RX_DESC_CNT) |
| 451 | #define HW_RXBD_RING_SIZE (sizeof(struct rx_bd) * RX_DESC_CNT) |
| 452 | |
| 453 | #define SW_RXBD_AGG_RING_SIZE (sizeof(struct bnxt_sw_rx_agg_bd) * RX_DESC_CNT) |
| 454 | |
| 455 | #define SW_TXBD_RING_SIZE (sizeof(struct bnxt_sw_tx_bd) * TX_DESC_CNT) |
| 456 | #define HW_TXBD_RING_SIZE (sizeof(struct tx_bd) * TX_DESC_CNT) |
| 457 | |
| 458 | #define HW_CMPD_RING_SIZE (sizeof(struct tx_cmp) * CP_DESC_CNT) |
| 459 | |
| 460 | #define BNXT_MAX_RX_DESC_CNT (RX_DESC_CNT * MAX_RX_PAGES - 1) |
| 461 | #define BNXT_MAX_RX_JUM_DESC_CNT (RX_DESC_CNT * MAX_RX_AGG_PAGES - 1) |
| 462 | #define BNXT_MAX_TX_DESC_CNT (TX_DESC_CNT * MAX_TX_PAGES - 1) |
| 463 | |
| 464 | #define RX_RING(x) (((x) & ~(RX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4)) |
| 465 | #define RX_IDX(x) ((x) & (RX_DESC_CNT - 1)) |
| 466 | |
| 467 | #define TX_RING(x) (((x) & ~(TX_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4)) |
| 468 | #define TX_IDX(x) ((x) & (TX_DESC_CNT - 1)) |
| 469 | |
| 470 | #define CP_RING(x) (((x) & ~(CP_DESC_CNT - 1)) >> (BNXT_PAGE_SHIFT - 4)) |
| 471 | #define CP_IDX(x) ((x) & (CP_DESC_CNT - 1)) |
| 472 | |
| 473 | #define TX_CMP_VALID(txcmp, raw_cons) \ |
| 474 | (!!((txcmp)->tx_cmp_errors_v & cpu_to_le32(TX_CMP_V)) == \ |
| 475 | !((raw_cons) & bp->cp_bit)) |
| 476 | |
| 477 | #define RX_CMP_VALID(rxcmp1, raw_cons) \ |
| 478 | (!!((rxcmp1)->rx_cmp_cfa_code_errors_v2 & cpu_to_le32(RX_CMP_V)) ==\ |
| 479 | !((raw_cons) & bp->cp_bit)) |
| 480 | |
| 481 | #define RX_AGG_CMP_VALID(agg, raw_cons) \ |
| 482 | (!!((agg)->rx_agg_cmp_v & cpu_to_le32(RX_AGG_CMP_V)) == \ |
| 483 | !((raw_cons) & bp->cp_bit)) |
| 484 | |
| 485 | #define TX_CMP_TYPE(txcmp) \ |
| 486 | (le32_to_cpu((txcmp)->tx_cmp_flags_type) & CMP_TYPE) |
| 487 | |
| 488 | #define RX_CMP_TYPE(rxcmp) \ |
| 489 | (le32_to_cpu((rxcmp)->rx_cmp_len_flags_type) & RX_CMP_CMP_TYPE) |
| 490 | |
| 491 | #define NEXT_RX(idx) (((idx) + 1) & bp->rx_ring_mask) |
| 492 | |
| 493 | #define NEXT_RX_AGG(idx) (((idx) + 1) & bp->rx_agg_ring_mask) |
| 494 | |
| 495 | #define NEXT_TX(idx) (((idx) + 1) & bp->tx_ring_mask) |
| 496 | |
| 497 | #define ADV_RAW_CMP(idx, n) ((idx) + (n)) |
| 498 | #define NEXT_RAW_CMP(idx) ADV_RAW_CMP(idx, 1) |
| 499 | #define RING_CMP(idx) ((idx) & bp->cp_ring_mask) |
| 500 | #define NEXT_CMP(idx) RING_CMP(ADV_RAW_CMP(idx, 1)) |
| 501 | |
Michael Chan | e6ef269 | 2016-03-28 19:46:05 -0400 | [diff] [blame] | 502 | #define BNXT_HWRM_MAX_REQ_LEN (bp->hwrm_max_req_len) |
Deepak Khungar | e605db8 | 2017-05-29 19:06:04 -0400 | [diff] [blame] | 503 | #define BNXT_HWRM_SHORT_REQ_LEN sizeof(struct hwrm_short_input) |
Michael Chan | ff4fe81 | 2016-02-26 04:00:04 -0500 | [diff] [blame] | 504 | #define DFLT_HWRM_CMD_TIMEOUT 500 |
| 505 | #define HWRM_CMD_TIMEOUT (bp->hwrm_cmd_timeout) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 506 | #define HWRM_RESET_TIMEOUT ((HWRM_CMD_TIMEOUT) * 4) |
| 507 | #define HWRM_RESP_ERR_CODE_MASK 0xffff |
Michael Chan | a8643e1 | 2016-02-26 04:00:05 -0500 | [diff] [blame] | 508 | #define HWRM_RESP_LEN_OFFSET 4 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 509 | #define HWRM_RESP_LEN_MASK 0xffff0000 |
| 510 | #define HWRM_RESP_LEN_SFT 16 |
| 511 | #define HWRM_RESP_VALID_MASK 0xff000000 |
Michael Chan | a8643e1 | 2016-02-26 04:00:05 -0500 | [diff] [blame] | 512 | #define HWRM_SEQ_ID_INVALID -1 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 513 | #define BNXT_HWRM_REQ_MAX_SIZE 128 |
| 514 | #define BNXT_HWRM_REQS_PER_PAGE (BNXT_PAGE_SIZE / \ |
| 515 | BNXT_HWRM_REQ_MAX_SIZE) |
| 516 | |
Michael Chan | 4e5dbbda | 2017-02-06 16:55:37 -0500 | [diff] [blame] | 517 | #define BNXT_RX_EVENT 1 |
| 518 | #define BNXT_AGG_EVENT 2 |
Michael Chan | 3841340 | 2017-02-06 16:55:43 -0500 | [diff] [blame] | 519 | #define BNXT_TX_EVENT 4 |
Michael Chan | 4e5dbbda | 2017-02-06 16:55:37 -0500 | [diff] [blame] | 520 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 521 | struct bnxt_sw_tx_bd { |
| 522 | struct sk_buff *skb; |
| 523 | DEFINE_DMA_UNMAP_ADDR(mapping); |
| 524 | u8 is_gso; |
| 525 | u8 is_push; |
Michael Chan | 3841340 | 2017-02-06 16:55:43 -0500 | [diff] [blame] | 526 | union { |
| 527 | unsigned short nr_frags; |
| 528 | u16 rx_prod; |
| 529 | }; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 530 | }; |
| 531 | |
| 532 | struct bnxt_sw_rx_bd { |
Michael Chan | 6bb1947 | 2017-02-06 16:55:32 -0500 | [diff] [blame] | 533 | void *data; |
| 534 | u8 *data_ptr; |
Michael Chan | 11cd119 | 2017-02-06 16:55:33 -0500 | [diff] [blame] | 535 | dma_addr_t mapping; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 536 | }; |
| 537 | |
| 538 | struct bnxt_sw_rx_agg_bd { |
| 539 | struct page *page; |
Michael Chan | 89d0a06 | 2016-04-25 02:30:51 -0400 | [diff] [blame] | 540 | unsigned int offset; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 541 | dma_addr_t mapping; |
| 542 | }; |
| 543 | |
| 544 | struct bnxt_ring_struct { |
| 545 | int nr_pages; |
| 546 | int page_size; |
| 547 | void **pg_arr; |
| 548 | dma_addr_t *dma_arr; |
| 549 | |
| 550 | __le64 *pg_tbl; |
| 551 | dma_addr_t pg_tbl_map; |
| 552 | |
| 553 | int vmem_size; |
| 554 | void **vmem; |
| 555 | |
| 556 | u16 fw_ring_id; /* Ring id filled by Chimp FW */ |
| 557 | u8 queue_id; |
| 558 | }; |
| 559 | |
| 560 | struct tx_push_bd { |
| 561 | __le32 doorbell; |
Michael Chan | 4419dbe | 2016-02-10 17:33:49 -0500 | [diff] [blame] | 562 | __le32 tx_bd_len_flags_type; |
| 563 | u32 tx_bd_opaque; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 564 | struct tx_bd_ext txbd2; |
| 565 | }; |
| 566 | |
Michael Chan | 4419dbe | 2016-02-10 17:33:49 -0500 | [diff] [blame] | 567 | struct tx_push_buffer { |
| 568 | struct tx_push_bd push_bd; |
| 569 | u32 data[25]; |
| 570 | }; |
| 571 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 572 | struct bnxt_tx_ring_info { |
Michael Chan | b6ab4b0 | 2016-01-02 23:44:59 -0500 | [diff] [blame] | 573 | struct bnxt_napi *bnapi; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 574 | u16 tx_prod; |
| 575 | u16 tx_cons; |
Michael Chan | a960dec | 2017-02-06 16:55:39 -0500 | [diff] [blame] | 576 | u16 txq_index; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 577 | void __iomem *tx_doorbell; |
| 578 | |
| 579 | struct tx_bd *tx_desc_ring[MAX_TX_PAGES]; |
| 580 | struct bnxt_sw_tx_bd *tx_buf_ring; |
| 581 | |
| 582 | dma_addr_t tx_desc_mapping[MAX_TX_PAGES]; |
| 583 | |
Michael Chan | 4419dbe | 2016-02-10 17:33:49 -0500 | [diff] [blame] | 584 | struct tx_push_buffer *tx_push; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 585 | dma_addr_t tx_push_mapping; |
Michael Chan | 4419dbe | 2016-02-10 17:33:49 -0500 | [diff] [blame] | 586 | __le64 data_mapping; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 587 | |
| 588 | #define BNXT_DEV_STATE_CLOSING 0x1 |
| 589 | u32 dev_state; |
| 590 | |
| 591 | struct bnxt_ring_struct tx_ring_struct; |
| 592 | }; |
| 593 | |
| 594 | struct bnxt_tpa_info { |
Michael Chan | 6bb1947 | 2017-02-06 16:55:32 -0500 | [diff] [blame] | 595 | void *data; |
| 596 | u8 *data_ptr; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 597 | dma_addr_t mapping; |
| 598 | u16 len; |
| 599 | unsigned short gso_type; |
| 600 | u32 flags2; |
| 601 | u32 metadata; |
| 602 | enum pkt_hash_types hash_type; |
| 603 | u32 rss_hash; |
Michael Chan | 94758f8 | 2016-06-13 02:25:35 -0400 | [diff] [blame] | 604 | u32 hdr_info; |
| 605 | |
| 606 | #define BNXT_TPA_L4_SIZE(hdr_info) \ |
| 607 | (((hdr_info) & 0xf8000000) ? ((hdr_info) >> 27) : 32) |
| 608 | |
| 609 | #define BNXT_TPA_INNER_L3_OFF(hdr_info) \ |
| 610 | (((hdr_info) >> 18) & 0x1ff) |
| 611 | |
| 612 | #define BNXT_TPA_INNER_L2_OFF(hdr_info) \ |
| 613 | (((hdr_info) >> 9) & 0x1ff) |
| 614 | |
| 615 | #define BNXT_TPA_OUTER_L3_OFF(hdr_info) \ |
| 616 | ((hdr_info) & 0x1ff) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 617 | }; |
| 618 | |
| 619 | struct bnxt_rx_ring_info { |
Michael Chan | b6ab4b0 | 2016-01-02 23:44:59 -0500 | [diff] [blame] | 620 | struct bnxt_napi *bnapi; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 621 | u16 rx_prod; |
| 622 | u16 rx_agg_prod; |
| 623 | u16 rx_sw_agg_prod; |
Michael Chan | 376a5b8 | 2016-05-10 19:17:59 -0400 | [diff] [blame] | 624 | u16 rx_next_cons; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 625 | void __iomem *rx_doorbell; |
| 626 | void __iomem *rx_agg_doorbell; |
| 627 | |
Michael Chan | c6d30e8 | 2017-02-06 16:55:42 -0500 | [diff] [blame] | 628 | struct bpf_prog *xdp_prog; |
| 629 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 630 | struct rx_bd *rx_desc_ring[MAX_RX_PAGES]; |
| 631 | struct bnxt_sw_rx_bd *rx_buf_ring; |
| 632 | |
| 633 | struct rx_bd *rx_agg_desc_ring[MAX_RX_AGG_PAGES]; |
| 634 | struct bnxt_sw_rx_agg_bd *rx_agg_ring; |
| 635 | |
| 636 | unsigned long *rx_agg_bmap; |
| 637 | u16 rx_agg_bmap_size; |
| 638 | |
Michael Chan | 89d0a06 | 2016-04-25 02:30:51 -0400 | [diff] [blame] | 639 | struct page *rx_page; |
| 640 | unsigned int rx_page_offset; |
| 641 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 642 | dma_addr_t rx_desc_mapping[MAX_RX_PAGES]; |
| 643 | dma_addr_t rx_agg_desc_mapping[MAX_RX_AGG_PAGES]; |
| 644 | |
| 645 | struct bnxt_tpa_info *rx_tpa; |
| 646 | |
| 647 | struct bnxt_ring_struct rx_ring_struct; |
| 648 | struct bnxt_ring_struct rx_agg_ring_struct; |
| 649 | }; |
| 650 | |
| 651 | struct bnxt_cp_ring_info { |
| 652 | u32 cp_raw_cons; |
| 653 | void __iomem *cp_doorbell; |
| 654 | |
| 655 | struct tx_cmp *cp_desc_ring[MAX_CP_PAGES]; |
| 656 | |
| 657 | dma_addr_t cp_desc_mapping[MAX_CP_PAGES]; |
| 658 | |
| 659 | struct ctx_hw_stats *hw_stats; |
| 660 | dma_addr_t hw_stats_map; |
| 661 | u32 hw_stats_ctx_id; |
| 662 | u64 rx_l4_csum_errors; |
| 663 | |
| 664 | struct bnxt_ring_struct cp_ring_struct; |
| 665 | }; |
| 666 | |
| 667 | struct bnxt_napi { |
| 668 | struct napi_struct napi; |
| 669 | struct bnxt *bp; |
| 670 | |
| 671 | int index; |
| 672 | struct bnxt_cp_ring_info cp_ring; |
Michael Chan | b6ab4b0 | 2016-01-02 23:44:59 -0500 | [diff] [blame] | 673 | struct bnxt_rx_ring_info *rx_ring; |
| 674 | struct bnxt_tx_ring_info *tx_ring; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 675 | |
Michael Chan | fa3e93e | 2017-02-06 16:55:41 -0500 | [diff] [blame] | 676 | void (*tx_int)(struct bnxt *, struct bnxt_napi *, |
| 677 | int); |
| 678 | u32 flags; |
| 679 | #define BNXT_NAPI_FLAG_XDP 0x1 |
| 680 | |
Michael Chan | fa7e281 | 2016-05-10 19:18:00 -0400 | [diff] [blame] | 681 | bool in_reset; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 682 | }; |
| 683 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 684 | struct bnxt_irq { |
| 685 | irq_handler_t handler; |
| 686 | unsigned int vector; |
| 687 | u8 requested; |
| 688 | char name[IFNAMSIZ + 2]; |
| 689 | }; |
| 690 | |
| 691 | #define HWRM_RING_ALLOC_TX 0x1 |
| 692 | #define HWRM_RING_ALLOC_RX 0x2 |
| 693 | #define HWRM_RING_ALLOC_AGG 0x4 |
| 694 | #define HWRM_RING_ALLOC_CMPL 0x8 |
| 695 | |
| 696 | #define INVALID_STATS_CTX_ID -1 |
| 697 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 698 | struct bnxt_ring_grp_info { |
| 699 | u16 fw_stats_ctx; |
| 700 | u16 fw_grp_id; |
| 701 | u16 rx_fw_ring_id; |
| 702 | u16 agg_fw_ring_id; |
| 703 | u16 cp_fw_ring_id; |
| 704 | }; |
| 705 | |
| 706 | struct bnxt_vnic_info { |
| 707 | u16 fw_vnic_id; /* returned by Chimp during alloc */ |
Prashant Sreedharan | 94ce9ca | 2016-07-18 07:15:21 -0400 | [diff] [blame] | 708 | #define BNXT_MAX_CTX_PER_VNIC 2 |
| 709 | u16 fw_rss_cos_lb_ctx[BNXT_MAX_CTX_PER_VNIC]; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 710 | u16 fw_l2_ctx_id; |
| 711 | #define BNXT_MAX_UC_ADDRS 4 |
| 712 | __le64 fw_l2_filter_id[BNXT_MAX_UC_ADDRS]; |
| 713 | /* index 0 always dev_addr */ |
| 714 | u16 uc_filter_count; |
| 715 | u8 *uc_list; |
| 716 | |
| 717 | u16 *fw_grp_ids; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 718 | dma_addr_t rss_table_dma_addr; |
| 719 | __le16 *rss_table; |
| 720 | dma_addr_t rss_hash_key_dma_addr; |
| 721 | u64 *rss_hash_key; |
| 722 | u32 rx_mask; |
| 723 | |
| 724 | u8 *mc_list; |
| 725 | int mc_list_size; |
| 726 | int mc_list_count; |
| 727 | dma_addr_t mc_list_mapping; |
| 728 | #define BNXT_MAX_MC_ADDRS 16 |
| 729 | |
| 730 | u32 flags; |
| 731 | #define BNXT_VNIC_RSS_FLAG 1 |
| 732 | #define BNXT_VNIC_RFS_FLAG 2 |
| 733 | #define BNXT_VNIC_MCAST_FLAG 4 |
| 734 | #define BNXT_VNIC_UCAST_FLAG 8 |
Michael Chan | ae10ae7 | 2016-12-29 12:13:38 -0500 | [diff] [blame] | 735 | #define BNXT_VNIC_RFS_NEW_RSS_FLAG 0x10 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 736 | }; |
| 737 | |
| 738 | #if defined(CONFIG_BNXT_SRIOV) |
| 739 | struct bnxt_vf_info { |
| 740 | u16 fw_fid; |
| 741 | u8 mac_addr[ETH_ALEN]; |
| 742 | u16 max_rsscos_ctxs; |
| 743 | u16 max_cp_rings; |
| 744 | u16 max_tx_rings; |
| 745 | u16 max_rx_rings; |
Michael Chan | b72d4a6 | 2015-12-27 18:19:27 -0500 | [diff] [blame] | 746 | u16 max_hw_ring_grps; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 747 | u16 max_l2_ctxs; |
| 748 | u16 max_irqs; |
| 749 | u16 max_vnics; |
| 750 | u16 max_stat_ctxs; |
| 751 | u16 vlan; |
| 752 | u32 flags; |
| 753 | #define BNXT_VF_QOS 0x1 |
| 754 | #define BNXT_VF_SPOOFCHK 0x2 |
| 755 | #define BNXT_VF_LINK_FORCED 0x4 |
| 756 | #define BNXT_VF_LINK_UP 0x8 |
| 757 | u32 func_flags; /* func cfg flags */ |
| 758 | u32 min_tx_rate; |
| 759 | u32 max_tx_rate; |
| 760 | void *hwrm_cmd_req_addr; |
| 761 | dma_addr_t hwrm_cmd_req_dma_addr; |
| 762 | }; |
Michael Chan | 379a80a | 2015-10-23 15:06:19 -0400 | [diff] [blame] | 763 | #endif |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 764 | |
| 765 | struct bnxt_pf_info { |
| 766 | #define BNXT_FIRST_PF_FID 1 |
| 767 | #define BNXT_FIRST_VF_FID 128 |
Michael Chan | a58a3e6 | 2016-07-01 18:46:20 -0400 | [diff] [blame] | 768 | u16 fw_fid; |
| 769 | u16 port_id; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 770 | u8 mac_addr[ETH_ALEN]; |
| 771 | u16 max_rsscos_ctxs; |
| 772 | u16 max_cp_rings; |
| 773 | u16 max_tx_rings; /* HW assigned max tx rings for this PF */ |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 774 | u16 max_rx_rings; /* HW assigned max rx rings for this PF */ |
Michael Chan | b72d4a6 | 2015-12-27 18:19:27 -0500 | [diff] [blame] | 775 | u16 max_hw_ring_grps; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 776 | u16 max_irqs; |
| 777 | u16 max_l2_ctxs; |
| 778 | u16 max_vnics; |
| 779 | u16 max_stat_ctxs; |
| 780 | u32 first_vf_id; |
| 781 | u16 active_vfs; |
| 782 | u16 max_vfs; |
| 783 | u32 max_encap_records; |
| 784 | u32 max_decap_records; |
| 785 | u32 max_tx_em_flows; |
| 786 | u32 max_tx_wm_flows; |
| 787 | u32 max_rx_em_flows; |
| 788 | u32 max_rx_wm_flows; |
| 789 | unsigned long *vf_event_bmap; |
| 790 | u16 hwrm_cmd_req_pages; |
| 791 | void *hwrm_cmd_req_addr[4]; |
| 792 | dma_addr_t hwrm_cmd_req_dma_addr[4]; |
| 793 | struct bnxt_vf_info *vf; |
| 794 | }; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 795 | |
| 796 | struct bnxt_ntuple_filter { |
| 797 | struct hlist_node hash; |
Michael Chan | a54c4d7 | 2016-07-25 12:33:35 -0400 | [diff] [blame] | 798 | u8 dst_mac_addr[ETH_ALEN]; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 799 | u8 src_mac_addr[ETH_ALEN]; |
| 800 | struct flow_keys fkeys; |
| 801 | __le64 filter_id; |
| 802 | u16 sw_id; |
Michael Chan | a54c4d7 | 2016-07-25 12:33:35 -0400 | [diff] [blame] | 803 | u8 l2_fltr_idx; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 804 | u16 rxq; |
| 805 | u32 flow_id; |
| 806 | unsigned long state; |
| 807 | #define BNXT_FLTR_VALID 0 |
| 808 | #define BNXT_FLTR_UPDATE 1 |
| 809 | }; |
| 810 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 811 | struct bnxt_link_info { |
Michael Chan | 03efbec | 2016-04-11 04:11:11 -0400 | [diff] [blame] | 812 | u8 phy_type; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 813 | u8 media_type; |
| 814 | u8 transceiver; |
| 815 | u8 phy_addr; |
| 816 | u8 phy_link_status; |
| 817 | #define BNXT_LINK_NO_LINK PORT_PHY_QCFG_RESP_LINK_NO_LINK |
| 818 | #define BNXT_LINK_SIGNAL PORT_PHY_QCFG_RESP_LINK_SIGNAL |
| 819 | #define BNXT_LINK_LINK PORT_PHY_QCFG_RESP_LINK_LINK |
| 820 | u8 wire_speed; |
| 821 | u8 loop_back; |
| 822 | u8 link_up; |
| 823 | u8 duplex; |
| 824 | #define BNXT_LINK_DUPLEX_HALF PORT_PHY_QCFG_RESP_DUPLEX_HALF |
| 825 | #define BNXT_LINK_DUPLEX_FULL PORT_PHY_QCFG_RESP_DUPLEX_FULL |
| 826 | u8 pause; |
| 827 | #define BNXT_LINK_PAUSE_TX PORT_PHY_QCFG_RESP_PAUSE_TX |
| 828 | #define BNXT_LINK_PAUSE_RX PORT_PHY_QCFG_RESP_PAUSE_RX |
| 829 | #define BNXT_LINK_PAUSE_BOTH (PORT_PHY_QCFG_RESP_PAUSE_RX | \ |
| 830 | PORT_PHY_QCFG_RESP_PAUSE_TX) |
Michael Chan | 3277360 | 2016-03-07 15:38:42 -0500 | [diff] [blame] | 831 | u8 lp_pause; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 832 | u8 auto_pause_setting; |
| 833 | u8 force_pause_setting; |
| 834 | u8 duplex_setting; |
| 835 | u8 auto_mode; |
| 836 | #define BNXT_AUTO_MODE(mode) ((mode) > BNXT_LINK_AUTO_NONE && \ |
| 837 | (mode) <= BNXT_LINK_AUTO_MSK) |
| 838 | #define BNXT_LINK_AUTO_NONE PORT_PHY_QCFG_RESP_AUTO_MODE_NONE |
| 839 | #define BNXT_LINK_AUTO_ALLSPDS PORT_PHY_QCFG_RESP_AUTO_MODE_ALL_SPEEDS |
| 840 | #define BNXT_LINK_AUTO_ONESPD PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_SPEED |
| 841 | #define BNXT_LINK_AUTO_ONEORBELOW PORT_PHY_QCFG_RESP_AUTO_MODE_ONE_OR_BELOW |
Michael Chan | 11f15ed | 2016-04-05 14:08:55 -0400 | [diff] [blame] | 842 | #define BNXT_LINK_AUTO_MSK PORT_PHY_QCFG_RESP_AUTO_MODE_SPEED_MASK |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 843 | #define PHY_VER_LEN 3 |
| 844 | u8 phy_ver[PHY_VER_LEN]; |
| 845 | u16 link_speed; |
| 846 | #define BNXT_LINK_SPEED_100MB PORT_PHY_QCFG_RESP_LINK_SPEED_100MB |
| 847 | #define BNXT_LINK_SPEED_1GB PORT_PHY_QCFG_RESP_LINK_SPEED_1GB |
| 848 | #define BNXT_LINK_SPEED_2GB PORT_PHY_QCFG_RESP_LINK_SPEED_2GB |
| 849 | #define BNXT_LINK_SPEED_2_5GB PORT_PHY_QCFG_RESP_LINK_SPEED_2_5GB |
| 850 | #define BNXT_LINK_SPEED_10GB PORT_PHY_QCFG_RESP_LINK_SPEED_10GB |
| 851 | #define BNXT_LINK_SPEED_20GB PORT_PHY_QCFG_RESP_LINK_SPEED_20GB |
| 852 | #define BNXT_LINK_SPEED_25GB PORT_PHY_QCFG_RESP_LINK_SPEED_25GB |
| 853 | #define BNXT_LINK_SPEED_40GB PORT_PHY_QCFG_RESP_LINK_SPEED_40GB |
| 854 | #define BNXT_LINK_SPEED_50GB PORT_PHY_QCFG_RESP_LINK_SPEED_50GB |
Deepak Khungar | 38a21b3 | 2017-04-21 20:11:24 -0400 | [diff] [blame] | 855 | #define BNXT_LINK_SPEED_100GB PORT_PHY_QCFG_RESP_LINK_SPEED_100GB |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 856 | u16 support_speeds; |
Michael Chan | 68515a1 | 2016-12-29 12:13:34 -0500 | [diff] [blame] | 857 | u16 auto_link_speeds; /* fw adv setting */ |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 858 | #define BNXT_LINK_SPEED_MSK_100MB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100MB |
| 859 | #define BNXT_LINK_SPEED_MSK_1GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_1GB |
| 860 | #define BNXT_LINK_SPEED_MSK_2GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2GB |
| 861 | #define BNXT_LINK_SPEED_MSK_10GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_10GB |
| 862 | #define BNXT_LINK_SPEED_MSK_2_5GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_2_5GB |
| 863 | #define BNXT_LINK_SPEED_MSK_20GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_20GB |
| 864 | #define BNXT_LINK_SPEED_MSK_25GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_25GB |
| 865 | #define BNXT_LINK_SPEED_MSK_40GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_40GB |
| 866 | #define BNXT_LINK_SPEED_MSK_50GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_50GB |
Deepak Khungar | 38a21b3 | 2017-04-21 20:11:24 -0400 | [diff] [blame] | 867 | #define BNXT_LINK_SPEED_MSK_100GB PORT_PHY_QCFG_RESP_SUPPORT_SPEEDS_100GB |
Michael Chan | 93ed811 | 2016-06-13 02:25:37 -0400 | [diff] [blame] | 868 | u16 support_auto_speeds; |
Michael Chan | 3277360 | 2016-03-07 15:38:42 -0500 | [diff] [blame] | 869 | u16 lp_auto_link_speeds; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 870 | u16 force_link_speed; |
| 871 | u32 preemphasis; |
Ajit Khaparde | 42ee18f | 2016-05-15 03:04:44 -0400 | [diff] [blame] | 872 | u8 module_status; |
Michael Chan | e70c752 | 2017-02-12 19:18:16 -0500 | [diff] [blame] | 873 | u16 fec_cfg; |
| 874 | #define BNXT_FEC_AUTONEG PORT_PHY_QCFG_RESP_FEC_CFG_FEC_AUTONEG_ENABLED |
| 875 | #define BNXT_FEC_ENC_BASE_R PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE74_ENABLED |
| 876 | #define BNXT_FEC_ENC_RS PORT_PHY_QCFG_RESP_FEC_CFG_FEC_CLAUSE91_ENABLED |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 877 | |
| 878 | /* copy of requested setting from ethtool cmd */ |
| 879 | u8 autoneg; |
| 880 | #define BNXT_AUTONEG_SPEED 1 |
| 881 | #define BNXT_AUTONEG_FLOW_CTRL 2 |
| 882 | u8 req_duplex; |
| 883 | u8 req_flow_ctrl; |
| 884 | u16 req_link_speed; |
Michael Chan | 68515a1 | 2016-12-29 12:13:34 -0500 | [diff] [blame] | 885 | u16 advertising; /* user adv setting */ |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 886 | bool force_link_chng; |
Michael Chan | 4bb13ab | 2016-04-05 14:09:01 -0400 | [diff] [blame] | 887 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 888 | /* a copy of phy_qcfg output used to report link |
| 889 | * info to VF |
| 890 | */ |
| 891 | struct hwrm_port_phy_qcfg_output phy_qcfg_resp; |
| 892 | }; |
| 893 | |
| 894 | #define BNXT_MAX_QUEUE 8 |
| 895 | |
| 896 | struct bnxt_queue_info { |
| 897 | u8 queue_id; |
| 898 | u8 queue_profile; |
| 899 | }; |
| 900 | |
Michael Chan | 5ad2cbe | 2017-01-13 01:32:03 -0500 | [diff] [blame] | 901 | #define BNXT_MAX_LED 4 |
| 902 | |
| 903 | struct bnxt_led_info { |
| 904 | u8 led_id; |
| 905 | u8 led_type; |
| 906 | u8 led_group_id; |
| 907 | u8 unused; |
| 908 | __le16 led_state_caps; |
| 909 | #define BNXT_LED_ALT_BLINK_CAP(x) ((x) & \ |
| 910 | cpu_to_le16(PORT_LED_QCAPS_RESP_LED0_STATE_CAPS_BLINK_ALT_SUPPORTED)) |
| 911 | |
| 912 | __le16 led_color_caps; |
| 913 | }; |
| 914 | |
Michael Chan | eb51365 | 2017-04-04 18:14:12 -0400 | [diff] [blame] | 915 | #define BNXT_MAX_TEST 8 |
| 916 | |
| 917 | struct bnxt_test_info { |
| 918 | u8 offline_mask; |
| 919 | u16 timeout; |
| 920 | char string[BNXT_MAX_TEST][ETH_GSTRING_LEN]; |
| 921 | }; |
| 922 | |
Jeffrey Huang | 1180949 | 2015-11-05 16:25:49 -0500 | [diff] [blame] | 923 | #define BNXT_GRCPF_REG_WINDOW_BASE_OUT 0x400 |
| 924 | #define BNXT_CAG_REG_LEGACY_INT_STATUS 0x4014 |
| 925 | #define BNXT_CAG_REG_BASE 0x300000 |
| 926 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 927 | struct bnxt { |
| 928 | void __iomem *bar0; |
| 929 | void __iomem *bar1; |
| 930 | void __iomem *bar2; |
| 931 | |
| 932 | u32 reg_base; |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 933 | u16 chip_num; |
| 934 | #define CHIP_NUM_57301 0x16c8 |
| 935 | #define CHIP_NUM_57302 0x16c9 |
| 936 | #define CHIP_NUM_57304 0x16ca |
Prashant Sreedharan | 3e8060f | 2016-07-18 07:15:20 -0400 | [diff] [blame] | 937 | #define CHIP_NUM_58700 0x16cd |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 938 | #define CHIP_NUM_57402 0x16d0 |
| 939 | #define CHIP_NUM_57404 0x16d1 |
| 940 | #define CHIP_NUM_57406 0x16d2 |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 941 | #define CHIP_NUM_57407 0x16d5 |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 942 | |
| 943 | #define CHIP_NUM_57311 0x16ce |
| 944 | #define CHIP_NUM_57312 0x16cf |
| 945 | #define CHIP_NUM_57314 0x16df |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 946 | #define CHIP_NUM_57317 0x16e0 |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 947 | #define CHIP_NUM_57412 0x16d6 |
| 948 | #define CHIP_NUM_57414 0x16d7 |
| 949 | #define CHIP_NUM_57416 0x16d8 |
| 950 | #define CHIP_NUM_57417 0x16d9 |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 951 | #define CHIP_NUM_57412L 0x16da |
| 952 | #define CHIP_NUM_57414L 0x16db |
| 953 | |
| 954 | #define CHIP_NUM_5745X 0xd730 |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 955 | |
| 956 | #define BNXT_CHIP_NUM_5730X(chip_num) \ |
| 957 | ((chip_num) >= CHIP_NUM_57301 && \ |
| 958 | (chip_num) <= CHIP_NUM_57304) |
| 959 | |
| 960 | #define BNXT_CHIP_NUM_5740X(chip_num) \ |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 961 | (((chip_num) >= CHIP_NUM_57402 && \ |
| 962 | (chip_num) <= CHIP_NUM_57406) || \ |
| 963 | (chip_num) == CHIP_NUM_57407) |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 964 | |
| 965 | #define BNXT_CHIP_NUM_5731X(chip_num) \ |
| 966 | ((chip_num) == CHIP_NUM_57311 || \ |
| 967 | (chip_num) == CHIP_NUM_57312 || \ |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 968 | (chip_num) == CHIP_NUM_57314 || \ |
| 969 | (chip_num) == CHIP_NUM_57317) |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 970 | |
| 971 | #define BNXT_CHIP_NUM_5741X(chip_num) \ |
| 972 | ((chip_num) >= CHIP_NUM_57412 && \ |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 973 | (chip_num) <= CHIP_NUM_57414L) |
| 974 | |
| 975 | #define BNXT_CHIP_NUM_58700(chip_num) \ |
| 976 | ((chip_num) == CHIP_NUM_58700) |
| 977 | |
| 978 | #define BNXT_CHIP_NUM_5745X(chip_num) \ |
| 979 | ((chip_num) == CHIP_NUM_5745X) |
Michael Chan | 659c805 | 2016-06-13 02:25:33 -0400 | [diff] [blame] | 980 | |
| 981 | #define BNXT_CHIP_NUM_57X0X(chip_num) \ |
| 982 | (BNXT_CHIP_NUM_5730X(chip_num) || BNXT_CHIP_NUM_5740X(chip_num)) |
| 983 | |
| 984 | #define BNXT_CHIP_NUM_57X1X(chip_num) \ |
| 985 | (BNXT_CHIP_NUM_5731X(chip_num) || BNXT_CHIP_NUM_5741X(chip_num)) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 986 | |
| 987 | struct net_device *dev; |
| 988 | struct pci_dev *pdev; |
| 989 | |
| 990 | atomic_t intr_sem; |
| 991 | |
| 992 | u32 flags; |
| 993 | #define BNXT_FLAG_DCB_ENABLED 0x1 |
| 994 | #define BNXT_FLAG_VF 0x2 |
| 995 | #define BNXT_FLAG_LRO 0x4 |
Michael Chan | d1611c3 | 2015-10-25 22:27:57 -0400 | [diff] [blame] | 996 | #ifdef CONFIG_INET |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 997 | #define BNXT_FLAG_GRO 0x8 |
Michael Chan | d1611c3 | 2015-10-25 22:27:57 -0400 | [diff] [blame] | 998 | #else |
| 999 | /* Cannot support hardware GRO if CONFIG_INET is not set */ |
| 1000 | #define BNXT_FLAG_GRO 0x0 |
| 1001 | #endif |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1002 | #define BNXT_FLAG_TPA (BNXT_FLAG_LRO | BNXT_FLAG_GRO) |
| 1003 | #define BNXT_FLAG_JUMBO 0x10 |
| 1004 | #define BNXT_FLAG_STRIP_VLAN 0x20 |
| 1005 | #define BNXT_FLAG_AGG_RINGS (BNXT_FLAG_JUMBO | BNXT_FLAG_GRO | \ |
| 1006 | BNXT_FLAG_LRO) |
| 1007 | #define BNXT_FLAG_USING_MSIX 0x40 |
| 1008 | #define BNXT_FLAG_MSIX_CAP 0x80 |
| 1009 | #define BNXT_FLAG_RFS 0x100 |
Michael Chan | 6e6c5a5 | 2016-01-02 23:45:02 -0500 | [diff] [blame] | 1010 | #define BNXT_FLAG_SHARED_RINGS 0x200 |
Michael Chan | 3bdf56c | 2016-03-07 15:38:45 -0500 | [diff] [blame] | 1011 | #define BNXT_FLAG_PORT_STATS 0x400 |
Michael Chan | 87da7f7 | 2016-11-16 21:13:09 -0500 | [diff] [blame] | 1012 | #define BNXT_FLAG_UDP_RSS_CAP 0x800 |
Michael Chan | 170ce01 | 2016-04-05 14:08:57 -0400 | [diff] [blame] | 1013 | #define BNXT_FLAG_EEE_CAP 0x1000 |
Michael Chan | 8fdefd6 | 2016-12-29 12:13:36 -0500 | [diff] [blame] | 1014 | #define BNXT_FLAG_NEW_RSS_CAP 0x2000 |
Michael Chan | c1ef146 | 2017-04-04 18:14:07 -0400 | [diff] [blame] | 1015 | #define BNXT_FLAG_WOL_CAP 0x4000 |
Michael Chan | e4060d3 | 2016-12-07 00:26:19 -0500 | [diff] [blame] | 1016 | #define BNXT_FLAG_ROCEV1_CAP 0x8000 |
| 1017 | #define BNXT_FLAG_ROCEV2_CAP 0x10000 |
| 1018 | #define BNXT_FLAG_ROCE_CAP (BNXT_FLAG_ROCEV1_CAP | \ |
| 1019 | BNXT_FLAG_ROCEV2_CAP) |
Michael Chan | bdbd1eb | 2016-12-29 12:13:43 -0500 | [diff] [blame] | 1020 | #define BNXT_FLAG_NO_AGG_RINGS 0x20000 |
Michael Chan | c61fb99 | 2017-02-06 16:55:36 -0500 | [diff] [blame] | 1021 | #define BNXT_FLAG_RX_PAGE_MODE 0x40000 |
Michael Chan | bc39f88 | 2017-03-08 18:44:34 -0500 | [diff] [blame] | 1022 | #define BNXT_FLAG_FW_LLDP_AGENT 0x80000 |
Deepak Khungar | 9e54e32 | 2017-04-21 20:11:26 -0400 | [diff] [blame] | 1023 | #define BNXT_FLAG_MULTI_HOST 0x100000 |
Deepak Khungar | e605db8 | 2017-05-29 19:06:04 -0400 | [diff] [blame] | 1024 | #define BNXT_FLAG_SHORT_CMD 0x200000 |
Michael Chan | 434c975 | 2017-05-29 19:06:08 -0400 | [diff] [blame^] | 1025 | #define BNXT_FLAG_DOUBLE_DB 0x400000 |
Prashant Sreedharan | 3e8060f | 2016-07-18 07:15:20 -0400 | [diff] [blame] | 1026 | #define BNXT_FLAG_CHIP_NITRO_A0 0x1000000 |
Michael Chan | 6e6c5a5 | 2016-01-02 23:45:02 -0500 | [diff] [blame] | 1027 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1028 | #define BNXT_FLAG_ALL_CONFIG_FEATS (BNXT_FLAG_TPA | \ |
| 1029 | BNXT_FLAG_RFS | \ |
| 1030 | BNXT_FLAG_STRIP_VLAN) |
| 1031 | |
| 1032 | #define BNXT_PF(bp) (!((bp)->flags & BNXT_FLAG_VF)) |
| 1033 | #define BNXT_VF(bp) ((bp)->flags & BNXT_FLAG_VF) |
Satish Baddipadige | 567b2ab | 2016-06-13 02:25:31 -0400 | [diff] [blame] | 1034 | #define BNXT_NPAR(bp) ((bp)->port_partition_type) |
Deepak Khungar | 9e54e32 | 2017-04-21 20:11:26 -0400 | [diff] [blame] | 1035 | #define BNXT_MH(bp) ((bp)->flags & BNXT_FLAG_MULTI_HOST) |
| 1036 | #define BNXT_SINGLE_PF(bp) (BNXT_PF(bp) && !BNXT_NPAR(bp) && !BNXT_MH(bp)) |
Prashant Sreedharan | 3e8060f | 2016-07-18 07:15:20 -0400 | [diff] [blame] | 1037 | #define BNXT_CHIP_TYPE_NITRO_A0(bp) ((bp)->flags & BNXT_FLAG_CHIP_NITRO_A0) |
Michael Chan | c61fb99 | 2017-02-06 16:55:36 -0500 | [diff] [blame] | 1038 | #define BNXT_RX_PAGE_MODE(bp) ((bp)->flags & BNXT_FLAG_RX_PAGE_MODE) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1039 | |
Michael Chan | 3284f9e | 2017-05-29 19:06:07 -0400 | [diff] [blame] | 1040 | /* Chip class phase 4 and later */ |
| 1041 | #define BNXT_CHIP_P4_PLUS(bp) \ |
| 1042 | (BNXT_CHIP_NUM_57X1X((bp)->chip_num) || \ |
| 1043 | BNXT_CHIP_NUM_5745X((bp)->chip_num) || \ |
| 1044 | (BNXT_CHIP_NUM_58700((bp)->chip_num) && \ |
| 1045 | !BNXT_CHIP_TYPE_NITRO_A0(bp))) |
| 1046 | |
Michael Chan | a588e45 | 2016-12-07 00:26:21 -0500 | [diff] [blame] | 1047 | struct bnxt_en_dev *edev; |
| 1048 | struct bnxt_en_dev * (*ulp_probe)(struct net_device *); |
| 1049 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1050 | struct bnxt_napi **bnapi; |
| 1051 | |
Michael Chan | b6ab4b0 | 2016-01-02 23:44:59 -0500 | [diff] [blame] | 1052 | struct bnxt_rx_ring_info *rx_ring; |
| 1053 | struct bnxt_tx_ring_info *tx_ring; |
Michael Chan | a960dec | 2017-02-06 16:55:39 -0500 | [diff] [blame] | 1054 | u16 *tx_ring_map; |
Michael Chan | b6ab4b0 | 2016-01-02 23:44:59 -0500 | [diff] [blame] | 1055 | |
Michael Chan | 309369c | 2016-06-13 02:25:34 -0400 | [diff] [blame] | 1056 | struct sk_buff * (*gro_func)(struct bnxt_tpa_info *, int, int, |
| 1057 | struct sk_buff *); |
| 1058 | |
Michael Chan | 6bb1947 | 2017-02-06 16:55:32 -0500 | [diff] [blame] | 1059 | struct sk_buff * (*rx_skb_func)(struct bnxt *, |
| 1060 | struct bnxt_rx_ring_info *, |
| 1061 | u16, void *, u8 *, dma_addr_t, |
| 1062 | unsigned int); |
| 1063 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1064 | u32 rx_buf_size; |
| 1065 | u32 rx_buf_use_size; /* useable size */ |
Michael Chan | b3dba77 | 2017-02-06 16:55:35 -0500 | [diff] [blame] | 1066 | u16 rx_offset; |
| 1067 | u16 rx_dma_offset; |
Michael Chan | 745fc05 | 2017-02-06 16:55:34 -0500 | [diff] [blame] | 1068 | enum dma_data_direction rx_dir; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1069 | u32 rx_ring_size; |
| 1070 | u32 rx_agg_ring_size; |
| 1071 | u32 rx_copy_thresh; |
| 1072 | u32 rx_ring_mask; |
| 1073 | u32 rx_agg_ring_mask; |
| 1074 | int rx_nr_pages; |
| 1075 | int rx_agg_nr_pages; |
| 1076 | int rx_nr_rings; |
| 1077 | int rsscos_nr_ctxs; |
| 1078 | |
| 1079 | u32 tx_ring_size; |
| 1080 | u32 tx_ring_mask; |
| 1081 | int tx_nr_pages; |
| 1082 | int tx_nr_rings; |
| 1083 | int tx_nr_rings_per_tc; |
Michael Chan | 5f44924 | 2017-02-06 16:55:40 -0500 | [diff] [blame] | 1084 | int tx_nr_rings_xdp; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1085 | |
| 1086 | int tx_wake_thresh; |
| 1087 | int tx_push_thresh; |
| 1088 | int tx_push_size; |
| 1089 | |
| 1090 | u32 cp_ring_size; |
| 1091 | u32 cp_ring_mask; |
| 1092 | u32 cp_bit; |
| 1093 | int cp_nr_pages; |
| 1094 | int cp_nr_rings; |
| 1095 | |
| 1096 | int num_stat_ctxs; |
Michael Chan | b81a90d | 2016-01-02 23:45:01 -0500 | [diff] [blame] | 1097 | |
| 1098 | /* grp_info indexed by completion ring index */ |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1099 | struct bnxt_ring_grp_info *grp_info; |
| 1100 | struct bnxt_vnic_info *vnic_info; |
| 1101 | int nr_vnics; |
Michael Chan | 87da7f7 | 2016-11-16 21:13:09 -0500 | [diff] [blame] | 1102 | u32 rss_hash_cfg; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1103 | |
| 1104 | u8 max_tc; |
Michael Chan | 87c374d | 2016-12-02 21:17:16 -0500 | [diff] [blame] | 1105 | u8 max_lltc; /* lossless TCs */ |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1106 | struct bnxt_queue_info q_info[BNXT_MAX_QUEUE]; |
| 1107 | |
| 1108 | unsigned int current_interval; |
Michael Chan | 3bdf56c | 2016-03-07 15:38:45 -0500 | [diff] [blame] | 1109 | #define BNXT_TIMER_INTERVAL HZ |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1110 | |
| 1111 | struct timer_list timer; |
| 1112 | |
Michael Chan | caefe52 | 2015-12-09 19:35:42 -0500 | [diff] [blame] | 1113 | unsigned long state; |
| 1114 | #define BNXT_STATE_OPEN 0 |
Michael Chan | 4cebdce | 2015-12-09 19:35:43 -0500 | [diff] [blame] | 1115 | #define BNXT_STATE_IN_SP_TASK 1 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1116 | |
| 1117 | struct bnxt_irq *irq_tbl; |
Michael Chan | 7809592 | 2016-12-07 00:26:16 -0500 | [diff] [blame] | 1118 | int total_irqs; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1119 | u8 mac_addr[ETH_ALEN]; |
| 1120 | |
Michael Chan | 7df4ae9 | 2016-12-02 21:17:17 -0500 | [diff] [blame] | 1121 | #ifdef CONFIG_BNXT_DCB |
| 1122 | struct ieee_pfc *ieee_pfc; |
| 1123 | struct ieee_ets *ieee_ets; |
| 1124 | u8 dcbx_cap; |
| 1125 | u8 default_pri; |
| 1126 | #endif /* CONFIG_BNXT_DCB */ |
| 1127 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1128 | u32 msg_enable; |
| 1129 | |
Michael Chan | 11f15ed | 2016-04-05 14:08:55 -0400 | [diff] [blame] | 1130 | u32 hwrm_spec_code; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1131 | u16 hwrm_cmd_seq; |
| 1132 | u32 hwrm_intr_seq_id; |
Deepak Khungar | e605db8 | 2017-05-29 19:06:04 -0400 | [diff] [blame] | 1133 | void *hwrm_short_cmd_req_addr; |
| 1134 | dma_addr_t hwrm_short_cmd_req_dma_addr; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1135 | void *hwrm_cmd_resp_addr; |
| 1136 | dma_addr_t hwrm_cmd_resp_dma_addr; |
| 1137 | void *hwrm_dbg_resp_addr; |
| 1138 | dma_addr_t hwrm_dbg_resp_dma_addr; |
| 1139 | #define HWRM_DBG_REG_BUF_SIZE 128 |
Michael Chan | 3bdf56c | 2016-03-07 15:38:45 -0500 | [diff] [blame] | 1140 | |
| 1141 | struct rx_port_stats *hw_rx_port_stats; |
| 1142 | struct tx_port_stats *hw_tx_port_stats; |
| 1143 | dma_addr_t hw_rx_port_stats_map; |
| 1144 | dma_addr_t hw_tx_port_stats_map; |
| 1145 | int hw_port_stats_size; |
| 1146 | |
Michael Chan | e6ef269 | 2016-03-28 19:46:05 -0400 | [diff] [blame] | 1147 | u16 hwrm_max_req_len; |
Michael Chan | ff4fe81 | 2016-02-26 04:00:04 -0500 | [diff] [blame] | 1148 | int hwrm_cmd_timeout; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1149 | struct mutex hwrm_cmd_lock; /* serialize hwrm messages */ |
| 1150 | struct hwrm_ver_get_output ver_resp; |
| 1151 | #define FW_VER_STR_LEN 32 |
| 1152 | #define BC_HWRM_STR_LEN 21 |
| 1153 | #define PHY_VER_STR_LEN (FW_VER_STR_LEN - BC_HWRM_STR_LEN) |
| 1154 | char fw_ver_str[FW_VER_STR_LEN]; |
| 1155 | __be16 vxlan_port; |
| 1156 | u8 vxlan_port_cnt; |
| 1157 | __le16 vxlan_fw_dst_port_id; |
Alexander Duyck | 7cdd5fc | 2016-06-16 12:21:36 -0700 | [diff] [blame] | 1158 | __be16 nge_port; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1159 | u8 nge_port_cnt; |
| 1160 | __le16 nge_fw_dst_port_id; |
Satish Baddipadige | 567b2ab | 2016-06-13 02:25:31 -0400 | [diff] [blame] | 1161 | u8 port_partition_type; |
Michael Chan | dfc9c94 | 2016-02-26 04:00:03 -0500 | [diff] [blame] | 1162 | |
Michael Chan | dfb5b89 | 2016-02-26 04:00:01 -0500 | [diff] [blame] | 1163 | u16 rx_coal_ticks; |
| 1164 | u16 rx_coal_ticks_irq; |
| 1165 | u16 rx_coal_bufs; |
| 1166 | u16 rx_coal_bufs_irq; |
Michael Chan | dfc9c94 | 2016-02-26 04:00:03 -0500 | [diff] [blame] | 1167 | u16 tx_coal_ticks; |
| 1168 | u16 tx_coal_ticks_irq; |
| 1169 | u16 tx_coal_bufs; |
| 1170 | u16 tx_coal_bufs_irq; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1171 | |
| 1172 | #define BNXT_USEC_TO_COAL_TIMER(x) ((x) * 25 / 2) |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1173 | |
Michael Chan | 51f3078 | 2016-07-01 18:46:29 -0400 | [diff] [blame] | 1174 | u32 stats_coal_ticks; |
| 1175 | #define BNXT_DEF_STATS_COAL_TICKS 1000000 |
| 1176 | #define BNXT_MIN_STATS_COAL_TICKS 250000 |
| 1177 | #define BNXT_MAX_STATS_COAL_TICKS 1000000 |
| 1178 | |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1179 | struct work_struct sp_task; |
| 1180 | unsigned long sp_event; |
| 1181 | #define BNXT_RX_MASK_SP_EVENT 0 |
| 1182 | #define BNXT_RX_NTP_FLTR_SP_EVENT 1 |
| 1183 | #define BNXT_LINK_CHNG_SP_EVENT 2 |
Jeffrey Huang | c5d7774 | 2015-11-05 16:25:47 -0500 | [diff] [blame] | 1184 | #define BNXT_HWRM_EXEC_FWD_REQ_SP_EVENT 3 |
| 1185 | #define BNXT_VXLAN_ADD_PORT_SP_EVENT 4 |
| 1186 | #define BNXT_VXLAN_DEL_PORT_SP_EVENT 5 |
| 1187 | #define BNXT_RESET_TASK_SP_EVENT 6 |
| 1188 | #define BNXT_RST_RING_SP_EVENT 7 |
Jeffrey Huang | 1924136 | 2016-02-26 04:00:00 -0500 | [diff] [blame] | 1189 | #define BNXT_HWRM_PF_UNLOAD_SP_EVENT 8 |
Michael Chan | 3bdf56c | 2016-03-07 15:38:45 -0500 | [diff] [blame] | 1190 | #define BNXT_PERIODIC_STATS_SP_EVENT 9 |
Michael Chan | 4bb13ab | 2016-04-05 14:09:01 -0400 | [diff] [blame] | 1191 | #define BNXT_HWRM_PORT_MODULE_SP_EVENT 10 |
Michael Chan | fc0f192 | 2016-06-13 02:25:30 -0400 | [diff] [blame] | 1192 | #define BNXT_RESET_TASK_SILENT_SP_EVENT 11 |
Alexander Duyck | 7cdd5fc | 2016-06-16 12:21:36 -0700 | [diff] [blame] | 1193 | #define BNXT_GENEVE_ADD_PORT_SP_EVENT 12 |
| 1194 | #define BNXT_GENEVE_DEL_PORT_SP_EVENT 13 |
Michael Chan | 286ef9d | 2016-11-16 21:13:08 -0500 | [diff] [blame] | 1195 | #define BNXT_LINK_SPEED_CHNG_SP_EVENT 14 |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1196 | |
Michael Chan | 379a80a | 2015-10-23 15:06:19 -0400 | [diff] [blame] | 1197 | struct bnxt_pf_info pf; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1198 | #ifdef CONFIG_BNXT_SRIOV |
| 1199 | int nr_vfs; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1200 | struct bnxt_vf_info vf; |
| 1201 | wait_queue_head_t sriov_cfg_wait; |
| 1202 | bool sriov_cfg; |
| 1203 | #define BNXT_SRIOV_CFG_WAIT_TMO msecs_to_jiffies(10000) |
| 1204 | #endif |
| 1205 | |
| 1206 | #define BNXT_NTP_FLTR_MAX_FLTR 4096 |
| 1207 | #define BNXT_NTP_FLTR_HASH_SIZE 512 |
| 1208 | #define BNXT_NTP_FLTR_HASH_MASK (BNXT_NTP_FLTR_HASH_SIZE - 1) |
| 1209 | struct hlist_head ntp_fltr_hash_tbl[BNXT_NTP_FLTR_HASH_SIZE]; |
| 1210 | spinlock_t ntp_fltr_lock; /* for hash table add, del */ |
| 1211 | |
| 1212 | unsigned long *ntp_fltr_bmap; |
| 1213 | int ntp_fltr_count; |
| 1214 | |
| 1215 | struct bnxt_link_info link_info; |
Michael Chan | 170ce01 | 2016-04-05 14:08:57 -0400 | [diff] [blame] | 1216 | struct ethtool_eee eee; |
| 1217 | u32 lpi_tmr_lo; |
| 1218 | u32 lpi_tmr_hi; |
Michael Chan | 5ad2cbe | 2017-01-13 01:32:03 -0500 | [diff] [blame] | 1219 | |
Michael Chan | eb51365 | 2017-04-04 18:14:12 -0400 | [diff] [blame] | 1220 | u8 num_tests; |
| 1221 | struct bnxt_test_info *test_info; |
| 1222 | |
Michael Chan | c1ef146 | 2017-04-04 18:14:07 -0400 | [diff] [blame] | 1223 | u8 wol_filter_id; |
| 1224 | u8 wol; |
| 1225 | |
Michael Chan | 5ad2cbe | 2017-01-13 01:32:03 -0500 | [diff] [blame] | 1226 | u8 num_leds; |
| 1227 | struct bnxt_led_info leds[BNXT_MAX_LED]; |
Michael Chan | c6d30e8 | 2017-02-06 16:55:42 -0500 | [diff] [blame] | 1228 | |
| 1229 | struct bpf_prog *xdp_prog; |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1230 | }; |
| 1231 | |
Michael Chan | c77192f | 2016-12-02 21:17:18 -0500 | [diff] [blame] | 1232 | #define BNXT_RX_STATS_OFFSET(counter) \ |
| 1233 | (offsetof(struct rx_port_stats, counter) / 8) |
| 1234 | |
| 1235 | #define BNXT_TX_STATS_OFFSET(counter) \ |
| 1236 | ((offsetof(struct tx_port_stats, counter) + \ |
| 1237 | sizeof(struct rx_port_stats) + 512) / 8) |
| 1238 | |
Ajit Khaparde | 42ee18f | 2016-05-15 03:04:44 -0400 | [diff] [blame] | 1239 | #define I2C_DEV_ADDR_A0 0xa0 |
| 1240 | #define I2C_DEV_ADDR_A2 0xa2 |
| 1241 | #define SFP_EEPROM_SFF_8472_COMP_ADDR 0x5e |
| 1242 | #define SFP_EEPROM_SFF_8472_COMP_SIZE 1 |
| 1243 | #define SFF_MODULE_ID_SFP 0x3 |
| 1244 | #define SFF_MODULE_ID_QSFP 0xc |
| 1245 | #define SFF_MODULE_ID_QSFP_PLUS 0xd |
| 1246 | #define SFF_MODULE_ID_QSFP28 0x11 |
| 1247 | #define BNXT_MAX_PHY_I2C_RESP_SIZE 64 |
| 1248 | |
Michael Chan | 3841340 | 2017-02-06 16:55:43 -0500 | [diff] [blame] | 1249 | static inline u32 bnxt_tx_avail(struct bnxt *bp, struct bnxt_tx_ring_info *txr) |
| 1250 | { |
| 1251 | /* Tell compiler to fetch tx indices from memory. */ |
| 1252 | barrier(); |
| 1253 | |
| 1254 | return bp->tx_ring_size - |
| 1255 | ((txr->tx_prod - txr->tx_cons) & bp->tx_ring_mask); |
| 1256 | } |
| 1257 | |
Michael Chan | 434c975 | 2017-05-29 19:06:08 -0400 | [diff] [blame^] | 1258 | /* For TX and RX ring doorbells */ |
| 1259 | static inline void bnxt_db_write(struct bnxt *bp, void __iomem *db, u32 val) |
| 1260 | { |
| 1261 | writel(val, db); |
| 1262 | if (bp->flags & BNXT_FLAG_DOUBLE_DB) |
| 1263 | writel(val, db); |
| 1264 | } |
| 1265 | |
Michael Chan | 3841340 | 2017-02-06 16:55:43 -0500 | [diff] [blame] | 1266 | extern const u16 bnxt_lhint_arr[]; |
| 1267 | |
| 1268 | int bnxt_alloc_rx_data(struct bnxt *bp, struct bnxt_rx_ring_info *rxr, |
| 1269 | u16 prod, gfp_t gfp); |
Michael Chan | c6d30e8 | 2017-02-06 16:55:42 -0500 | [diff] [blame] | 1270 | void bnxt_reuse_rx_data(struct bnxt_rx_ring_info *rxr, u16 cons, void *data); |
| 1271 | void bnxt_set_tpa_flags(struct bnxt *bp); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1272 | void bnxt_set_ring_params(struct bnxt *); |
Michael Chan | c61fb99 | 2017-02-06 16:55:36 -0500 | [diff] [blame] | 1273 | int bnxt_set_rx_skb_mode(struct bnxt *bp, bool page_mode); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1274 | void bnxt_hwrm_cmd_hdr_init(struct bnxt *, void *, u16, u16, u16); |
| 1275 | int _hwrm_send_message(struct bnxt *, void *, u32, int); |
| 1276 | int hwrm_send_message(struct bnxt *, void *, u32, int); |
Michael Chan | 90e20921 | 2016-02-26 04:00:08 -0500 | [diff] [blame] | 1277 | int hwrm_send_message_silent(struct bnxt *, void *, u32, int); |
Michael Chan | a1653b1 | 2016-12-07 00:26:20 -0500 | [diff] [blame] | 1278 | int bnxt_hwrm_func_rgtr_async_events(struct bnxt *bp, unsigned long *bmap, |
| 1279 | int bmap_size); |
Michael Chan | a588e45 | 2016-12-07 00:26:21 -0500 | [diff] [blame] | 1280 | int bnxt_hwrm_vnic_cfg(struct bnxt *bp, u16 vnic_id); |
Michael Chan | 391be5c | 2016-12-29 12:13:41 -0500 | [diff] [blame] | 1281 | int __bnxt_hwrm_get_tx_rings(struct bnxt *bp, u16 fid, int *tx_rings); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1282 | int bnxt_hwrm_set_coal(struct bnxt *); |
Michael Chan | e4060d3 | 2016-12-07 00:26:19 -0500 | [diff] [blame] | 1283 | unsigned int bnxt_get_max_func_stat_ctxs(struct bnxt *bp); |
Michael Chan | a588e45 | 2016-12-07 00:26:21 -0500 | [diff] [blame] | 1284 | void bnxt_set_max_func_stat_ctxs(struct bnxt *bp, unsigned int max); |
Michael Chan | e4060d3 | 2016-12-07 00:26:19 -0500 | [diff] [blame] | 1285 | unsigned int bnxt_get_max_func_cp_rings(struct bnxt *bp); |
Michael Chan | a588e45 | 2016-12-07 00:26:21 -0500 | [diff] [blame] | 1286 | void bnxt_set_max_func_cp_rings(struct bnxt *bp, unsigned int max); |
Michael Chan | 33c2657 | 2016-12-07 00:26:15 -0500 | [diff] [blame] | 1287 | void bnxt_set_max_func_irqs(struct bnxt *bp, unsigned int max); |
Michael Chan | 7df4ae9 | 2016-12-02 21:17:17 -0500 | [diff] [blame] | 1288 | void bnxt_tx_disable(struct bnxt *bp); |
| 1289 | void bnxt_tx_enable(struct bnxt *bp); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1290 | int bnxt_hwrm_set_pause(struct bnxt *); |
Michael Chan | 939f7f0 | 2016-04-05 14:08:58 -0400 | [diff] [blame] | 1291 | int bnxt_hwrm_set_link_setting(struct bnxt *, bool, bool); |
Michael Chan | 5282db6 | 2017-04-04 18:14:10 -0400 | [diff] [blame] | 1292 | int bnxt_hwrm_alloc_wol_fltr(struct bnxt *bp); |
| 1293 | int bnxt_hwrm_free_wol_fltr(struct bnxt *bp); |
Rob Swindell | 5ac67d8 | 2016-09-19 03:58:03 -0400 | [diff] [blame] | 1294 | int bnxt_hwrm_fw_set_time(struct bnxt *); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1295 | int bnxt_open_nic(struct bnxt *, bool, bool); |
Michael Chan | f7dc1ea | 2017-04-04 18:14:13 -0400 | [diff] [blame] | 1296 | int bnxt_half_open_nic(struct bnxt *bp); |
| 1297 | void bnxt_half_close_nic(struct bnxt *bp); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1298 | int bnxt_close_nic(struct bnxt *, bool, bool); |
Michael Chan | 5f44924 | 2017-02-06 16:55:40 -0500 | [diff] [blame] | 1299 | int bnxt_reserve_rings(struct bnxt *bp, int tx, int rx, int tcs, int tx_xdp); |
Michael Chan | c5e3deb | 2016-12-02 21:17:15 -0500 | [diff] [blame] | 1300 | int bnxt_setup_mq_tc(struct net_device *dev, u8 tc); |
Michael Chan | 6e6c5a5 | 2016-01-02 23:45:02 -0500 | [diff] [blame] | 1301 | int bnxt_get_max_rings(struct bnxt *, int *, int *, bool); |
Michael Chan | 7b08f66 | 2016-12-07 00:26:18 -0500 | [diff] [blame] | 1302 | void bnxt_restore_pf_fw_resources(struct bnxt *bp); |
Michael Chan | c0c050c | 2015-10-22 16:01:17 -0400 | [diff] [blame] | 1303 | #endif |