blob: de7be7f3fb42c8167fa4c9b677de4c163750c64e [file] [log] [blame]
Jani Nikulaf5e11b02013-08-27 15:12:18 +03001/*
2 * Copyright © 2013 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 */
23
24#ifndef _INTEL_DSI_H
25#define _INTEL_DSI_H
26
27#include <drm/drmP.h>
28#include <drm/drm_crtc.h>
Jani Nikula7e9804f2015-01-16 14:27:23 +020029#include <drm/drm_mipi_dsi.h>
Jani Nikulaf5e11b02013-08-27 15:12:18 +030030#include "intel_drv.h"
31
Gaurav K Singha9da9bc2014-12-05 14:13:41 +053032/* Dual Link support */
33#define DSI_DUAL_LINK_NONE 0
34#define DSI_DUAL_LINK_FRONT_BACK 1
35#define DSI_DUAL_LINK_PIXEL_ALT 2
36
Jani Nikula7e9804f2015-01-16 14:27:23 +020037struct intel_dsi_host;
38
Jani Nikulaf5e11b02013-08-27 15:12:18 +030039struct intel_dsi {
40 struct intel_encoder base;
41
Jani Nikula593e0622015-01-23 15:30:56 +020042 struct drm_panel *panel;
Jani Nikula7e9804f2015-01-16 14:27:23 +020043 struct intel_dsi_host *dsi_hosts[I915_MAX_PORTS];
Jani Nikulaf5e11b02013-08-27 15:12:18 +030044
Shobhit Kumarfc45e822015-06-26 14:32:09 +053045 /* GPIO Desc for CRC based Panel control */
46 struct gpio_desc *gpio_panel;
47
Jani Nikulaf5e11b02013-08-27 15:12:18 +030048 struct intel_connector *attached_connector;
49
Jani Nikula17af40a2014-11-14 16:54:22 +020050 /* bit mask of ports being driven */
51 u16 ports;
52
Jani Nikulaf5e11b02013-08-27 15:12:18 +030053 /* if true, use HS mode, otherwise LP */
54 bool hs;
55
56 /* virtual channel */
57 int channel;
58
Shobhit Kumardfba2e22014-04-14 11:18:24 +053059 /* Video mode or command mode */
60 u16 operation_mode;
61
Jani Nikulaf5e11b02013-08-27 15:12:18 +030062 /* number of DSI lanes */
63 unsigned int lane_count;
64
65 /* video mode pixel format for MIPI_DSI_FUNC_PRG register */
66 u32 pixel_format;
67
68 /* video mode format for MIPI_VIDEO_MODE_FORMAT register */
69 u32 video_mode_format;
70
71 /* eot for MIPI_EOT_DISABLE register */
Shobhit Kumarf1c79f12014-04-09 13:59:33 +053072 u8 eotp_pkt;
73 u8 clock_stop;
Shobhit Kumarf6da2842013-12-10 12:15:00 +053074
Shobhit Kumarf1c79f12014-04-09 13:59:33 +053075 u8 escape_clk_div;
Gaurav K Singh369602d2014-12-05 14:09:28 +053076 u8 dual_link;
Gaurav K Singha9da9bc2014-12-05 14:13:41 +053077 u8 pixel_overlap;
Shobhit Kumarf6da2842013-12-10 12:15:00 +053078 u32 port_bits;
79 u32 bw_timer;
80 u32 dphy_reg;
81 u32 video_frmt_cfg_bits;
82 u16 lp_byte_clk;
83
84 /* timeouts in byte clocks */
85 u16 lp_rx_timeout;
86 u16 turn_arnd_val;
87 u16 rst_timer_val;
88 u16 hs_to_lp_count;
89 u16 clk_lp_to_hs_count;
90 u16 clk_hs_to_lp_count;
Shobhit Kumarcf4dbd22014-04-14 11:18:25 +053091
92 u16 init_count;
Shobhit Kumar7f0c8602014-07-30 20:34:57 +053093 u32 pclk;
94 u16 burst_mode_ratio;
Shobhit Kumardf38e652014-04-14 11:18:26 +053095
96 /* all delays in ms */
97 u16 backlight_off_delay;
98 u16 backlight_on_delay;
99 u16 panel_on_delay;
100 u16 panel_off_delay;
101 u16 panel_pwr_cycle_delay;
Jani Nikulaf5e11b02013-08-27 15:12:18 +0300102};
103
Jani Nikula7e9804f2015-01-16 14:27:23 +0200104struct intel_dsi_host {
105 struct mipi_dsi_host base;
106 struct intel_dsi *intel_dsi;
107 enum port port;
108
109 /* our little hack */
110 struct mipi_dsi_device *device;
111};
112
113static inline struct intel_dsi_host *to_intel_dsi_host(struct mipi_dsi_host *h)
114{
115 return container_of(h, struct intel_dsi_host, base);
116}
117
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200118#define for_each_dsi_port(__port, __ports_mask) \
119 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200120 for_each_if ((__ports_mask) & (1 << (__port)))
Jani Nikulae7d7cad2014-11-14 16:54:21 +0200121
Jani Nikulaf5e11b02013-08-27 15:12:18 +0300122static inline struct intel_dsi *enc_to_intel_dsi(struct drm_encoder *encoder)
123{
124 return container_of(encoder, struct intel_dsi, base.base);
125}
126
Shashank Sharmacfe01a52015-09-01 19:41:38 +0530127extern void intel_enable_dsi_pll(struct intel_encoder *encoder);
Shashank Sharmafe88fc62015-09-01 19:41:39 +0530128extern void intel_disable_dsi_pll(struct intel_encoder *encoder);
Jani Nikulad7d85d82016-01-08 12:45:39 +0200129extern u32 intel_dsi_get_pclk(struct intel_encoder *encoder, int pipe_bpp);
Shashank Sharmab389a452015-09-01 19:41:44 +0530130extern void intel_dsi_reset_clocks(struct intel_encoder *encoder,
131 enum port port);
ymohanmabe4fc042013-08-27 23:40:56 +0300132
Jani Nikula593e0622015-01-23 15:30:56 +0200133struct drm_panel *vbt_panel_init(struct intel_dsi *intel_dsi, u16 panel_id);
Shobhit Kumar2ab8b452014-05-23 21:35:27 +0530134
Jani Nikulaf5e11b02013-08-27 15:12:18 +0300135#endif /* _INTEL_DSI_H */