blob: c335a0309ba315f26c73462830601658288acddf [file] [log] [blame]
Linus Walleijdae5f0a2018-09-25 09:08:48 +02001// SPDX-License-Identifier: GPL-2.0+
Anton Vorontsovaeec56e2010-10-27 15:33:15 -07002/*
Grant Likelyc103de22011-06-04 18:38:28 -06003 * Generic driver for memory-mapped GPIO controllers.
Anton Vorontsovaeec56e2010-10-27 15:33:15 -07004 *
5 * Copyright 2008 MontaVista Software, Inc.
6 * Copyright 2008,2010 Anton Vorontsov <cbouatmailru@gmail.com>
7 *
Anton Vorontsovaeec56e2010-10-27 15:33:15 -07008 * ....``.```~~~~````.`.`.`.`.```````'',,,.........`````......`.......
9 * ...`` ```````..
10 * ..The simplest form of a GPIO controller that the driver supports is``
11 * `.just a single "data" register, where GPIO state can be read and/or `
12 * `,..written. ,,..``~~~~ .....``.`.`.~~.```.`.........``````.```````
13 * `````````
14 ___
15_/~~|___/~| . ```~~~~~~ ___/___\___ ,~.`.`.`.`````.~~...,,,,...
16__________|~$@~~~ %~ /o*o*o*o*o*o\ .. Implementing such a GPIO .
17o ` ~~~~\___/~~~~ ` controller in FPGA is ,.`
18 `....trivial..'~`.```.```
19 * ```````
20 * .```````~~~~`..`.``.``.
21 * . The driver supports `... ,..```.`~~~```````````````....````.``,,
22 * . big-endian notation, just`. .. A bit more sophisticated controllers ,
23 * . register the device with -be`. .with a pair of set/clear-bit registers ,
24 * `.. suffix. ```~~`````....`.` . affecting the data register and the .`
25 * ``.`.``...``` ```.. output pins are also supported.`
26 * ^^ `````.`````````.,``~``~``~~``````
27 * . ^^
28 * ,..`.`.`...````````````......`.`.`.`.`.`..`.`.`..
29 * .. The expectation is that in at least some cases . ,-~~~-,
30 * .this will be used with roll-your-own ASIC/FPGA .` \ /
31 * .logic in Verilog or VHDL. ~~~`````````..`````~~` \ /
32 * ..````````......``````````` \o_
33 * |
34 * ^^ / \
35 *
36 * ...`````~~`.....``.`..........``````.`.``.```........``.
37 * ` 8, 16, 32 and 64 bits registers are supported, and``.
38 * . the number of GPIOs is determined by the width of ~
39 * .. the registers. ,............```.`.`..`.`.~~~.`.`.`~
40 * `.......````.```
41 */
42
43#include <linux/init.h>
Jamie Iles280df6b2011-05-20 00:40:19 -060044#include <linux/err.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070045#include <linux/bug.h>
46#include <linux/kernel.h>
47#include <linux/module.h>
48#include <linux/spinlock.h>
49#include <linux/compiler.h>
50#include <linux/types.h>
51#include <linux/errno.h>
52#include <linux/log2.h>
53#include <linux/ioport.h>
54#include <linux/io.h>
Linus Walleij0f4630f2015-12-04 14:02:58 +010055#include <linux/gpio/driver.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070056#include <linux/slab.h>
Linus Walleij4b637392016-01-05 11:13:28 +010057#include <linux/bitops.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070058#include <linux/platform_device.h>
59#include <linux/mod_devicetable.h>
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +020060#include <linux/of.h>
61#include <linux/of_device.h>
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070062
Jamie Iles8467afe2011-05-20 00:40:14 -060063static void bgpio_write8(void __iomem *reg, unsigned long data)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070064{
Jamie Ilesfd996232011-05-20 00:40:17 -060065 writeb(data, reg);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070066}
67
Jamie Iles8467afe2011-05-20 00:40:14 -060068static unsigned long bgpio_read8(void __iomem *reg)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070069{
Jamie Ilesfd996232011-05-20 00:40:17 -060070 return readb(reg);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -070071}
72
Jamie Iles8467afe2011-05-20 00:40:14 -060073static void bgpio_write16(void __iomem *reg, unsigned long data)
74{
Jamie Ilesfd996232011-05-20 00:40:17 -060075 writew(data, reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060076}
77
78static unsigned long bgpio_read16(void __iomem *reg)
79{
Jamie Ilesfd996232011-05-20 00:40:17 -060080 return readw(reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060081}
82
83static void bgpio_write32(void __iomem *reg, unsigned long data)
84{
Jamie Ilesfd996232011-05-20 00:40:17 -060085 writel(data, reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060086}
87
88static unsigned long bgpio_read32(void __iomem *reg)
89{
Jamie Ilesfd996232011-05-20 00:40:17 -060090 return readl(reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060091}
92
93#if BITS_PER_LONG >= 64
94static void bgpio_write64(void __iomem *reg, unsigned long data)
95{
Jamie Ilesfd996232011-05-20 00:40:17 -060096 writeq(data, reg);
Jamie Iles8467afe2011-05-20 00:40:14 -060097}
98
99static unsigned long bgpio_read64(void __iomem *reg)
100{
Jamie Ilesfd996232011-05-20 00:40:17 -0600101 return readq(reg);
Jamie Iles8467afe2011-05-20 00:40:14 -0600102}
103#endif /* BITS_PER_LONG >= 64 */
104
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100105static void bgpio_write16be(void __iomem *reg, unsigned long data)
106{
107 iowrite16be(data, reg);
108}
109
110static unsigned long bgpio_read16be(void __iomem *reg)
111{
112 return ioread16be(reg);
113}
114
115static void bgpio_write32be(void __iomem *reg, unsigned long data)
116{
117 iowrite32be(data, reg);
118}
119
120static unsigned long bgpio_read32be(void __iomem *reg)
121{
122 return ioread32be(reg);
123}
124
Linus Walleij24efd942017-10-20 16:31:27 +0200125static unsigned long bgpio_line2mask(struct gpio_chip *gc, unsigned int line)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700126{
Linus Walleij24efd942017-10-20 16:31:27 +0200127 if (gc->be_bits)
128 return BIT(gc->bgpio_bits - 1 - line);
129 return BIT(line);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700130}
131
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300132static int bgpio_get_set(struct gpio_chip *gc, unsigned int gpio)
133{
Linus Walleij24efd942017-10-20 16:31:27 +0200134 unsigned long pinmask = bgpio_line2mask(gc, gpio);
Linus Walleijd799a4d2018-08-03 00:52:18 +0200135 bool dir = !!(gc->bgpio_dir & pinmask);
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300136
Linus Walleijd799a4d2018-08-03 00:52:18 +0200137 if (dir)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100138 return !!(gc->read_reg(gc->reg_set) & pinmask);
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300139 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100140 return !!(gc->read_reg(gc->reg_dat) & pinmask);
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300141}
142
Linus Walleij80057cb42017-10-19 23:30:12 +0200143/*
144 * This assumes that the bits in the GPIO register are in native endianness.
145 * We only assign the function pointer if we have that.
146 */
147static int bgpio_get_set_multiple(struct gpio_chip *gc, unsigned long *mask,
148 unsigned long *bits)
149{
150 unsigned long get_mask = 0;
151 unsigned long set_mask = 0;
Linus Walleij80057cb42017-10-19 23:30:12 +0200152
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100153 /* Make sure we first clear any bits that are zero when we read the register */
154 *bits &= ~*mask;
155
Jan Kotas4f2f95e2019-04-01 10:09:42 +0100156 set_mask = *mask & gc->bgpio_dir;
157 get_mask = *mask & ~gc->bgpio_dir;
Linus Walleij80057cb42017-10-19 23:30:12 +0200158
159 if (set_mask)
160 *bits |= gc->read_reg(gc->reg_set) & set_mask;
161 if (get_mask)
162 *bits |= gc->read_reg(gc->reg_dat) & get_mask;
163
164 return 0;
165}
166
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700167static int bgpio_get(struct gpio_chip *gc, unsigned int gpio)
168{
Linus Walleij24efd942017-10-20 16:31:27 +0200169 return !!(gc->read_reg(gc->reg_dat) & bgpio_line2mask(gc, gpio));
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700170}
171
Linus Walleij80057cb42017-10-19 23:30:12 +0200172/*
173 * This only works if the bits in the GPIO register are in native endianness.
Linus Walleij80057cb42017-10-19 23:30:12 +0200174 */
175static int bgpio_get_multiple(struct gpio_chip *gc, unsigned long *mask,
176 unsigned long *bits)
177{
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100178 /* Make sure we first clear any bits that are zero when we read the register */
179 *bits &= ~*mask;
180 *bits |= gc->read_reg(gc->reg_dat) & *mask;
Linus Walleij80057cb42017-10-19 23:30:12 +0200181 return 0;
182}
183
184/*
185 * With big endian mirrored bit order it becomes more tedious.
186 */
187static int bgpio_get_multiple_be(struct gpio_chip *gc, unsigned long *mask,
188 unsigned long *bits)
189{
190 unsigned long readmask = 0;
191 unsigned long val;
192 int bit;
193
Linus Walleij07c7b6a2018-01-16 09:51:51 +0100194 /* Make sure we first clear any bits that are zero when we read the register */
195 *bits &= ~*mask;
196
Linus Walleij80057cb42017-10-19 23:30:12 +0200197 /* Create a mirrored mask */
Andy Shevchenko761b5c32020-07-13 18:44:29 +0300198 for_each_set_bit(bit, mask, gc->ngpio)
Linus Walleij80057cb42017-10-19 23:30:12 +0200199 readmask |= bgpio_line2mask(gc, bit);
200
201 /* Read the register */
202 val = gc->read_reg(gc->reg_dat) & readmask;
203
204 /*
205 * Mirror the result into the "bits" result, this will give line 0
206 * in bit 0 ... line 31 in bit 31 for a 32bit register.
207 */
Andy Shevchenko761b5c32020-07-13 18:44:29 +0300208 for_each_set_bit(bit, &val, gc->ngpio)
Linus Walleij80057cb42017-10-19 23:30:12 +0200209 *bits |= bgpio_line2mask(gc, bit);
210
211 return 0;
212}
213
Rabin Vincent91492a42015-07-22 15:05:18 +0200214static void bgpio_set_none(struct gpio_chip *gc, unsigned int gpio, int val)
215{
216}
217
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700218static void bgpio_set(struct gpio_chip *gc, unsigned int gpio, int val)
219{
Linus Walleij24efd942017-10-20 16:31:27 +0200220 unsigned long mask = bgpio_line2mask(gc, gpio);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700221 unsigned long flags;
222
Linus Walleij0f4630f2015-12-04 14:02:58 +0100223 spin_lock_irqsave(&gc->bgpio_lock, flags);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700224
225 if (val)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100226 gc->bgpio_data |= mask;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700227 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100228 gc->bgpio_data &= ~mask;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700229
Linus Walleij0f4630f2015-12-04 14:02:58 +0100230 gc->write_reg(gc->reg_dat, gc->bgpio_data);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700231
Linus Walleij0f4630f2015-12-04 14:02:58 +0100232 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700233}
234
Jamie Ilese027d6f2011-05-20 00:40:16 -0600235static void bgpio_set_with_clear(struct gpio_chip *gc, unsigned int gpio,
236 int val)
237{
Linus Walleij24efd942017-10-20 16:31:27 +0200238 unsigned long mask = bgpio_line2mask(gc, gpio);
Jamie Ilese027d6f2011-05-20 00:40:16 -0600239
240 if (val)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100241 gc->write_reg(gc->reg_set, mask);
Jamie Ilese027d6f2011-05-20 00:40:16 -0600242 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100243 gc->write_reg(gc->reg_clr, mask);
Jamie Ilese027d6f2011-05-20 00:40:16 -0600244}
245
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600246static void bgpio_set_set(struct gpio_chip *gc, unsigned int gpio, int val)
247{
Linus Walleij24efd942017-10-20 16:31:27 +0200248 unsigned long mask = bgpio_line2mask(gc, gpio);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600249 unsigned long flags;
250
Linus Walleij0f4630f2015-12-04 14:02:58 +0100251 spin_lock_irqsave(&gc->bgpio_lock, flags);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600252
253 if (val)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100254 gc->bgpio_data |= mask;
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600255 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100256 gc->bgpio_data &= ~mask;
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600257
Linus Walleij0f4630f2015-12-04 14:02:58 +0100258 gc->write_reg(gc->reg_set, gc->bgpio_data);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600259
Linus Walleij0f4630f2015-12-04 14:02:58 +0100260 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600261}
262
Linus Walleij0f4630f2015-12-04 14:02:58 +0100263static void bgpio_multiple_get_masks(struct gpio_chip *gc,
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100264 unsigned long *mask, unsigned long *bits,
265 unsigned long *set_mask,
266 unsigned long *clear_mask)
267{
268 int i;
269
270 *set_mask = 0;
271 *clear_mask = 0;
272
Andy Shevchenko761b5c32020-07-13 18:44:29 +0300273 for_each_set_bit(i, mask, gc->bgpio_bits) {
274 if (test_bit(i, bits))
275 *set_mask |= bgpio_line2mask(gc, i);
276 else
277 *clear_mask |= bgpio_line2mask(gc, i);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100278 }
279}
280
Linus Walleij0f4630f2015-12-04 14:02:58 +0100281static void bgpio_set_multiple_single_reg(struct gpio_chip *gc,
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100282 unsigned long *mask,
283 unsigned long *bits,
284 void __iomem *reg)
285{
286 unsigned long flags;
287 unsigned long set_mask, clear_mask;
288
Linus Walleij0f4630f2015-12-04 14:02:58 +0100289 spin_lock_irqsave(&gc->bgpio_lock, flags);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100290
Linus Walleij0f4630f2015-12-04 14:02:58 +0100291 bgpio_multiple_get_masks(gc, mask, bits, &set_mask, &clear_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100292
Linus Walleij0f4630f2015-12-04 14:02:58 +0100293 gc->bgpio_data |= set_mask;
294 gc->bgpio_data &= ~clear_mask;
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100295
Linus Walleij0f4630f2015-12-04 14:02:58 +0100296 gc->write_reg(reg, gc->bgpio_data);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100297
Linus Walleij0f4630f2015-12-04 14:02:58 +0100298 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100299}
300
301static void bgpio_set_multiple(struct gpio_chip *gc, unsigned long *mask,
302 unsigned long *bits)
303{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100304 bgpio_set_multiple_single_reg(gc, mask, bits, gc->reg_dat);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100305}
306
307static void bgpio_set_multiple_set(struct gpio_chip *gc, unsigned long *mask,
308 unsigned long *bits)
309{
Linus Walleij0f4630f2015-12-04 14:02:58 +0100310 bgpio_set_multiple_single_reg(gc, mask, bits, gc->reg_set);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100311}
312
313static void bgpio_set_multiple_with_clear(struct gpio_chip *gc,
314 unsigned long *mask,
315 unsigned long *bits)
316{
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100317 unsigned long set_mask, clear_mask;
318
Linus Walleij0f4630f2015-12-04 14:02:58 +0100319 bgpio_multiple_get_masks(gc, mask, bits, &set_mask, &clear_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100320
321 if (set_mask)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100322 gc->write_reg(gc->reg_set, set_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100323 if (clear_mask)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100324 gc->write_reg(gc->reg_clr, clear_mask);
Rojhalat Ibrahim73c4ced2015-01-14 15:46:38 +0100325}
326
Jamie Iles31029112011-05-20 00:40:17 -0600327static int bgpio_simple_dir_in(struct gpio_chip *gc, unsigned int gpio)
328{
329 return 0;
330}
331
Rabin Vincent91492a42015-07-22 15:05:18 +0200332static int bgpio_dir_out_err(struct gpio_chip *gc, unsigned int gpio,
333 int val)
334{
335 return -EINVAL;
336}
337
Jamie Iles31029112011-05-20 00:40:17 -0600338static int bgpio_simple_dir_out(struct gpio_chip *gc, unsigned int gpio,
339 int val)
340{
341 gc->set(gc, gpio, val);
342
343 return 0;
344}
345
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700346static int bgpio_dir_in(struct gpio_chip *gc, unsigned int gpio)
347{
Jamie Iles31029112011-05-20 00:40:17 -0600348 unsigned long flags;
349
Linus Walleij0f4630f2015-12-04 14:02:58 +0100350 spin_lock_irqsave(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600351
Linus Walleijf69e00b2019-02-22 11:14:44 +0100352 gc->bgpio_dir &= ~bgpio_line2mask(gc, gpio);
353
354 if (gc->reg_dir_in)
355 gc->write_reg(gc->reg_dir_in, ~gc->bgpio_dir);
356 if (gc->reg_dir_out)
357 gc->write_reg(gc->reg_dir_out, gc->bgpio_dir);
Jamie Iles31029112011-05-20 00:40:17 -0600358
Linus Walleij0f4630f2015-12-04 14:02:58 +0100359 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600360
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700361 return 0;
362}
363
Philipp Zabeldb3b0fc2015-06-12 18:20:35 +0200364static int bgpio_get_dir(struct gpio_chip *gc, unsigned int gpio)
365{
Linus Walleijf69e00b2019-02-22 11:14:44 +0100366 /* Return 0 if output, 1 if input */
Matti Vaittinene42615e2019-11-06 10:54:12 +0200367 if (gc->bgpio_dir_unreadable) {
368 if (gc->bgpio_dir & bgpio_line2mask(gc, gpio))
369 return GPIO_LINE_DIRECTION_OUT;
370 return GPIO_LINE_DIRECTION_IN;
371 }
372
373 if (gc->reg_dir_out) {
374 if (gc->read_reg(gc->reg_dir_out) & bgpio_line2mask(gc, gpio))
375 return GPIO_LINE_DIRECTION_OUT;
376 return GPIO_LINE_DIRECTION_IN;
377 }
378
Linus Walleijf69e00b2019-02-22 11:14:44 +0100379 if (gc->reg_dir_in)
Matti Vaittinene42615e2019-11-06 10:54:12 +0200380 if (!(gc->read_reg(gc->reg_dir_in) & bgpio_line2mask(gc, gpio)))
381 return GPIO_LINE_DIRECTION_OUT;
Linus Walleijf69e00b2019-02-22 11:14:44 +0100382
Matti Vaittinene42615e2019-11-06 10:54:12 +0200383 return GPIO_LINE_DIRECTION_IN;
Philipp Zabeldb3b0fc2015-06-12 18:20:35 +0200384}
385
Chuanhong Guod19d2de2020-03-15 20:13:37 +0800386static void bgpio_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700387{
Jamie Iles31029112011-05-20 00:40:17 -0600388 unsigned long flags;
389
Linus Walleij0f4630f2015-12-04 14:02:58 +0100390 spin_lock_irqsave(&gc->bgpio_lock, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600391
Linus Walleijf69e00b2019-02-22 11:14:44 +0100392 gc->bgpio_dir |= bgpio_line2mask(gc, gpio);
393
394 if (gc->reg_dir_in)
395 gc->write_reg(gc->reg_dir_in, ~gc->bgpio_dir);
396 if (gc->reg_dir_out)
397 gc->write_reg(gc->reg_dir_out, gc->bgpio_dir);
Jamie Iles31029112011-05-20 00:40:17 -0600398
Linus Walleij0f4630f2015-12-04 14:02:58 +0100399 spin_unlock_irqrestore(&gc->bgpio_lock, flags);
Chuanhong Guod19d2de2020-03-15 20:13:37 +0800400}
Jamie Iles31029112011-05-20 00:40:17 -0600401
Chuanhong Guod19d2de2020-03-15 20:13:37 +0800402static int bgpio_dir_out_dir_first(struct gpio_chip *gc, unsigned int gpio,
403 int val)
404{
405 bgpio_dir_out(gc, gpio, val);
406 gc->set(gc, gpio, val);
407 return 0;
408}
409
410static int bgpio_dir_out_val_first(struct gpio_chip *gc, unsigned int gpio,
411 int val)
412{
413 gc->set(gc, gpio, val);
414 bgpio_dir_out(gc, gpio, val);
Jamie Iles31029112011-05-20 00:40:17 -0600415 return 0;
416}
417
Jamie Iles280df6b2011-05-20 00:40:19 -0600418static int bgpio_setup_accessors(struct device *dev,
Linus Walleij0f4630f2015-12-04 14:02:58 +0100419 struct gpio_chip *gc,
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100420 bool byte_be)
Jamie Iles364b5e82011-05-20 00:40:16 -0600421{
Jamie Iles8467afe2011-05-20 00:40:14 -0600422
Linus Walleij0f4630f2015-12-04 14:02:58 +0100423 switch (gc->bgpio_bits) {
Jamie Iles8467afe2011-05-20 00:40:14 -0600424 case 8:
Linus Walleij0f4630f2015-12-04 14:02:58 +0100425 gc->read_reg = bgpio_read8;
426 gc->write_reg = bgpio_write8;
Jamie Iles8467afe2011-05-20 00:40:14 -0600427 break;
428 case 16:
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100429 if (byte_be) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100430 gc->read_reg = bgpio_read16be;
431 gc->write_reg = bgpio_write16be;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100432 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100433 gc->read_reg = bgpio_read16;
434 gc->write_reg = bgpio_write16;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100435 }
Jamie Iles8467afe2011-05-20 00:40:14 -0600436 break;
437 case 32:
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100438 if (byte_be) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100439 gc->read_reg = bgpio_read32be;
440 gc->write_reg = bgpio_write32be;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100441 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100442 gc->read_reg = bgpio_read32;
443 gc->write_reg = bgpio_write32;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100444 }
Jamie Iles8467afe2011-05-20 00:40:14 -0600445 break;
446#if BITS_PER_LONG >= 64
447 case 64:
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100448 if (byte_be) {
449 dev_err(dev,
450 "64 bit big endian byte order unsupported\n");
451 return -EINVAL;
452 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100453 gc->read_reg = bgpio_read64;
454 gc->write_reg = bgpio_write64;
Andreas Larsson2b78f1e2013-03-15 14:45:38 +0100455 }
Jamie Iles8467afe2011-05-20 00:40:14 -0600456 break;
457#endif /* BITS_PER_LONG >= 64 */
458 default:
Linus Walleij0f4630f2015-12-04 14:02:58 +0100459 dev_err(dev, "unsupported data width %u bits\n", gc->bgpio_bits);
Jamie Iles8467afe2011-05-20 00:40:14 -0600460 return -EINVAL;
461 }
462
Jamie Iles8467afe2011-05-20 00:40:14 -0600463 return 0;
464}
465
Jamie Ilese027d6f2011-05-20 00:40:16 -0600466/*
467 * Create the device and allocate the resources. For setting GPIO's there are
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600468 * three supported configurations:
Jamie Ilese027d6f2011-05-20 00:40:16 -0600469 *
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600470 * - single input/output register resource (named "dat").
Jamie Ilese027d6f2011-05-20 00:40:16 -0600471 * - set/clear pair (named "set" and "clr").
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600472 * - single output register resource and single input resource ("set" and
473 * dat").
Jamie Ilese027d6f2011-05-20 00:40:16 -0600474 *
475 * For the single output register, this drives a 1 by setting a bit and a zero
476 * by clearing a bit. For the set clr pair, this drives a 1 by setting a bit
477 * in the set register and clears it by setting a bit in the clear register.
478 * The configuration is detected by which resources are present.
Jamie Iles31029112011-05-20 00:40:17 -0600479 *
480 * For setting the GPIO direction, there are three supported configurations:
481 *
482 * - simple bidirection GPIO that requires no configuration.
483 * - an output direction register (named "dirout") where a 1 bit
484 * indicates the GPIO is an output.
485 * - an input direction register (named "dirin") where a 1 bit indicates
486 * the GPIO is an input.
Jamie Ilese027d6f2011-05-20 00:40:16 -0600487 */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100488static int bgpio_setup_io(struct gpio_chip *gc,
Jamie Iles280df6b2011-05-20 00:40:19 -0600489 void __iomem *dat,
490 void __iomem *set,
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300491 void __iomem *clr,
492 unsigned long flags)
Jamie Iles8467afe2011-05-20 00:40:14 -0600493{
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700494
Linus Walleij0f4630f2015-12-04 14:02:58 +0100495 gc->reg_dat = dat;
496 if (!gc->reg_dat)
Jamie Iles280df6b2011-05-20 00:40:19 -0600497 return -EINVAL;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700498
Jamie Iles280df6b2011-05-20 00:40:19 -0600499 if (set && clr) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100500 gc->reg_set = set;
501 gc->reg_clr = clr;
502 gc->set = bgpio_set_with_clear;
503 gc->set_multiple = bgpio_set_multiple_with_clear;
Jamie Iles280df6b2011-05-20 00:40:19 -0600504 } else if (set && !clr) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100505 gc->reg_set = set;
506 gc->set = bgpio_set_set;
507 gc->set_multiple = bgpio_set_multiple_set;
Rabin Vincent91492a42015-07-22 15:05:18 +0200508 } else if (flags & BGPIOF_NO_OUTPUT) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100509 gc->set = bgpio_set_none;
510 gc->set_multiple = NULL;
Jamie Ilese027d6f2011-05-20 00:40:16 -0600511 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100512 gc->set = bgpio_set;
513 gc->set_multiple = bgpio_set_multiple;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700514 }
515
Vladimir Zapolskiyb19e7f52015-04-29 18:34:59 +0300516 if (!(flags & BGPIOF_UNREADABLE_REG_SET) &&
Linus Walleij80057cb42017-10-19 23:30:12 +0200517 (flags & BGPIOF_READ_OUTPUT_REG_SET)) {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100518 gc->get = bgpio_get_set;
Linus Walleij80057cb42017-10-19 23:30:12 +0200519 if (!gc->be_bits)
520 gc->get_multiple = bgpio_get_set_multiple;
521 /*
522 * We deliberately avoid assigning the ->get_multiple() call
523 * for big endian mirrored registers which are ALSO reflecting
524 * their value in the set register when used as output. It is
525 * simply too much complexity, let the GPIO core fall back to
526 * reading each line individually in that fringe case.
527 */
528 } else {
Linus Walleij0f4630f2015-12-04 14:02:58 +0100529 gc->get = bgpio_get;
Linus Walleij80057cb42017-10-19 23:30:12 +0200530 if (gc->be_bits)
531 gc->get_multiple = bgpio_get_multiple_be;
532 else
533 gc->get_multiple = bgpio_get_multiple;
534 }
Jamie Ilesdd86a0c2011-05-20 00:40:16 -0600535
Jamie Ilese027d6f2011-05-20 00:40:16 -0600536 return 0;
537}
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700538
Linus Walleij0f4630f2015-12-04 14:02:58 +0100539static int bgpio_setup_direction(struct gpio_chip *gc,
Jamie Iles280df6b2011-05-20 00:40:19 -0600540 void __iomem *dirout,
Rabin Vincent91492a42015-07-22 15:05:18 +0200541 void __iomem *dirin,
542 unsigned long flags)
Jamie Iles31029112011-05-20 00:40:17 -0600543{
Linus Walleijf69e00b2019-02-22 11:14:44 +0100544 if (dirout || dirin) {
545 gc->reg_dir_out = dirout;
546 gc->reg_dir_in = dirin;
Chuanhong Guod19d2de2020-03-15 20:13:37 +0800547 if (flags & BGPIOF_NO_SET_ON_INPUT)
548 gc->direction_output = bgpio_dir_out_dir_first;
549 else
550 gc->direction_output = bgpio_dir_out_val_first;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100551 gc->direction_input = bgpio_dir_in;
552 gc->get_direction = bgpio_get_dir;
Jamie Iles31029112011-05-20 00:40:17 -0600553 } else {
Rabin Vincent91492a42015-07-22 15:05:18 +0200554 if (flags & BGPIOF_NO_OUTPUT)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100555 gc->direction_output = bgpio_dir_out_err;
Rabin Vincent91492a42015-07-22 15:05:18 +0200556 else
Linus Walleij0f4630f2015-12-04 14:02:58 +0100557 gc->direction_output = bgpio_simple_dir_out;
558 gc->direction_input = bgpio_simple_dir_in;
Jamie Iles31029112011-05-20 00:40:17 -0600559 }
560
561 return 0;
562}
563
Anthony Fee7b42e3d2014-05-19 18:49:14 +0100564static int bgpio_request(struct gpio_chip *chip, unsigned gpio_pin)
565{
566 if (gpio_pin < chip->ngpio)
567 return 0;
568
569 return -EINVAL;
570}
571
Linus Walleijd799a4d2018-08-03 00:52:18 +0200572/**
573 * bgpio_init() - Initialize generic GPIO accessor functions
574 * @gc: the GPIO chip to set up
575 * @dev: the parent device of the new GPIO chip (compulsory)
576 * @sz: the size (width) of the MMIO registers in bytes, typically 1, 2 or 4
577 * @dat: MMIO address for the register to READ the value of the GPIO lines, it
578 * is expected that a 1 in the corresponding bit in this register means the
579 * line is asserted
580 * @set: MMIO address for the register to SET the value of the GPIO lines, it is
581 * expected that we write the line with 1 in this register to drive the GPIO line
582 * high.
583 * @clr: MMIO address for the register to CLEAR the value of the GPIO lines, it is
584 * expected that we write the line with 1 in this register to drive the GPIO line
585 * low. It is allowed to leave this address as NULL, in that case the SET register
586 * will be assumed to also clear the GPIO lines, by actively writing the line
587 * with 0.
588 * @dirout: MMIO address for the register to set the line as OUTPUT. It is assumed
589 * that setting a line to 1 in this register will turn that line into an
590 * output line. Conversely, setting the line to 0 will turn that line into
Linus Walleijf69e00b2019-02-22 11:14:44 +0100591 * an input.
Linus Walleijd799a4d2018-08-03 00:52:18 +0200592 * @dirin: MMIO address for the register to set this line as INPUT. It is assumed
593 * that setting a line to 1 in this register will turn that line into an
594 * input line. Conversely, setting the line to 0 will turn that line into
Linus Walleijf69e00b2019-02-22 11:14:44 +0100595 * an output.
Linus Walleijd799a4d2018-08-03 00:52:18 +0200596 * @flags: Different flags that will affect the behaviour of the device, such as
597 * endianness etc.
598 */
Linus Walleij0f4630f2015-12-04 14:02:58 +0100599int bgpio_init(struct gpio_chip *gc, struct device *dev,
Russell King4f5b0482011-09-14 16:22:29 -0700600 unsigned long sz, void __iomem *dat, void __iomem *set,
601 void __iomem *clr, void __iomem *dirout, void __iomem *dirin,
Shawn Guo3e11f7b2012-05-19 21:34:58 +0800602 unsigned long flags)
Jamie Iles280df6b2011-05-20 00:40:19 -0600603{
Jamie Ilese027d6f2011-05-20 00:40:16 -0600604 int ret;
Jamie Ilese027d6f2011-05-20 00:40:16 -0600605
Jamie Iles280df6b2011-05-20 00:40:19 -0600606 if (!is_power_of_2(sz))
607 return -EINVAL;
Jamie Ilese027d6f2011-05-20 00:40:16 -0600608
Linus Walleij0f4630f2015-12-04 14:02:58 +0100609 gc->bgpio_bits = sz * 8;
610 if (gc->bgpio_bits > BITS_PER_LONG)
Jamie Iles280df6b2011-05-20 00:40:19 -0600611 return -EINVAL;
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700612
Linus Walleij0f4630f2015-12-04 14:02:58 +0100613 spin_lock_init(&gc->bgpio_lock);
614 gc->parent = dev;
615 gc->label = dev_name(dev);
616 gc->base = -1;
617 gc->ngpio = gc->bgpio_bits;
618 gc->request = bgpio_request;
Linus Walleij80057cb42017-10-19 23:30:12 +0200619 gc->be_bits = !!(flags & BGPIOF_BIG_ENDIAN);
Jamie Iles280df6b2011-05-20 00:40:19 -0600620
Linus Walleij0f4630f2015-12-04 14:02:58 +0100621 ret = bgpio_setup_io(gc, dat, set, clr, flags);
Jamie Iles280df6b2011-05-20 00:40:19 -0600622 if (ret)
623 return ret;
624
Linus Walleij24efd942017-10-20 16:31:27 +0200625 ret = bgpio_setup_accessors(dev, gc, flags & BGPIOF_BIG_ENDIAN_BYTE_ORDER);
Jamie Iles280df6b2011-05-20 00:40:19 -0600626 if (ret)
627 return ret;
628
Linus Walleij0f4630f2015-12-04 14:02:58 +0100629 ret = bgpio_setup_direction(gc, dirout, dirin, flags);
Jamie Iles31029112011-05-20 00:40:17 -0600630 if (ret)
631 return ret;
632
Linus Walleij0f4630f2015-12-04 14:02:58 +0100633 gc->bgpio_data = gc->read_reg(gc->reg_dat);
634 if (gc->set == bgpio_set_set &&
Shawn Guo3e11f7b2012-05-19 21:34:58 +0800635 !(flags & BGPIOF_UNREADABLE_REG_SET))
Linus Walleij0f4630f2015-12-04 14:02:58 +0100636 gc->bgpio_data = gc->read_reg(gc->reg_set);
Linus Walleijf69e00b2019-02-22 11:14:44 +0100637
638 if (flags & BGPIOF_UNREADABLE_REG_DIR)
639 gc->bgpio_dir_unreadable = true;
640
641 /*
642 * Inspect hardware to find initial direction setting.
643 */
644 if ((gc->reg_dir_out || gc->reg_dir_in) &&
645 !(flags & BGPIOF_UNREADABLE_REG_DIR)) {
646 if (gc->reg_dir_out)
647 gc->bgpio_dir = gc->read_reg(gc->reg_dir_out);
648 else if (gc->reg_dir_in)
649 gc->bgpio_dir = ~gc->read_reg(gc->reg_dir_in);
650 /*
651 * If we have two direction registers, synchronise
652 * input setting to output setting, the library
653 * can not handle a line being input and output at
654 * the same time.
655 */
656 if (gc->reg_dir_out && gc->reg_dir_in)
657 gc->write_reg(gc->reg_dir_in, ~gc->bgpio_dir);
658 }
Jamie Iles924e7a92011-05-20 00:40:15 -0600659
Jamie Iles280df6b2011-05-20 00:40:19 -0600660 return ret;
661}
662EXPORT_SYMBOL_GPL(bgpio_init);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700663
Christian Lamparter8f01c9d2016-04-29 02:53:14 +0200664#if IS_ENABLED(CONFIG_GPIO_GENERIC_PLATFORM)
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700665
Jamie Iles280df6b2011-05-20 00:40:19 -0600666static void __iomem *bgpio_map(struct platform_device *pdev,
667 const char *name,
Heiner Kallweit8d240262015-09-30 23:52:36 +0200668 resource_size_t sane_sz)
Jamie Iles280df6b2011-05-20 00:40:19 -0600669{
Jamie Iles280df6b2011-05-20 00:40:19 -0600670 struct resource *r;
Jamie Iles280df6b2011-05-20 00:40:19 -0600671 resource_size_t sz;
Jamie Iles280df6b2011-05-20 00:40:19 -0600672
673 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
Heiner Kallweit8d240262015-09-30 23:52:36 +0200674 if (!r)
Guenter Roeckb2f68b62015-10-21 00:12:00 -0700675 return NULL;
Jamie Iles280df6b2011-05-20 00:40:19 -0600676
677 sz = resource_size(r);
Heiner Kallweit8d240262015-09-30 23:52:36 +0200678 if (sz != sane_sz)
679 return IOMEM_ERR_PTR(-EINVAL);
Jamie Iles280df6b2011-05-20 00:40:19 -0600680
Heiner Kallweit8d240262015-09-30 23:52:36 +0200681 return devm_ioremap_resource(&pdev->dev, r);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700682}
683
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200684#ifdef CONFIG_OF
685static const struct of_device_id bgpio_of_match[] = {
Christian Lamparter05cc9952016-08-03 14:05:57 +0200686 { .compatible = "brcm,bcm6345-gpio" },
Christian Lamparterc0d30ec2016-05-13 23:07:12 +0200687 { .compatible = "wd,mbl-gpio" },
Nathan Sullivanb8c90192017-03-14 11:13:22 -0500688 { .compatible = "ni,169445-nand-gpio" },
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200689 { }
690};
691MODULE_DEVICE_TABLE(of, bgpio_of_match);
692
693static struct bgpio_pdata *bgpio_parse_dt(struct platform_device *pdev,
694 unsigned long *flags)
695{
696 struct bgpio_pdata *pdata;
697
698 if (!of_match_device(bgpio_of_match, &pdev->dev))
699 return NULL;
700
701 pdata = devm_kzalloc(&pdev->dev, sizeof(struct bgpio_pdata),
702 GFP_KERNEL);
703 if (!pdata)
704 return ERR_PTR(-ENOMEM);
705
706 pdata->base = -1;
707
Christian Lamparter05cc9952016-08-03 14:05:57 +0200708 if (of_device_is_big_endian(pdev->dev.of_node))
709 *flags |= BGPIOF_BIG_ENDIAN_BYTE_ORDER;
710
Christian Lamparterc0d30ec2016-05-13 23:07:12 +0200711 if (of_property_read_bool(pdev->dev.of_node, "no-output"))
712 *flags |= BGPIOF_NO_OUTPUT;
713
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200714 return pdata;
715}
716#else
717static struct bgpio_pdata *bgpio_parse_dt(struct platform_device *pdev,
718 unsigned long *flags)
719{
720 return NULL;
721}
722#endif /* CONFIG_OF */
723
Bill Pemberton38363092012-11-19 13:22:34 -0500724static int bgpio_pdev_probe(struct platform_device *pdev)
Jamie Iles280df6b2011-05-20 00:40:19 -0600725{
726 struct device *dev = &pdev->dev;
727 struct resource *r;
728 void __iomem *dat;
729 void __iomem *set;
730 void __iomem *clr;
731 void __iomem *dirout;
732 void __iomem *dirin;
733 unsigned long sz;
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200734 unsigned long flags = 0;
Jamie Iles280df6b2011-05-20 00:40:19 -0600735 int err;
Linus Walleij0f4630f2015-12-04 14:02:58 +0100736 struct gpio_chip *gc;
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200737 struct bgpio_pdata *pdata;
738
739 pdata = bgpio_parse_dt(pdev, &flags);
740 if (IS_ERR(pdata))
741 return PTR_ERR(pdata);
742
743 if (!pdata) {
744 pdata = dev_get_platdata(dev);
745 flags = pdev->id_entry->driver_data;
746 }
Jamie Iles280df6b2011-05-20 00:40:19 -0600747
748 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
749 if (!r)
750 return -EINVAL;
751
752 sz = resource_size(r);
753
Heiner Kallweit8d240262015-09-30 23:52:36 +0200754 dat = bgpio_map(pdev, "dat", sz);
755 if (IS_ERR(dat))
756 return PTR_ERR(dat);
Jamie Iles280df6b2011-05-20 00:40:19 -0600757
Heiner Kallweit8d240262015-09-30 23:52:36 +0200758 set = bgpio_map(pdev, "set", sz);
759 if (IS_ERR(set))
760 return PTR_ERR(set);
Jamie Iles280df6b2011-05-20 00:40:19 -0600761
Heiner Kallweit8d240262015-09-30 23:52:36 +0200762 clr = bgpio_map(pdev, "clr", sz);
763 if (IS_ERR(clr))
764 return PTR_ERR(clr);
Jamie Iles280df6b2011-05-20 00:40:19 -0600765
Heiner Kallweit8d240262015-09-30 23:52:36 +0200766 dirout = bgpio_map(pdev, "dirout", sz);
767 if (IS_ERR(dirout))
768 return PTR_ERR(dirout);
Jamie Iles280df6b2011-05-20 00:40:19 -0600769
Heiner Kallweit8d240262015-09-30 23:52:36 +0200770 dirin = bgpio_map(pdev, "dirin", sz);
771 if (IS_ERR(dirin))
772 return PTR_ERR(dirin);
Jamie Iles280df6b2011-05-20 00:40:19 -0600773
Linus Walleij0f4630f2015-12-04 14:02:58 +0100774 gc = devm_kzalloc(&pdev->dev, sizeof(*gc), GFP_KERNEL);
775 if (!gc)
Jamie Iles280df6b2011-05-20 00:40:19 -0600776 return -ENOMEM;
777
Linus Walleij0f4630f2015-12-04 14:02:58 +0100778 err = bgpio_init(gc, dev, sz, dat, set, clr, dirout, dirin, flags);
Jamie Iles280df6b2011-05-20 00:40:19 -0600779 if (err)
780 return err;
781
782 if (pdata) {
Pawel Moll781f6d72014-01-30 13:18:57 +0000783 if (pdata->label)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100784 gc->label = pdata->label;
785 gc->base = pdata->base;
Jamie Iles280df6b2011-05-20 00:40:19 -0600786 if (pdata->ngpio > 0)
Linus Walleij0f4630f2015-12-04 14:02:58 +0100787 gc->ngpio = pdata->ngpio;
Jamie Iles280df6b2011-05-20 00:40:19 -0600788 }
789
Linus Walleij0f4630f2015-12-04 14:02:58 +0100790 platform_set_drvdata(pdev, gc);
Jamie Iles280df6b2011-05-20 00:40:19 -0600791
Laxman Dewanganc05f8132016-02-22 17:43:28 +0530792 return devm_gpiochip_add_data(&pdev->dev, gc, NULL);
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700793}
794
795static const struct platform_device_id bgpio_id_table[] = {
Alexander Shiyan19338532014-03-16 09:10:34 +0400796 {
797 .name = "basic-mmio-gpio",
798 .driver_data = 0,
799 }, {
800 .name = "basic-mmio-gpio-be",
801 .driver_data = BGPIOF_BIG_ENDIAN,
802 },
803 { }
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700804};
805MODULE_DEVICE_TABLE(platform, bgpio_id_table);
806
807static struct platform_driver bgpio_driver = {
808 .driver = {
809 .name = "basic-mmio-gpio",
Álvaro Fernández Rojase6986132016-05-13 23:07:11 +0200810 .of_match_table = of_match_ptr(bgpio_of_match),
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700811 },
812 .id_table = bgpio_id_table,
Jamie Iles280df6b2011-05-20 00:40:19 -0600813 .probe = bgpio_pdev_probe,
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700814};
815
Mark Brown6f614152011-12-08 00:24:00 +0800816module_platform_driver(bgpio_driver);
Jamie Iles280df6b2011-05-20 00:40:19 -0600817
Grant Likelyc103de22011-06-04 18:38:28 -0600818#endif /* CONFIG_GPIO_GENERIC_PLATFORM */
Anton Vorontsovaeec56e2010-10-27 15:33:15 -0700819
820MODULE_DESCRIPTION("Driver for basic memory-mapped GPIO controllers");
821MODULE_AUTHOR("Anton Vorontsov <cbouatmailru@gmail.com>");
822MODULE_LICENSE("GPL");