Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 1 | /* |
| 2 | * |
| 3 | * Cloned from drivers/media/video/s5p-tv/regs-hdmi.h |
| 4 | * |
| 5 | * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. |
| 6 | * http://www.samsung.com/ |
| 7 | * |
| 8 | * HDMI register header file for Samsung TVOUT driver |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or modify |
| 11 | * it under the terms of the GNU General Public License version 2 as |
| 12 | * published by the Free Software Foundation. |
| 13 | */ |
| 14 | |
| 15 | #ifndef SAMSUNG_REGS_HDMI_H |
| 16 | #define SAMSUNG_REGS_HDMI_H |
| 17 | |
| 18 | /* |
| 19 | * Register part |
| 20 | */ |
| 21 | |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 22 | /* HDMI Version 1.3 & Common */ |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 23 | #define HDMI_CTRL_BASE(x) ((x) + 0x00000000) |
| 24 | #define HDMI_CORE_BASE(x) ((x) + 0x00010000) |
Seung-Woo Kim | 3e148ba | 2012-03-16 18:47:16 +0900 | [diff] [blame^] | 25 | #define HDMI_I2S_BASE(x) ((x) + 0x00040000) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 26 | #define HDMI_TG_BASE(x) ((x) + 0x00050000) |
| 27 | |
| 28 | /* Control registers */ |
| 29 | #define HDMI_INTC_CON HDMI_CTRL_BASE(0x0000) |
| 30 | #define HDMI_INTC_FLAG HDMI_CTRL_BASE(0x0004) |
| 31 | #define HDMI_HPD_STATUS HDMI_CTRL_BASE(0x000C) |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 32 | #define HDMI_V13_PHY_RSTOUT HDMI_CTRL_BASE(0x0014) |
| 33 | #define HDMI_V13_PHY_VPLL HDMI_CTRL_BASE(0x0018) |
| 34 | #define HDMI_V13_PHY_CMU HDMI_CTRL_BASE(0x001C) |
| 35 | #define HDMI_V13_CORE_RSTOUT HDMI_CTRL_BASE(0x0020) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 36 | |
| 37 | /* Core registers */ |
| 38 | #define HDMI_CON_0 HDMI_CORE_BASE(0x0000) |
| 39 | #define HDMI_CON_1 HDMI_CORE_BASE(0x0004) |
| 40 | #define HDMI_CON_2 HDMI_CORE_BASE(0x0008) |
| 41 | #define HDMI_SYS_STATUS HDMI_CORE_BASE(0x0010) |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 42 | #define HDMI_V13_PHY_STATUS HDMI_CORE_BASE(0x0014) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 43 | #define HDMI_STATUS_EN HDMI_CORE_BASE(0x0020) |
| 44 | #define HDMI_HPD HDMI_CORE_BASE(0x0030) |
| 45 | #define HDMI_MODE_SEL HDMI_CORE_BASE(0x0040) |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 46 | #define HDMI_ENC_EN HDMI_CORE_BASE(0x0044) |
| 47 | #define HDMI_V13_BLUE_SCREEN_0 HDMI_CORE_BASE(0x0050) |
| 48 | #define HDMI_V13_BLUE_SCREEN_1 HDMI_CORE_BASE(0x0054) |
| 49 | #define HDMI_V13_BLUE_SCREEN_2 HDMI_CORE_BASE(0x0058) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 50 | #define HDMI_H_BLANK_0 HDMI_CORE_BASE(0x00A0) |
| 51 | #define HDMI_H_BLANK_1 HDMI_CORE_BASE(0x00A4) |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 52 | #define HDMI_V13_V_BLANK_0 HDMI_CORE_BASE(0x00B0) |
| 53 | #define HDMI_V13_V_BLANK_1 HDMI_CORE_BASE(0x00B4) |
| 54 | #define HDMI_V13_V_BLANK_2 HDMI_CORE_BASE(0x00B8) |
| 55 | #define HDMI_V13_H_V_LINE_0 HDMI_CORE_BASE(0x00C0) |
| 56 | #define HDMI_V13_H_V_LINE_1 HDMI_CORE_BASE(0x00C4) |
| 57 | #define HDMI_V13_H_V_LINE_2 HDMI_CORE_BASE(0x00C8) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 58 | #define HDMI_VSYNC_POL HDMI_CORE_BASE(0x00E4) |
| 59 | #define HDMI_INT_PRO_MODE HDMI_CORE_BASE(0x00E8) |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 60 | #define HDMI_V13_V_BLANK_F_0 HDMI_CORE_BASE(0x0110) |
| 61 | #define HDMI_V13_V_BLANK_F_1 HDMI_CORE_BASE(0x0114) |
| 62 | #define HDMI_V13_V_BLANK_F_2 HDMI_CORE_BASE(0x0118) |
| 63 | #define HDMI_V13_H_SYNC_GEN_0 HDMI_CORE_BASE(0x0120) |
| 64 | #define HDMI_V13_H_SYNC_GEN_1 HDMI_CORE_BASE(0x0124) |
| 65 | #define HDMI_V13_H_SYNC_GEN_2 HDMI_CORE_BASE(0x0128) |
| 66 | #define HDMI_V13_V_SYNC_GEN_1_0 HDMI_CORE_BASE(0x0130) |
| 67 | #define HDMI_V13_V_SYNC_GEN_1_1 HDMI_CORE_BASE(0x0134) |
| 68 | #define HDMI_V13_V_SYNC_GEN_1_2 HDMI_CORE_BASE(0x0138) |
| 69 | #define HDMI_V13_V_SYNC_GEN_2_0 HDMI_CORE_BASE(0x0140) |
| 70 | #define HDMI_V13_V_SYNC_GEN_2_1 HDMI_CORE_BASE(0x0144) |
| 71 | #define HDMI_V13_V_SYNC_GEN_2_2 HDMI_CORE_BASE(0x0148) |
| 72 | #define HDMI_V13_V_SYNC_GEN_3_0 HDMI_CORE_BASE(0x0150) |
| 73 | #define HDMI_V13_V_SYNC_GEN_3_1 HDMI_CORE_BASE(0x0154) |
| 74 | #define HDMI_V13_V_SYNC_GEN_3_2 HDMI_CORE_BASE(0x0158) |
| 75 | #define HDMI_V13_ACR_CON HDMI_CORE_BASE(0x0180) |
| 76 | #define HDMI_V13_AVI_CON HDMI_CORE_BASE(0x0300) |
| 77 | #define HDMI_V13_AVI_BYTE(n) HDMI_CORE_BASE(0x0320 + 4 * (n)) |
| 78 | #define HDMI_V13_DC_CONTROL HDMI_CORE_BASE(0x05C0) |
| 79 | #define HDMI_V13_VIDEO_PATTERN_GEN HDMI_CORE_BASE(0x05C4) |
| 80 | #define HDMI_V13_HPD_GEN HDMI_CORE_BASE(0x05C8) |
| 81 | #define HDMI_V13_AUI_CON HDMI_CORE_BASE(0x0360) |
| 82 | #define HDMI_V13_SPD_CON HDMI_CORE_BASE(0x0400) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 83 | |
| 84 | /* Timing generator registers */ |
| 85 | #define HDMI_TG_CMD HDMI_TG_BASE(0x0000) |
| 86 | #define HDMI_TG_H_FSZ_L HDMI_TG_BASE(0x0018) |
| 87 | #define HDMI_TG_H_FSZ_H HDMI_TG_BASE(0x001C) |
| 88 | #define HDMI_TG_HACT_ST_L HDMI_TG_BASE(0x0020) |
| 89 | #define HDMI_TG_HACT_ST_H HDMI_TG_BASE(0x0024) |
| 90 | #define HDMI_TG_HACT_SZ_L HDMI_TG_BASE(0x0028) |
| 91 | #define HDMI_TG_HACT_SZ_H HDMI_TG_BASE(0x002C) |
| 92 | #define HDMI_TG_V_FSZ_L HDMI_TG_BASE(0x0030) |
| 93 | #define HDMI_TG_V_FSZ_H HDMI_TG_BASE(0x0034) |
| 94 | #define HDMI_TG_VSYNC_L HDMI_TG_BASE(0x0038) |
| 95 | #define HDMI_TG_VSYNC_H HDMI_TG_BASE(0x003C) |
| 96 | #define HDMI_TG_VSYNC2_L HDMI_TG_BASE(0x0040) |
| 97 | #define HDMI_TG_VSYNC2_H HDMI_TG_BASE(0x0044) |
| 98 | #define HDMI_TG_VACT_ST_L HDMI_TG_BASE(0x0048) |
| 99 | #define HDMI_TG_VACT_ST_H HDMI_TG_BASE(0x004C) |
| 100 | #define HDMI_TG_VACT_SZ_L HDMI_TG_BASE(0x0050) |
| 101 | #define HDMI_TG_VACT_SZ_H HDMI_TG_BASE(0x0054) |
| 102 | #define HDMI_TG_FIELD_CHG_L HDMI_TG_BASE(0x0058) |
| 103 | #define HDMI_TG_FIELD_CHG_H HDMI_TG_BASE(0x005C) |
| 104 | #define HDMI_TG_VACT_ST2_L HDMI_TG_BASE(0x0060) |
| 105 | #define HDMI_TG_VACT_ST2_H HDMI_TG_BASE(0x0064) |
| 106 | #define HDMI_TG_VSYNC_TOP_HDMI_L HDMI_TG_BASE(0x0078) |
| 107 | #define HDMI_TG_VSYNC_TOP_HDMI_H HDMI_TG_BASE(0x007C) |
| 108 | #define HDMI_TG_VSYNC_BOT_HDMI_L HDMI_TG_BASE(0x0080) |
| 109 | #define HDMI_TG_VSYNC_BOT_HDMI_H HDMI_TG_BASE(0x0084) |
| 110 | #define HDMI_TG_FIELD_TOP_HDMI_L HDMI_TG_BASE(0x0088) |
| 111 | #define HDMI_TG_FIELD_TOP_HDMI_H HDMI_TG_BASE(0x008C) |
| 112 | #define HDMI_TG_FIELD_BOT_HDMI_L HDMI_TG_BASE(0x0090) |
| 113 | #define HDMI_TG_FIELD_BOT_HDMI_H HDMI_TG_BASE(0x0094) |
| 114 | |
| 115 | /* |
| 116 | * Bit definition part |
| 117 | */ |
| 118 | |
| 119 | /* HDMI_INTC_CON */ |
| 120 | #define HDMI_INTC_EN_GLOBAL (1 << 6) |
| 121 | #define HDMI_INTC_EN_HPD_PLUG (1 << 3) |
| 122 | #define HDMI_INTC_EN_HPD_UNPLUG (1 << 2) |
| 123 | |
| 124 | /* HDMI_INTC_FLAG */ |
| 125 | #define HDMI_INTC_FLAG_HPD_PLUG (1 << 3) |
| 126 | #define HDMI_INTC_FLAG_HPD_UNPLUG (1 << 2) |
| 127 | |
| 128 | /* HDMI_PHY_RSTOUT */ |
| 129 | #define HDMI_PHY_SW_RSTOUT (1 << 0) |
| 130 | |
| 131 | /* HDMI_CORE_RSTOUT */ |
| 132 | #define HDMI_CORE_SW_RSTOUT (1 << 0) |
| 133 | |
| 134 | /* HDMI_CON_0 */ |
| 135 | #define HDMI_BLUE_SCR_EN (1 << 5) |
Seung-Woo Kim | 3e148ba | 2012-03-16 18:47:16 +0900 | [diff] [blame^] | 136 | #define HDMI_ASP_EN (1 << 2) |
| 137 | #define HDMI_ASP_DIS (0 << 2) |
| 138 | #define HDMI_ASP_MASK (1 << 2) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 139 | #define HDMI_EN (1 << 0) |
| 140 | |
| 141 | /* HDMI_PHY_STATUS */ |
| 142 | #define HDMI_PHY_STATUS_READY (1 << 0) |
| 143 | |
| 144 | /* HDMI_MODE_SEL */ |
| 145 | #define HDMI_MODE_HDMI_EN (1 << 1) |
| 146 | #define HDMI_MODE_DVI_EN (1 << 0) |
Seung-Woo Kim | 3e148ba | 2012-03-16 18:47:16 +0900 | [diff] [blame^] | 147 | #define HDMI_DVI_MODE_EN (1) |
| 148 | #define HDMI_DVI_MODE_DIS (0) |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 149 | #define HDMI_MODE_MASK (3 << 0) |
| 150 | |
| 151 | /* HDMI_TG_CMD */ |
| 152 | #define HDMI_TG_EN (1 << 0) |
| 153 | #define HDMI_FIELD_EN (1 << 1) |
| 154 | |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 155 | |
| 156 | /* HDMI Version 1.4 */ |
| 157 | /* Control registers */ |
| 158 | /* #define HDMI_INTC_CON HDMI_CTRL_BASE(0x0000) */ |
| 159 | /* #define HDMI_INTC_FLAG HDMI_CTRL_BASE(0x0004) */ |
| 160 | #define HDMI_HDCP_KEY_LOAD HDMI_CTRL_BASE(0x0008) |
| 161 | /* #define HDMI_HPD_STATUS HDMI_CTRL_BASE(0x000C) */ |
| 162 | #define HDMI_INTC_CON_1 HDMI_CTRL_BASE(0x0010) |
| 163 | #define HDMI_INTC_FLAG_1 HDMI_CTRL_BASE(0x0014) |
| 164 | #define HDMI_PHY_STATUS_0 HDMI_CTRL_BASE(0x0020) |
| 165 | #define HDMI_PHY_STATUS_CMU HDMI_CTRL_BASE(0x0024) |
| 166 | #define HDMI_PHY_STATUS_PLL HDMI_CTRL_BASE(0x0028) |
| 167 | #define HDMI_PHY_CON_0 HDMI_CTRL_BASE(0x0030) |
| 168 | #define HDMI_HPD_CTRL HDMI_CTRL_BASE(0x0040) |
| 169 | #define HDMI_HPD_ST HDMI_CTRL_BASE(0x0044) |
| 170 | #define HDMI_HPD_TH_X HDMI_CTRL_BASE(0x0050) |
| 171 | #define HDMI_AUDIO_CLKSEL HDMI_CTRL_BASE(0x0070) |
| 172 | #define HDMI_PHY_RSTOUT HDMI_CTRL_BASE(0x0074) |
| 173 | #define HDMI_PHY_VPLL HDMI_CTRL_BASE(0x0078) |
| 174 | #define HDMI_PHY_CMU HDMI_CTRL_BASE(0x007C) |
| 175 | #define HDMI_CORE_RSTOUT HDMI_CTRL_BASE(0x0080) |
| 176 | |
| 177 | /* Video related registers */ |
| 178 | #define HDMI_YMAX HDMI_CORE_BASE(0x0060) |
| 179 | #define HDMI_YMIN HDMI_CORE_BASE(0x0064) |
| 180 | #define HDMI_CMAX HDMI_CORE_BASE(0x0068) |
| 181 | #define HDMI_CMIN HDMI_CORE_BASE(0x006C) |
| 182 | |
| 183 | #define HDMI_V2_BLANK_0 HDMI_CORE_BASE(0x00B0) |
| 184 | #define HDMI_V2_BLANK_1 HDMI_CORE_BASE(0x00B4) |
| 185 | #define HDMI_V1_BLANK_0 HDMI_CORE_BASE(0x00B8) |
| 186 | #define HDMI_V1_BLANK_1 HDMI_CORE_BASE(0x00BC) |
| 187 | |
| 188 | #define HDMI_V_LINE_0 HDMI_CORE_BASE(0x00C0) |
| 189 | #define HDMI_V_LINE_1 HDMI_CORE_BASE(0x00C4) |
| 190 | #define HDMI_H_LINE_0 HDMI_CORE_BASE(0x00C8) |
| 191 | #define HDMI_H_LINE_1 HDMI_CORE_BASE(0x00CC) |
| 192 | |
| 193 | #define HDMI_HSYNC_POL HDMI_CORE_BASE(0x00E0) |
| 194 | |
| 195 | #define HDMI_V_BLANK_F0_0 HDMI_CORE_BASE(0x0110) |
| 196 | #define HDMI_V_BLANK_F0_1 HDMI_CORE_BASE(0x0114) |
| 197 | #define HDMI_V_BLANK_F1_0 HDMI_CORE_BASE(0x0118) |
| 198 | #define HDMI_V_BLANK_F1_1 HDMI_CORE_BASE(0x011C) |
| 199 | |
| 200 | #define HDMI_H_SYNC_START_0 HDMI_CORE_BASE(0x0120) |
| 201 | #define HDMI_H_SYNC_START_1 HDMI_CORE_BASE(0x0124) |
| 202 | #define HDMI_H_SYNC_END_0 HDMI_CORE_BASE(0x0128) |
| 203 | #define HDMI_H_SYNC_END_1 HDMI_CORE_BASE(0x012C) |
| 204 | |
| 205 | #define HDMI_V_SYNC_LINE_BEF_2_0 HDMI_CORE_BASE(0x0130) |
| 206 | #define HDMI_V_SYNC_LINE_BEF_2_1 HDMI_CORE_BASE(0x0134) |
| 207 | #define HDMI_V_SYNC_LINE_BEF_1_0 HDMI_CORE_BASE(0x0138) |
| 208 | #define HDMI_V_SYNC_LINE_BEF_1_1 HDMI_CORE_BASE(0x013C) |
| 209 | |
| 210 | #define HDMI_V_SYNC_LINE_AFT_2_0 HDMI_CORE_BASE(0x0140) |
| 211 | #define HDMI_V_SYNC_LINE_AFT_2_1 HDMI_CORE_BASE(0x0144) |
| 212 | #define HDMI_V_SYNC_LINE_AFT_1_0 HDMI_CORE_BASE(0x0148) |
| 213 | #define HDMI_V_SYNC_LINE_AFT_1_1 HDMI_CORE_BASE(0x014C) |
| 214 | |
| 215 | #define HDMI_V_SYNC_LINE_AFT_PXL_2_0 HDMI_CORE_BASE(0x0150) |
| 216 | #define HDMI_V_SYNC_LINE_AFT_PXL_2_1 HDMI_CORE_BASE(0x0154) |
| 217 | #define HDMI_V_SYNC_LINE_AFT_PXL_1_0 HDMI_CORE_BASE(0x0158) |
| 218 | #define HDMI_V_SYNC_LINE_AFT_PXL_1_1 HDMI_CORE_BASE(0x015C) |
| 219 | |
| 220 | #define HDMI_V_BLANK_F2_0 HDMI_CORE_BASE(0x0160) |
| 221 | #define HDMI_V_BLANK_F2_1 HDMI_CORE_BASE(0x0164) |
| 222 | #define HDMI_V_BLANK_F3_0 HDMI_CORE_BASE(0x0168) |
| 223 | #define HDMI_V_BLANK_F3_1 HDMI_CORE_BASE(0x016C) |
| 224 | #define HDMI_V_BLANK_F4_0 HDMI_CORE_BASE(0x0170) |
| 225 | #define HDMI_V_BLANK_F4_1 HDMI_CORE_BASE(0x0174) |
| 226 | #define HDMI_V_BLANK_F5_0 HDMI_CORE_BASE(0x0178) |
| 227 | #define HDMI_V_BLANK_F5_1 HDMI_CORE_BASE(0x017C) |
| 228 | |
| 229 | #define HDMI_V_SYNC_LINE_AFT_3_0 HDMI_CORE_BASE(0x0180) |
| 230 | #define HDMI_V_SYNC_LINE_AFT_3_1 HDMI_CORE_BASE(0x0184) |
| 231 | #define HDMI_V_SYNC_LINE_AFT_4_0 HDMI_CORE_BASE(0x0188) |
| 232 | #define HDMI_V_SYNC_LINE_AFT_4_1 HDMI_CORE_BASE(0x018C) |
| 233 | #define HDMI_V_SYNC_LINE_AFT_5_0 HDMI_CORE_BASE(0x0190) |
| 234 | #define HDMI_V_SYNC_LINE_AFT_5_1 HDMI_CORE_BASE(0x0194) |
| 235 | #define HDMI_V_SYNC_LINE_AFT_6_0 HDMI_CORE_BASE(0x0198) |
| 236 | #define HDMI_V_SYNC_LINE_AFT_6_1 HDMI_CORE_BASE(0x019C) |
| 237 | |
| 238 | #define HDMI_V_SYNC_LINE_AFT_PXL_3_0 HDMI_CORE_BASE(0x01A0) |
| 239 | #define HDMI_V_SYNC_LINE_AFT_PXL_3_1 HDMI_CORE_BASE(0x01A4) |
| 240 | #define HDMI_V_SYNC_LINE_AFT_PXL_4_0 HDMI_CORE_BASE(0x01A8) |
| 241 | #define HDMI_V_SYNC_LINE_AFT_PXL_4_1 HDMI_CORE_BASE(0x01AC) |
| 242 | #define HDMI_V_SYNC_LINE_AFT_PXL_5_0 HDMI_CORE_BASE(0x01B0) |
| 243 | #define HDMI_V_SYNC_LINE_AFT_PXL_5_1 HDMI_CORE_BASE(0x01B4) |
| 244 | #define HDMI_V_SYNC_LINE_AFT_PXL_6_0 HDMI_CORE_BASE(0x01B8) |
| 245 | #define HDMI_V_SYNC_LINE_AFT_PXL_6_1 HDMI_CORE_BASE(0x01BC) |
| 246 | |
| 247 | #define HDMI_VACT_SPACE_1_0 HDMI_CORE_BASE(0x01C0) |
| 248 | #define HDMI_VACT_SPACE_1_1 HDMI_CORE_BASE(0x01C4) |
| 249 | #define HDMI_VACT_SPACE_2_0 HDMI_CORE_BASE(0x01C8) |
| 250 | #define HDMI_VACT_SPACE_2_1 HDMI_CORE_BASE(0x01CC) |
| 251 | #define HDMI_VACT_SPACE_3_0 HDMI_CORE_BASE(0x01D0) |
| 252 | #define HDMI_VACT_SPACE_3_1 HDMI_CORE_BASE(0x01D4) |
| 253 | #define HDMI_VACT_SPACE_4_0 HDMI_CORE_BASE(0x01D8) |
| 254 | #define HDMI_VACT_SPACE_4_1 HDMI_CORE_BASE(0x01DC) |
| 255 | #define HDMI_VACT_SPACE_5_0 HDMI_CORE_BASE(0x01E0) |
| 256 | #define HDMI_VACT_SPACE_5_1 HDMI_CORE_BASE(0x01E4) |
| 257 | #define HDMI_VACT_SPACE_6_0 HDMI_CORE_BASE(0x01E8) |
| 258 | #define HDMI_VACT_SPACE_6_1 HDMI_CORE_BASE(0x01EC) |
| 259 | |
| 260 | #define HDMI_GCP_CON HDMI_CORE_BASE(0x0200) |
| 261 | #define HDMI_GCP_BYTE1 HDMI_CORE_BASE(0x0210) |
| 262 | #define HDMI_GCP_BYTE2 HDMI_CORE_BASE(0x0214) |
| 263 | #define HDMI_GCP_BYTE3 HDMI_CORE_BASE(0x0218) |
| 264 | |
| 265 | /* Audio related registers */ |
| 266 | #define HDMI_ASP_CON HDMI_CORE_BASE(0x0300) |
| 267 | #define HDMI_ASP_SP_FLAT HDMI_CORE_BASE(0x0304) |
| 268 | #define HDMI_ASP_CHCFG0 HDMI_CORE_BASE(0x0310) |
| 269 | #define HDMI_ASP_CHCFG1 HDMI_CORE_BASE(0x0314) |
| 270 | #define HDMI_ASP_CHCFG2 HDMI_CORE_BASE(0x0318) |
| 271 | #define HDMI_ASP_CHCFG3 HDMI_CORE_BASE(0x031C) |
| 272 | |
| 273 | #define HDMI_ACR_CON HDMI_CORE_BASE(0x0400) |
| 274 | #define HDMI_ACR_MCTS0 HDMI_CORE_BASE(0x0410) |
| 275 | #define HDMI_ACR_MCTS1 HDMI_CORE_BASE(0x0414) |
| 276 | #define HDMI_ACR_MCTS2 HDMI_CORE_BASE(0x0418) |
Seung-Woo Kim | 3e148ba | 2012-03-16 18:47:16 +0900 | [diff] [blame^] | 277 | #define HDMI_ACR_CTS0 HDMI_CORE_BASE(0x0420) |
| 278 | #define HDMI_ACR_CTS1 HDMI_CORE_BASE(0x0424) |
| 279 | #define HDMI_ACR_CTS2 HDMI_CORE_BASE(0x0428) |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 280 | #define HDMI_ACR_N0 HDMI_CORE_BASE(0x0430) |
| 281 | #define HDMI_ACR_N1 HDMI_CORE_BASE(0x0434) |
| 282 | #define HDMI_ACR_N2 HDMI_CORE_BASE(0x0438) |
| 283 | |
| 284 | /* Packet related registers */ |
| 285 | #define HDMI_ACP_CON HDMI_CORE_BASE(0x0500) |
| 286 | #define HDMI_ACP_TYPE HDMI_CORE_BASE(0x0514) |
| 287 | #define HDMI_ACP_DATA(n) HDMI_CORE_BASE(0x0520 + 4 * (n)) |
| 288 | |
| 289 | #define HDMI_ISRC_CON HDMI_CORE_BASE(0x0600) |
| 290 | #define HDMI_ISRC1_HEADER1 HDMI_CORE_BASE(0x0614) |
| 291 | #define HDMI_ISRC1_DATA(n) HDMI_CORE_BASE(0x0620 + 4 * (n)) |
| 292 | #define HDMI_ISRC2_DATA(n) HDMI_CORE_BASE(0x06A0 + 4 * (n)) |
| 293 | |
| 294 | #define HDMI_AVI_CON HDMI_CORE_BASE(0x0700) |
| 295 | #define HDMI_AVI_HEADER0 HDMI_CORE_BASE(0x0710) |
| 296 | #define HDMI_AVI_HEADER1 HDMI_CORE_BASE(0x0714) |
| 297 | #define HDMI_AVI_HEADER2 HDMI_CORE_BASE(0x0718) |
| 298 | #define HDMI_AVI_CHECK_SUM HDMI_CORE_BASE(0x071C) |
| 299 | #define HDMI_AVI_BYTE(n) HDMI_CORE_BASE(0x0720 + 4 * (n)) |
| 300 | |
| 301 | #define HDMI_AUI_CON HDMI_CORE_BASE(0x0800) |
| 302 | #define HDMI_AUI_HEADER0 HDMI_CORE_BASE(0x0810) |
| 303 | #define HDMI_AUI_HEADER1 HDMI_CORE_BASE(0x0814) |
| 304 | #define HDMI_AUI_HEADER2 HDMI_CORE_BASE(0x0818) |
| 305 | #define HDMI_AUI_CHECK_SUM HDMI_CORE_BASE(0x081C) |
| 306 | #define HDMI_AUI_BYTE(n) HDMI_CORE_BASE(0x0820 + 4 * (n)) |
| 307 | |
| 308 | #define HDMI_MPG_CON HDMI_CORE_BASE(0x0900) |
| 309 | #define HDMI_MPG_CHECK_SUM HDMI_CORE_BASE(0x091C) |
| 310 | #define HDMI_MPG_DATA(n) HDMI_CORE_BASE(0x0920 + 4 * (n)) |
| 311 | |
| 312 | #define HDMI_SPD_CON HDMI_CORE_BASE(0x0A00) |
| 313 | #define HDMI_SPD_HEADER0 HDMI_CORE_BASE(0x0A10) |
| 314 | #define HDMI_SPD_HEADER1 HDMI_CORE_BASE(0x0A14) |
| 315 | #define HDMI_SPD_HEADER2 HDMI_CORE_BASE(0x0A18) |
| 316 | #define HDMI_SPD_DATA(n) HDMI_CORE_BASE(0x0A20 + 4 * (n)) |
| 317 | |
| 318 | #define HDMI_GAMUT_CON HDMI_CORE_BASE(0x0B00) |
| 319 | #define HDMI_GAMUT_HEADER0 HDMI_CORE_BASE(0x0B10) |
| 320 | #define HDMI_GAMUT_HEADER1 HDMI_CORE_BASE(0x0B14) |
| 321 | #define HDMI_GAMUT_HEADER2 HDMI_CORE_BASE(0x0B18) |
| 322 | #define HDMI_GAMUT_METADATA(n) HDMI_CORE_BASE(0x0B20 + 4 * (n)) |
| 323 | |
| 324 | #define HDMI_VSI_CON HDMI_CORE_BASE(0x0C00) |
| 325 | #define HDMI_VSI_HEADER0 HDMI_CORE_BASE(0x0C10) |
| 326 | #define HDMI_VSI_HEADER1 HDMI_CORE_BASE(0x0C14) |
| 327 | #define HDMI_VSI_HEADER2 HDMI_CORE_BASE(0x0C18) |
| 328 | #define HDMI_VSI_DATA(n) HDMI_CORE_BASE(0x0C20 + 4 * (n)) |
| 329 | |
| 330 | #define HDMI_DC_CONTROL HDMI_CORE_BASE(0x0D00) |
| 331 | #define HDMI_VIDEO_PATTERN_GEN HDMI_CORE_BASE(0x0D04) |
| 332 | |
| 333 | #define HDMI_AN_SEED_SEL HDMI_CORE_BASE(0x0E48) |
| 334 | #define HDMI_AN_SEED_0 HDMI_CORE_BASE(0x0E58) |
| 335 | #define HDMI_AN_SEED_1 HDMI_CORE_BASE(0x0E5C) |
| 336 | #define HDMI_AN_SEED_2 HDMI_CORE_BASE(0x0E60) |
| 337 | #define HDMI_AN_SEED_3 HDMI_CORE_BASE(0x0E64) |
| 338 | |
| 339 | /* HDCP related registers */ |
| 340 | #define HDMI_HDCP_SHA1(n) HDMI_CORE_BASE(0x7000 + 4 * (n)) |
| 341 | #define HDMI_HDCP_KSV_LIST(n) HDMI_CORE_BASE(0x7050 + 4 * (n)) |
| 342 | |
| 343 | #define HDMI_HDCP_KSV_LIST_CON HDMI_CORE_BASE(0x7064) |
| 344 | #define HDMI_HDCP_SHA_RESULT HDMI_CORE_BASE(0x7070) |
| 345 | #define HDMI_HDCP_CTRL1 HDMI_CORE_BASE(0x7080) |
| 346 | #define HDMI_HDCP_CTRL2 HDMI_CORE_BASE(0x7084) |
| 347 | #define HDMI_HDCP_CHECK_RESULT HDMI_CORE_BASE(0x7090) |
| 348 | #define HDMI_HDCP_BKSV(n) HDMI_CORE_BASE(0x70A0 + 4 * (n)) |
| 349 | #define HDMI_HDCP_AKSV(n) HDMI_CORE_BASE(0x70C0 + 4 * (n)) |
| 350 | #define HDMI_HDCP_AN(n) HDMI_CORE_BASE(0x70E0 + 4 * (n)) |
| 351 | |
| 352 | #define HDMI_HDCP_BCAPS HDMI_CORE_BASE(0x7100) |
| 353 | #define HDMI_HDCP_BSTATUS_0 HDMI_CORE_BASE(0x7110) |
| 354 | #define HDMI_HDCP_BSTATUS_1 HDMI_CORE_BASE(0x7114) |
| 355 | #define HDMI_HDCP_RI_0 HDMI_CORE_BASE(0x7140) |
| 356 | #define HDMI_HDCP_RI_1 HDMI_CORE_BASE(0x7144) |
| 357 | #define HDMI_HDCP_I2C_INT HDMI_CORE_BASE(0x7180) |
| 358 | #define HDMI_HDCP_AN_INT HDMI_CORE_BASE(0x7190) |
| 359 | #define HDMI_HDCP_WDT_INT HDMI_CORE_BASE(0x71A0) |
| 360 | #define HDMI_HDCP_RI_INT HDMI_CORE_BASE(0x71B0) |
| 361 | #define HDMI_HDCP_RI_COMPARE_0 HDMI_CORE_BASE(0x71D0) |
| 362 | #define HDMI_HDCP_RI_COMPARE_1 HDMI_CORE_BASE(0x71D4) |
| 363 | #define HDMI_HDCP_FRAME_COUNT HDMI_CORE_BASE(0x71E0) |
| 364 | |
| 365 | #define HDMI_RGB_ROUND_EN HDMI_CORE_BASE(0xD500) |
| 366 | #define HDMI_VACT_SPACE_R_0 HDMI_CORE_BASE(0xD504) |
| 367 | #define HDMI_VACT_SPACE_R_1 HDMI_CORE_BASE(0xD508) |
| 368 | #define HDMI_VACT_SPACE_G_0 HDMI_CORE_BASE(0xD50C) |
| 369 | #define HDMI_VACT_SPACE_G_1 HDMI_CORE_BASE(0xD510) |
| 370 | #define HDMI_VACT_SPACE_B_0 HDMI_CORE_BASE(0xD514) |
| 371 | #define HDMI_VACT_SPACE_B_1 HDMI_CORE_BASE(0xD518) |
| 372 | |
| 373 | #define HDMI_BLUE_SCREEN_B_0 HDMI_CORE_BASE(0xD520) |
| 374 | #define HDMI_BLUE_SCREEN_B_1 HDMI_CORE_BASE(0xD524) |
| 375 | #define HDMI_BLUE_SCREEN_G_0 HDMI_CORE_BASE(0xD528) |
| 376 | #define HDMI_BLUE_SCREEN_G_1 HDMI_CORE_BASE(0xD52C) |
| 377 | #define HDMI_BLUE_SCREEN_R_0 HDMI_CORE_BASE(0xD530) |
| 378 | #define HDMI_BLUE_SCREEN_R_1 HDMI_CORE_BASE(0xD534) |
| 379 | |
Seung-Woo Kim | 3e148ba | 2012-03-16 18:47:16 +0900 | [diff] [blame^] | 380 | /* HDMI I2S register */ |
| 381 | #define HDMI_I2S_CLK_CON HDMI_I2S_BASE(0x000) |
| 382 | #define HDMI_I2S_CON_1 HDMI_I2S_BASE(0x004) |
| 383 | #define HDMI_I2S_CON_2 HDMI_I2S_BASE(0x008) |
| 384 | #define HDMI_I2S_PIN_SEL_0 HDMI_I2S_BASE(0x00c) |
| 385 | #define HDMI_I2S_PIN_SEL_1 HDMI_I2S_BASE(0x010) |
| 386 | #define HDMI_I2S_PIN_SEL_2 HDMI_I2S_BASE(0x014) |
| 387 | #define HDMI_I2S_PIN_SEL_3 HDMI_I2S_BASE(0x018) |
| 388 | #define HDMI_I2S_DSD_CON HDMI_I2S_BASE(0x01c) |
| 389 | #define HDMI_I2S_MUX_CON HDMI_I2S_BASE(0x020) |
| 390 | #define HDMI_I2S_CH_ST_CON HDMI_I2S_BASE(0x024) |
| 391 | #define HDMI_I2S_CH_ST_0 HDMI_I2S_BASE(0x028) |
| 392 | #define HDMI_I2S_CH_ST_1 HDMI_I2S_BASE(0x02c) |
| 393 | #define HDMI_I2S_CH_ST_2 HDMI_I2S_BASE(0x030) |
| 394 | #define HDMI_I2S_CH_ST_3 HDMI_I2S_BASE(0x034) |
| 395 | #define HDMI_I2S_CH_ST_4 HDMI_I2S_BASE(0x038) |
| 396 | #define HDMI_I2S_CH_ST_SH_0 HDMI_I2S_BASE(0x03c) |
| 397 | #define HDMI_I2S_CH_ST_SH_1 HDMI_I2S_BASE(0x040) |
| 398 | #define HDMI_I2S_CH_ST_SH_2 HDMI_I2S_BASE(0x044) |
| 399 | #define HDMI_I2S_CH_ST_SH_3 HDMI_I2S_BASE(0x048) |
| 400 | #define HDMI_I2S_CH_ST_SH_4 HDMI_I2S_BASE(0x04c) |
| 401 | #define HDMI_I2S_MUX_CH HDMI_I2S_BASE(0x054) |
| 402 | #define HDMI_I2S_MUX_CUV HDMI_I2S_BASE(0x058) |
| 403 | |
| 404 | /* I2S bit definition */ |
| 405 | |
| 406 | /* I2S_CLK_CON */ |
| 407 | #define HDMI_I2S_CLK_DIS (0) |
| 408 | #define HDMI_I2S_CLK_EN (1) |
| 409 | |
| 410 | /* I2S_CON_1 */ |
| 411 | #define HDMI_I2S_SCLK_FALLING_EDGE (0 << 1) |
| 412 | #define HDMI_I2S_SCLK_RISING_EDGE (1 << 1) |
| 413 | #define HDMI_I2S_L_CH_LOW_POL (0) |
| 414 | #define HDMI_I2S_L_CH_HIGH_POL (1) |
| 415 | |
| 416 | /* I2S_CON_2 */ |
| 417 | #define HDMI_I2S_MSB_FIRST_MODE (0 << 6) |
| 418 | #define HDMI_I2S_LSB_FIRST_MODE (1 << 6) |
| 419 | #define HDMI_I2S_BIT_CH_32FS (0 << 4) |
| 420 | #define HDMI_I2S_BIT_CH_48FS (1 << 4) |
| 421 | #define HDMI_I2S_BIT_CH_RESERVED (2 << 4) |
| 422 | #define HDMI_I2S_SDATA_16BIT (1 << 2) |
| 423 | #define HDMI_I2S_SDATA_20BIT (2 << 2) |
| 424 | #define HDMI_I2S_SDATA_24BIT (3 << 2) |
| 425 | #define HDMI_I2S_BASIC_FORMAT (0) |
| 426 | #define HDMI_I2S_L_JUST_FORMAT (2) |
| 427 | #define HDMI_I2S_R_JUST_FORMAT (3) |
| 428 | #define HDMI_I2S_CON_2_CLR (~(0xFF)) |
| 429 | #define HDMI_I2S_SET_BIT_CH(x) (((x) & 0x7) << 4) |
| 430 | #define HDMI_I2S_SET_SDATA_BIT(x) (((x) & 0x7) << 2) |
| 431 | |
| 432 | /* I2S_PIN_SEL_0 */ |
| 433 | #define HDMI_I2S_SEL_SCLK(x) (((x) & 0x7) << 4) |
| 434 | #define HDMI_I2S_SEL_LRCK(x) ((x) & 0x7) |
| 435 | |
| 436 | /* I2S_PIN_SEL_1 */ |
| 437 | #define HDMI_I2S_SEL_SDATA1(x) (((x) & 0x7) << 4) |
| 438 | #define HDMI_I2S_SEL_SDATA2(x) ((x) & 0x7) |
| 439 | |
| 440 | /* I2S_PIN_SEL_2 */ |
| 441 | #define HDMI_I2S_SEL_SDATA3(x) (((x) & 0x7) << 4) |
| 442 | #define HDMI_I2S_SEL_SDATA2(x) ((x) & 0x7) |
| 443 | |
| 444 | /* I2S_PIN_SEL_3 */ |
| 445 | #define HDMI_I2S_SEL_DSD(x) ((x) & 0x7) |
| 446 | |
| 447 | /* I2S_DSD_CON */ |
| 448 | #define HDMI_I2S_DSD_CLK_RI_EDGE (1 << 1) |
| 449 | #define HDMI_I2S_DSD_CLK_FA_EDGE (0 << 1) |
| 450 | #define HDMI_I2S_DSD_ENABLE (1) |
| 451 | #define HDMI_I2S_DSD_DISABLE (0) |
| 452 | |
| 453 | /* I2S_MUX_CON */ |
| 454 | #define HDMI_I2S_NOISE_FILTER_ZERO (0 << 5) |
| 455 | #define HDMI_I2S_NOISE_FILTER_2_STAGE (1 << 5) |
| 456 | #define HDMI_I2S_NOISE_FILTER_3_STAGE (2 << 5) |
| 457 | #define HDMI_I2S_NOISE_FILTER_4_STAGE (3 << 5) |
| 458 | #define HDMI_I2S_NOISE_FILTER_5_STAGE (4 << 5) |
| 459 | #define HDMI_I2S_IN_DISABLE (1 << 4) |
| 460 | #define HDMI_I2S_IN_ENABLE (0 << 4) |
| 461 | #define HDMI_I2S_AUD_SPDIF (0 << 2) |
| 462 | #define HDMI_I2S_AUD_I2S (1 << 2) |
| 463 | #define HDMI_I2S_AUD_DSD (2 << 2) |
| 464 | #define HDMI_I2S_CUV_SPDIF_ENABLE (0 << 1) |
| 465 | #define HDMI_I2S_CUV_I2S_ENABLE (1 << 1) |
| 466 | #define HDMI_I2S_MUX_DISABLE (0) |
| 467 | #define HDMI_I2S_MUX_ENABLE (1) |
| 468 | #define HDMI_I2S_MUX_CON_CLR (~(0xFF)) |
| 469 | |
| 470 | /* I2S_CH_ST_CON */ |
| 471 | #define HDMI_I2S_CH_STATUS_RELOAD (1) |
| 472 | #define HDMI_I2S_CH_ST_CON_CLR (~(1)) |
| 473 | |
| 474 | /* I2S_CH_ST_0 / I2S_CH_ST_SH_0 */ |
| 475 | #define HDMI_I2S_CH_STATUS_MODE_0 (0 << 6) |
| 476 | #define HDMI_I2S_2AUD_CH_WITHOUT_PREEMPH (0 << 3) |
| 477 | #define HDMI_I2S_2AUD_CH_WITH_PREEMPH (1 << 3) |
| 478 | #define HDMI_I2S_DEFAULT_EMPHASIS (0 << 3) |
| 479 | #define HDMI_I2S_COPYRIGHT (0 << 2) |
| 480 | #define HDMI_I2S_NO_COPYRIGHT (1 << 2) |
| 481 | #define HDMI_I2S_LINEAR_PCM (0 << 1) |
| 482 | #define HDMI_I2S_NO_LINEAR_PCM (1 << 1) |
| 483 | #define HDMI_I2S_CONSUMER_FORMAT (0) |
| 484 | #define HDMI_I2S_PROF_FORMAT (1) |
| 485 | #define HDMI_I2S_CH_ST_0_CLR (~(0xFF)) |
| 486 | |
| 487 | /* I2S_CH_ST_1 / I2S_CH_ST_SH_1 */ |
| 488 | #define HDMI_I2S_CD_PLAYER (0x00) |
| 489 | #define HDMI_I2S_DAT_PLAYER (0x03) |
| 490 | #define HDMI_I2S_DCC_PLAYER (0x43) |
| 491 | #define HDMI_I2S_MINI_DISC_PLAYER (0x49) |
| 492 | |
| 493 | /* I2S_CH_ST_2 / I2S_CH_ST_SH_2 */ |
| 494 | #define HDMI_I2S_CHANNEL_NUM_MASK (0xF << 4) |
| 495 | #define HDMI_I2S_SOURCE_NUM_MASK (0xF) |
| 496 | #define HDMI_I2S_SET_CHANNEL_NUM(x) (((x) & (0xF)) << 4) |
| 497 | #define HDMI_I2S_SET_SOURCE_NUM(x) ((x) & (0xF)) |
| 498 | |
| 499 | /* I2S_CH_ST_3 / I2S_CH_ST_SH_3 */ |
| 500 | #define HDMI_I2S_CLK_ACCUR_LEVEL_1 (1 << 4) |
| 501 | #define HDMI_I2S_CLK_ACCUR_LEVEL_2 (0 << 4) |
| 502 | #define HDMI_I2S_CLK_ACCUR_LEVEL_3 (2 << 4) |
| 503 | #define HDMI_I2S_SMP_FREQ_44_1 (0x0) |
| 504 | #define HDMI_I2S_SMP_FREQ_48 (0x2) |
| 505 | #define HDMI_I2S_SMP_FREQ_32 (0x3) |
| 506 | #define HDMI_I2S_SMP_FREQ_96 (0xA) |
| 507 | #define HDMI_I2S_SET_SMP_FREQ(x) ((x) & (0xF)) |
| 508 | |
| 509 | /* I2S_CH_ST_4 / I2S_CH_ST_SH_4 */ |
| 510 | #define HDMI_I2S_ORG_SMP_FREQ_44_1 (0xF << 4) |
| 511 | #define HDMI_I2S_ORG_SMP_FREQ_88_2 (0x7 << 4) |
| 512 | #define HDMI_I2S_ORG_SMP_FREQ_22_05 (0xB << 4) |
| 513 | #define HDMI_I2S_ORG_SMP_FREQ_176_4 (0x3 << 4) |
| 514 | #define HDMI_I2S_WORD_LEN_NOT_DEFINE (0x0 << 1) |
| 515 | #define HDMI_I2S_WORD_LEN_MAX24_20BITS (0x1 << 1) |
| 516 | #define HDMI_I2S_WORD_LEN_MAX24_22BITS (0x2 << 1) |
| 517 | #define HDMI_I2S_WORD_LEN_MAX24_23BITS (0x4 << 1) |
| 518 | #define HDMI_I2S_WORD_LEN_MAX24_24BITS (0x5 << 1) |
| 519 | #define HDMI_I2S_WORD_LEN_MAX24_21BITS (0x6 << 1) |
| 520 | #define HDMI_I2S_WORD_LEN_MAX20_16BITS (0x1 << 1) |
| 521 | #define HDMI_I2S_WORD_LEN_MAX20_18BITS (0x2 << 1) |
| 522 | #define HDMI_I2S_WORD_LEN_MAX20_19BITS (0x4 << 1) |
| 523 | #define HDMI_I2S_WORD_LEN_MAX20_20BITS (0x5 << 1) |
| 524 | #define HDMI_I2S_WORD_LEN_MAX20_17BITS (0x6 << 1) |
| 525 | #define HDMI_I2S_WORD_LEN_MAX_24BITS (1) |
| 526 | #define HDMI_I2S_WORD_LEN_MAX_20BITS (0) |
| 527 | |
| 528 | /* I2S_MUX_CH */ |
| 529 | #define HDMI_I2S_CH3_R_EN (1 << 7) |
| 530 | #define HDMI_I2S_CH3_L_EN (1 << 6) |
| 531 | #define HDMI_I2S_CH3_EN (3 << 6) |
| 532 | #define HDMI_I2S_CH2_R_EN (1 << 5) |
| 533 | #define HDMI_I2S_CH2_L_EN (1 << 4) |
| 534 | #define HDMI_I2S_CH2_EN (3 << 4) |
| 535 | #define HDMI_I2S_CH1_R_EN (1 << 3) |
| 536 | #define HDMI_I2S_CH1_L_EN (1 << 2) |
| 537 | #define HDMI_I2S_CH1_EN (3 << 2) |
| 538 | #define HDMI_I2S_CH0_R_EN (1 << 1) |
| 539 | #define HDMI_I2S_CH0_L_EN (1) |
| 540 | #define HDMI_I2S_CH0_EN (3) |
| 541 | #define HDMI_I2S_CH_ALL_EN (0xFF) |
| 542 | #define HDMI_I2S_MUX_CH_CLR (~HDMI_I2S_CH_ALL_EN) |
| 543 | |
| 544 | /* I2S_MUX_CUV */ |
| 545 | #define HDMI_I2S_CUV_R_EN (1 << 1) |
| 546 | #define HDMI_I2S_CUV_L_EN (1) |
| 547 | #define HDMI_I2S_CUV_RL_EN (0x03) |
| 548 | |
| 549 | /* I2S_CUV_L_R */ |
| 550 | #define HDMI_I2S_CUV_R_DATA_MASK (0x7 << 4) |
| 551 | #define HDMI_I2S_CUV_L_DATA_MASK (0x7) |
| 552 | |
Joonyoung Shim | 3ecd70b | 2012-03-16 18:47:03 +0900 | [diff] [blame] | 553 | /* Timing generator registers */ |
| 554 | /* TG configure/status registers */ |
| 555 | #define HDMI_TG_VACT_ST3_L HDMI_TG_BASE(0x0068) |
| 556 | #define HDMI_TG_VACT_ST3_H HDMI_TG_BASE(0x006c) |
| 557 | #define HDMI_TG_VACT_ST4_L HDMI_TG_BASE(0x0070) |
| 558 | #define HDMI_TG_VACT_ST4_H HDMI_TG_BASE(0x0074) |
| 559 | #define HDMI_TG_3D HDMI_TG_BASE(0x00F0) |
| 560 | |
Seung-Woo Kim | d840832 | 2011-12-21 17:39:39 +0900 | [diff] [blame] | 561 | #endif /* SAMSUNG_REGS_HDMI_H */ |