blob: 6456c180114bba6b7e9f2cca56bbe235f94b96ea [file] [log] [blame]
Thierry Redinga1702852009-03-27 00:12:24 -07001/*
Paul Gortmaker3396c782012-01-27 13:36:01 +00002 * linux/drivers/net/ethernet/ethoc.c
Thierry Redinga1702852009-03-27 00:12:24 -07003 *
4 * Copyright (C) 2007-2008 Avionic Design Development GmbH
5 * Copyright (C) 2008-2009 Avionic Design GmbH
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Written by Thierry Reding <thierry.reding@avionic-design.de>
12 */
13
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +000014#include <linux/dma-mapping.h>
Thierry Redinga1702852009-03-27 00:12:24 -070015#include <linux/etherdevice.h>
Max Filippova13aff02014-02-04 03:33:10 +040016#include <linux/clk.h>
Thierry Redinga1702852009-03-27 00:12:24 -070017#include <linux/crc32.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000018#include <linux/interrupt.h>
Thierry Redinga1702852009-03-27 00:12:24 -070019#include <linux/io.h>
20#include <linux/mii.h>
21#include <linux/phy.h>
22#include <linux/platform_device.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040023#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Jonas Bonne0f42582010-11-25 02:30:25 +000025#include <linux/of.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040026#include <linux/module.h>
Thierry Redinga1702852009-03-27 00:12:24 -070027#include <net/ethoc.h>
28
Thomas Chou0baa0802009-10-04 23:33:20 +000029static int buffer_size = 0x8000; /* 32 KBytes */
30module_param(buffer_size, int, 0);
31MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
32
Thierry Redinga1702852009-03-27 00:12:24 -070033/* register offsets */
34#define MODER 0x00
35#define INT_SOURCE 0x04
36#define INT_MASK 0x08
37#define IPGT 0x0c
38#define IPGR1 0x10
39#define IPGR2 0x14
40#define PACKETLEN 0x18
41#define COLLCONF 0x1c
42#define TX_BD_NUM 0x20
43#define CTRLMODER 0x24
44#define MIIMODER 0x28
45#define MIICOMMAND 0x2c
46#define MIIADDRESS 0x30
47#define MIITX_DATA 0x34
48#define MIIRX_DATA 0x38
49#define MIISTATUS 0x3c
50#define MAC_ADDR0 0x40
51#define MAC_ADDR1 0x44
52#define ETH_HASH0 0x48
53#define ETH_HASH1 0x4c
54#define ETH_TXCTRL 0x50
Max Filippov11129092014-01-31 09:41:06 +040055#define ETH_END 0x54
Thierry Redinga1702852009-03-27 00:12:24 -070056
57/* mode register */
58#define MODER_RXEN (1 << 0) /* receive enable */
59#define MODER_TXEN (1 << 1) /* transmit enable */
60#define MODER_NOPRE (1 << 2) /* no preamble */
61#define MODER_BRO (1 << 3) /* broadcast address */
62#define MODER_IAM (1 << 4) /* individual address mode */
63#define MODER_PRO (1 << 5) /* promiscuous mode */
64#define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
65#define MODER_LOOP (1 << 7) /* loopback */
66#define MODER_NBO (1 << 8) /* no back-off */
67#define MODER_EDE (1 << 9) /* excess defer enable */
68#define MODER_FULLD (1 << 10) /* full duplex */
69#define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
70#define MODER_DCRC (1 << 12) /* delayed CRC enable */
71#define MODER_CRC (1 << 13) /* CRC enable */
72#define MODER_HUGE (1 << 14) /* huge packets enable */
73#define MODER_PAD (1 << 15) /* padding enabled */
74#define MODER_RSM (1 << 16) /* receive small packets */
75
76/* interrupt source and mask registers */
77#define INT_MASK_TXF (1 << 0) /* transmit frame */
78#define INT_MASK_TXE (1 << 1) /* transmit error */
79#define INT_MASK_RXF (1 << 2) /* receive frame */
80#define INT_MASK_RXE (1 << 3) /* receive error */
81#define INT_MASK_BUSY (1 << 4)
82#define INT_MASK_TXC (1 << 5) /* transmit control frame */
83#define INT_MASK_RXC (1 << 6) /* receive control frame */
84
85#define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
86#define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
87
88#define INT_MASK_ALL ( \
89 INT_MASK_TXF | INT_MASK_TXE | \
90 INT_MASK_RXF | INT_MASK_RXE | \
91 INT_MASK_TXC | INT_MASK_RXC | \
92 INT_MASK_BUSY \
93 )
94
95/* packet length register */
96#define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
97#define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
98#define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
99 PACKETLEN_MAX(max))
100
101/* transmit buffer number register */
102#define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
103
104/* control module mode register */
105#define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
106#define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
107#define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
108
109/* MII mode register */
110#define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
111#define MIIMODER_NOPRE (1 << 8) /* no preamble */
112
113/* MII command register */
114#define MIICOMMAND_SCAN (1 << 0) /* scan status */
115#define MIICOMMAND_READ (1 << 1) /* read status */
116#define MIICOMMAND_WRITE (1 << 2) /* write control data */
117
118/* MII address register */
119#define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
120#define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
121#define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
122 MIIADDRESS_RGAD(reg))
123
124/* MII transmit data register */
125#define MIITX_DATA_VAL(x) ((x) & 0xffff)
126
127/* MII receive data register */
128#define MIIRX_DATA_VAL(x) ((x) & 0xffff)
129
130/* MII status register */
131#define MIISTATUS_LINKFAIL (1 << 0)
132#define MIISTATUS_BUSY (1 << 1)
133#define MIISTATUS_INVALID (1 << 2)
134
135/* TX buffer descriptor */
136#define TX_BD_CS (1 << 0) /* carrier sense lost */
137#define TX_BD_DF (1 << 1) /* defer indication */
138#define TX_BD_LC (1 << 2) /* late collision */
139#define TX_BD_RL (1 << 3) /* retransmission limit */
140#define TX_BD_RETRY_MASK (0x00f0)
141#define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
142#define TX_BD_UR (1 << 8) /* transmitter underrun */
143#define TX_BD_CRC (1 << 11) /* TX CRC enable */
144#define TX_BD_PAD (1 << 12) /* pad enable for short packets */
145#define TX_BD_WRAP (1 << 13)
146#define TX_BD_IRQ (1 << 14) /* interrupt request enable */
147#define TX_BD_READY (1 << 15) /* TX buffer ready */
148#define TX_BD_LEN(x) (((x) & 0xffff) << 16)
149#define TX_BD_LEN_MASK (0xffff << 16)
150
151#define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
152 TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
153
154/* RX buffer descriptor */
155#define RX_BD_LC (1 << 0) /* late collision */
156#define RX_BD_CRC (1 << 1) /* RX CRC error */
157#define RX_BD_SF (1 << 2) /* short frame */
158#define RX_BD_TL (1 << 3) /* too long */
159#define RX_BD_DN (1 << 4) /* dribble nibble */
160#define RX_BD_IS (1 << 5) /* invalid symbol */
161#define RX_BD_OR (1 << 6) /* receiver overrun */
162#define RX_BD_MISS (1 << 7)
163#define RX_BD_CF (1 << 8) /* control frame */
164#define RX_BD_WRAP (1 << 13)
165#define RX_BD_IRQ (1 << 14) /* interrupt request enable */
166#define RX_BD_EMPTY (1 << 15)
167#define RX_BD_LEN(x) (((x) & 0xffff) << 16)
168
169#define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
170 RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
171
172#define ETHOC_BUFSIZ 1536
173#define ETHOC_ZLEN 64
174#define ETHOC_BD_BASE 0x400
175#define ETHOC_TIMEOUT (HZ / 2)
176#define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
177
178/**
179 * struct ethoc - driver-private device structure
180 * @iobase: pointer to I/O memory region
181 * @membase: pointer to buffer memory region
Thomas Chou0baa0802009-10-04 23:33:20 +0000182 * @dma_alloc: dma allocated buffer size
Thomas Chouee02a4e2010-05-23 16:44:02 +0000183 * @io_region_size: I/O memory region size
Max Filippovbee7bac2014-01-31 09:41:07 +0400184 * @num_bd: number of buffer descriptors
Thierry Redinga1702852009-03-27 00:12:24 -0700185 * @num_tx: number of send buffers
186 * @cur_tx: last send buffer written
187 * @dty_tx: last buffer actually sent
188 * @num_rx: number of receive buffers
189 * @cur_rx: current receive buffer
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000190 * @vma: pointer to array of virtual memory addresses for buffers
Thierry Redinga1702852009-03-27 00:12:24 -0700191 * @netdev: pointer to network device structure
192 * @napi: NAPI structure
Thierry Redinga1702852009-03-27 00:12:24 -0700193 * @msg_enable: device state flags
Thierry Redinga1702852009-03-27 00:12:24 -0700194 * @lock: device lock
Thierry Redinga1702852009-03-27 00:12:24 -0700195 * @mdio: MDIO bus for PHY access
196 * @phy_id: address of attached PHY
197 */
198struct ethoc {
199 void __iomem *iobase;
200 void __iomem *membase;
Thomas Chou0baa0802009-10-04 23:33:20 +0000201 int dma_alloc;
Thomas Chouee02a4e2010-05-23 16:44:02 +0000202 resource_size_t io_region_size;
Max Filippov06e60e592015-09-22 14:27:16 +0300203 bool big_endian;
Thierry Redinga1702852009-03-27 00:12:24 -0700204
Max Filippovbee7bac2014-01-31 09:41:07 +0400205 unsigned int num_bd;
Thierry Redinga1702852009-03-27 00:12:24 -0700206 unsigned int num_tx;
207 unsigned int cur_tx;
208 unsigned int dty_tx;
209
210 unsigned int num_rx;
211 unsigned int cur_rx;
212
Barry Grussling72aa8e12013-01-27 18:44:36 +0000213 void **vma;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000214
Thierry Redinga1702852009-03-27 00:12:24 -0700215 struct net_device *netdev;
216 struct napi_struct napi;
Thierry Redinga1702852009-03-27 00:12:24 -0700217 u32 msg_enable;
218
Thierry Redinga1702852009-03-27 00:12:24 -0700219 spinlock_t lock;
220
Thierry Redinga1702852009-03-27 00:12:24 -0700221 struct mii_bus *mdio;
Max Filippova13aff02014-02-04 03:33:10 +0400222 struct clk *clk;
Thierry Redinga1702852009-03-27 00:12:24 -0700223 s8 phy_id;
224};
225
226/**
227 * struct ethoc_bd - buffer descriptor
228 * @stat: buffer statistics
229 * @addr: physical memory address
230 */
231struct ethoc_bd {
232 u32 stat;
233 u32 addr;
234};
235
Thomas Chou16dd18b2009-10-07 14:16:42 +0000236static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
Thierry Redinga1702852009-03-27 00:12:24 -0700237{
Max Filippov06e60e592015-09-22 14:27:16 +0300238 if (dev->big_endian)
239 return ioread32be(dev->iobase + offset);
240 else
241 return ioread32(dev->iobase + offset);
Thierry Redinga1702852009-03-27 00:12:24 -0700242}
243
Thomas Chou16dd18b2009-10-07 14:16:42 +0000244static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
Thierry Redinga1702852009-03-27 00:12:24 -0700245{
Max Filippov06e60e592015-09-22 14:27:16 +0300246 if (dev->big_endian)
247 iowrite32be(data, dev->iobase + offset);
248 else
249 iowrite32(data, dev->iobase + offset);
Thierry Redinga1702852009-03-27 00:12:24 -0700250}
251
Thomas Chou16dd18b2009-10-07 14:16:42 +0000252static inline void ethoc_read_bd(struct ethoc *dev, int index,
253 struct ethoc_bd *bd)
Thierry Redinga1702852009-03-27 00:12:24 -0700254{
255 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
256 bd->stat = ethoc_read(dev, offset + 0);
257 bd->addr = ethoc_read(dev, offset + 4);
258}
259
Thomas Chou16dd18b2009-10-07 14:16:42 +0000260static inline void ethoc_write_bd(struct ethoc *dev, int index,
Thierry Redinga1702852009-03-27 00:12:24 -0700261 const struct ethoc_bd *bd)
262{
263 loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
264 ethoc_write(dev, offset + 0, bd->stat);
265 ethoc_write(dev, offset + 4, bd->addr);
266}
267
Thomas Chou16dd18b2009-10-07 14:16:42 +0000268static inline void ethoc_enable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700269{
270 u32 imask = ethoc_read(dev, INT_MASK);
271 imask |= mask;
272 ethoc_write(dev, INT_MASK, imask);
273}
274
Thomas Chou16dd18b2009-10-07 14:16:42 +0000275static inline void ethoc_disable_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700276{
277 u32 imask = ethoc_read(dev, INT_MASK);
278 imask &= ~mask;
279 ethoc_write(dev, INT_MASK, imask);
280}
281
Thomas Chou16dd18b2009-10-07 14:16:42 +0000282static inline void ethoc_ack_irq(struct ethoc *dev, u32 mask)
Thierry Redinga1702852009-03-27 00:12:24 -0700283{
284 ethoc_write(dev, INT_SOURCE, mask);
285}
286
Thomas Chou16dd18b2009-10-07 14:16:42 +0000287static inline void ethoc_enable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700288{
289 u32 mode = ethoc_read(dev, MODER);
290 mode |= MODER_RXEN | MODER_TXEN;
291 ethoc_write(dev, MODER, mode);
292}
293
Thomas Chou16dd18b2009-10-07 14:16:42 +0000294static inline void ethoc_disable_rx_and_tx(struct ethoc *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700295{
296 u32 mode = ethoc_read(dev, MODER);
297 mode &= ~(MODER_RXEN | MODER_TXEN);
298 ethoc_write(dev, MODER, mode);
299}
300
David S. Miller5cf3e032010-07-07 18:23:19 -0700301static int ethoc_init_ring(struct ethoc *dev, unsigned long mem_start)
Thierry Redinga1702852009-03-27 00:12:24 -0700302{
303 struct ethoc_bd bd;
304 int i;
Barry Grussling72aa8e12013-01-27 18:44:36 +0000305 void *vma;
Thierry Redinga1702852009-03-27 00:12:24 -0700306
307 dev->cur_tx = 0;
308 dev->dty_tx = 0;
309 dev->cur_rx = 0;
310
Jonas Bonnee4f56b2010-06-11 02:47:36 +0000311 ethoc_write(dev, TX_BD_NUM, dev->num_tx);
312
Thierry Redinga1702852009-03-27 00:12:24 -0700313 /* setup transmission buffers */
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000314 bd.addr = mem_start;
Thierry Redinga1702852009-03-27 00:12:24 -0700315 bd.stat = TX_BD_IRQ | TX_BD_CRC;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000316 vma = dev->membase;
Thierry Redinga1702852009-03-27 00:12:24 -0700317
318 for (i = 0; i < dev->num_tx; i++) {
319 if (i == dev->num_tx - 1)
320 bd.stat |= TX_BD_WRAP;
321
322 ethoc_write_bd(dev, i, &bd);
323 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000324
325 dev->vma[i] = vma;
326 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700327 }
328
Thierry Redinga1702852009-03-27 00:12:24 -0700329 bd.stat = RX_BD_EMPTY | RX_BD_IRQ;
330
331 for (i = 0; i < dev->num_rx; i++) {
332 if (i == dev->num_rx - 1)
333 bd.stat |= RX_BD_WRAP;
334
335 ethoc_write_bd(dev, dev->num_tx + i, &bd);
336 bd.addr += ETHOC_BUFSIZ;
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000337
338 dev->vma[dev->num_tx + i] = vma;
339 vma += ETHOC_BUFSIZ;
Thierry Redinga1702852009-03-27 00:12:24 -0700340 }
341
342 return 0;
343}
344
345static int ethoc_reset(struct ethoc *dev)
346{
347 u32 mode;
348
349 /* TODO: reset controller? */
350
351 ethoc_disable_rx_and_tx(dev);
352
353 /* TODO: setup registers */
354
355 /* enable FCS generation and automatic padding */
356 mode = ethoc_read(dev, MODER);
357 mode |= MODER_CRC | MODER_PAD;
358 ethoc_write(dev, MODER, mode);
359
360 /* set full-duplex mode */
361 mode = ethoc_read(dev, MODER);
362 mode |= MODER_FULLD;
363 ethoc_write(dev, MODER, mode);
364 ethoc_write(dev, IPGT, 0x15);
365
366 ethoc_ack_irq(dev, INT_MASK_ALL);
367 ethoc_enable_irq(dev, INT_MASK_ALL);
368 ethoc_enable_rx_and_tx(dev);
369 return 0;
370}
371
372static unsigned int ethoc_update_rx_stats(struct ethoc *dev,
373 struct ethoc_bd *bd)
374{
375 struct net_device *netdev = dev->netdev;
376 unsigned int ret = 0;
377
378 if (bd->stat & RX_BD_TL) {
379 dev_err(&netdev->dev, "RX: frame too long\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000380 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700381 ret++;
382 }
383
384 if (bd->stat & RX_BD_SF) {
385 dev_err(&netdev->dev, "RX: frame too short\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000386 netdev->stats.rx_length_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700387 ret++;
388 }
389
390 if (bd->stat & RX_BD_DN) {
391 dev_err(&netdev->dev, "RX: dribble nibble\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000392 netdev->stats.rx_frame_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700393 }
394
395 if (bd->stat & RX_BD_CRC) {
396 dev_err(&netdev->dev, "RX: wrong CRC\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000397 netdev->stats.rx_crc_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700398 ret++;
399 }
400
401 if (bd->stat & RX_BD_OR) {
402 dev_err(&netdev->dev, "RX: overrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000403 netdev->stats.rx_over_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700404 ret++;
405 }
406
407 if (bd->stat & RX_BD_MISS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000408 netdev->stats.rx_missed_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700409
410 if (bd->stat & RX_BD_LC) {
411 dev_err(&netdev->dev, "RX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000412 netdev->stats.collisions++;
Thierry Redinga1702852009-03-27 00:12:24 -0700413 ret++;
414 }
415
416 return ret;
417}
418
419static int ethoc_rx(struct net_device *dev, int limit)
420{
421 struct ethoc *priv = netdev_priv(dev);
422 int count;
423
424 for (count = 0; count < limit; ++count) {
425 unsigned int entry;
426 struct ethoc_bd bd;
427
Jonas Bonn6a632622010-11-25 02:30:32 +0000428 entry = priv->num_tx + priv->cur_rx;
Thierry Redinga1702852009-03-27 00:12:24 -0700429 ethoc_read_bd(priv, entry, &bd);
Jonas Bonn20f70dd2010-11-25 02:30:28 +0000430 if (bd.stat & RX_BD_EMPTY) {
431 ethoc_ack_irq(priv, INT_MASK_RX);
432 /* If packet (interrupt) came in between checking
433 * BD_EMTPY and clearing the interrupt source, then we
434 * risk missing the packet as the RX interrupt won't
435 * trigger right away when we reenable it; hence, check
436 * BD_EMTPY here again to make sure there isn't such a
437 * packet waiting for us...
438 */
439 ethoc_read_bd(priv, entry, &bd);
440 if (bd.stat & RX_BD_EMPTY)
441 break;
442 }
Thierry Redinga1702852009-03-27 00:12:24 -0700443
444 if (ethoc_update_rx_stats(priv, &bd) == 0) {
445 int size = bd.stat >> 16;
Eric Dumazet89d71a62009-10-13 05:34:20 +0000446 struct sk_buff *skb;
Thomas Chou050f91d2009-10-04 23:33:19 +0000447
448 size -= 4; /* strip the CRC */
Eric Dumazet89d71a62009-10-13 05:34:20 +0000449 skb = netdev_alloc_skb_ip_align(dev, size);
Thomas Chou050f91d2009-10-04 23:33:19 +0000450
Thierry Redinga1702852009-03-27 00:12:24 -0700451 if (likely(skb)) {
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000452 void *src = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700453 memcpy_fromio(skb_put(skb, size), src, size);
454 skb->protocol = eth_type_trans(skb, dev);
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000455 dev->stats.rx_packets++;
456 dev->stats.rx_bytes += size;
Thierry Redinga1702852009-03-27 00:12:24 -0700457 netif_receive_skb(skb);
458 } else {
459 if (net_ratelimit())
Barry Grussling72aa8e12013-01-27 18:44:36 +0000460 dev_warn(&dev->dev,
461 "low on memory - packet dropped\n");
Thierry Redinga1702852009-03-27 00:12:24 -0700462
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000463 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700464 break;
465 }
466 }
467
468 /* clear the buffer descriptor so it can be reused */
469 bd.stat &= ~RX_BD_STATS;
470 bd.stat |= RX_BD_EMPTY;
471 ethoc_write_bd(priv, entry, &bd);
Jonas Bonn6a632622010-11-25 02:30:32 +0000472 if (++priv->cur_rx == priv->num_rx)
473 priv->cur_rx = 0;
Thierry Redinga1702852009-03-27 00:12:24 -0700474 }
475
476 return count;
477}
478
Jonas Bonn4f64bcb2010-11-25 02:30:31 +0000479static void ethoc_update_tx_stats(struct ethoc *dev, struct ethoc_bd *bd)
Thierry Redinga1702852009-03-27 00:12:24 -0700480{
481 struct net_device *netdev = dev->netdev;
482
483 if (bd->stat & TX_BD_LC) {
484 dev_err(&netdev->dev, "TX: late collision\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000485 netdev->stats.tx_window_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700486 }
487
488 if (bd->stat & TX_BD_RL) {
489 dev_err(&netdev->dev, "TX: retransmit limit\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000490 netdev->stats.tx_aborted_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700491 }
492
493 if (bd->stat & TX_BD_UR) {
494 dev_err(&netdev->dev, "TX: underrun\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000495 netdev->stats.tx_fifo_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700496 }
497
498 if (bd->stat & TX_BD_CS) {
499 dev_err(&netdev->dev, "TX: carrier sense lost\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000500 netdev->stats.tx_carrier_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700501 }
502
503 if (bd->stat & TX_BD_STATS)
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000504 netdev->stats.tx_errors++;
Thierry Redinga1702852009-03-27 00:12:24 -0700505
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000506 netdev->stats.collisions += (bd->stat >> 4) & 0xf;
507 netdev->stats.tx_bytes += bd->stat >> 16;
508 netdev->stats.tx_packets++;
Thierry Redinga1702852009-03-27 00:12:24 -0700509}
510
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000511static int ethoc_tx(struct net_device *dev, int limit)
Thierry Redinga1702852009-03-27 00:12:24 -0700512{
513 struct ethoc *priv = netdev_priv(dev);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000514 int count;
515 struct ethoc_bd bd;
Thierry Redinga1702852009-03-27 00:12:24 -0700516
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000517 for (count = 0; count < limit; ++count) {
518 unsigned int entry;
Thierry Redinga1702852009-03-27 00:12:24 -0700519
Jonas Bonn6a632622010-11-25 02:30:32 +0000520 entry = priv->dty_tx & (priv->num_tx-1);
Thierry Redinga1702852009-03-27 00:12:24 -0700521
522 ethoc_read_bd(priv, entry, &bd);
Thierry Redinga1702852009-03-27 00:12:24 -0700523
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000524 if (bd.stat & TX_BD_READY || (priv->dty_tx == priv->cur_tx)) {
525 ethoc_ack_irq(priv, INT_MASK_TX);
526 /* If interrupt came in between reading in the BD
527 * and clearing the interrupt source, then we risk
528 * missing the event as the TX interrupt won't trigger
529 * right away when we reenable it; hence, check
530 * BD_EMPTY here again to make sure there isn't such an
531 * event pending...
532 */
533 ethoc_read_bd(priv, entry, &bd);
534 if (bd.stat & TX_BD_READY ||
535 (priv->dty_tx == priv->cur_tx))
536 break;
537 }
538
Jonas Bonn4f64bcb2010-11-25 02:30:31 +0000539 ethoc_update_tx_stats(priv, &bd);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000540 priv->dty_tx++;
Thierry Redinga1702852009-03-27 00:12:24 -0700541 }
542
543 if ((priv->cur_tx - priv->dty_tx) <= (priv->num_tx / 2))
544 netif_wake_queue(dev);
545
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000546 return count;
Thierry Redinga1702852009-03-27 00:12:24 -0700547}
548
549static irqreturn_t ethoc_interrupt(int irq, void *dev_id)
550{
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000551 struct net_device *dev = dev_id;
Thierry Redinga1702852009-03-27 00:12:24 -0700552 struct ethoc *priv = netdev_priv(dev);
553 u32 pending;
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000554 u32 mask;
Thierry Redinga1702852009-03-27 00:12:24 -0700555
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000556 /* Figure out what triggered the interrupt...
557 * The tricky bit here is that the interrupt source bits get
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300558 * set in INT_SOURCE for an event regardless of whether that
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000559 * event is masked or not. Thus, in order to figure out what
560 * triggered the interrupt, we need to remove the sources
561 * for all events that are currently masked. This behaviour
562 * is not particularly well documented but reasonable...
563 */
564 mask = ethoc_read(priv, INT_MASK);
Thierry Redinga1702852009-03-27 00:12:24 -0700565 pending = ethoc_read(priv, INT_SOURCE);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000566 pending &= mask;
567
Barry Grussling72aa8e12013-01-27 18:44:36 +0000568 if (unlikely(pending == 0))
Thierry Redinga1702852009-03-27 00:12:24 -0700569 return IRQ_NONE;
Thierry Redinga1702852009-03-27 00:12:24 -0700570
Thomas Chou50c54a52009-10-07 14:16:43 +0000571 ethoc_ack_irq(priv, pending);
Thierry Redinga1702852009-03-27 00:12:24 -0700572
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000573 /* We always handle the dropped packet interrupt */
Thierry Redinga1702852009-03-27 00:12:24 -0700574 if (pending & INT_MASK_BUSY) {
575 dev_err(&dev->dev, "packet dropped\n");
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000576 dev->stats.rx_dropped++;
Thierry Redinga1702852009-03-27 00:12:24 -0700577 }
578
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000579 /* Handle receive/transmit event by switching to polling */
580 if (pending & (INT_MASK_TX | INT_MASK_RX)) {
581 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
582 napi_schedule(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -0700583 }
584
Thierry Redinga1702852009-03-27 00:12:24 -0700585 return IRQ_HANDLED;
586}
587
588static int ethoc_get_mac_address(struct net_device *dev, void *addr)
589{
590 struct ethoc *priv = netdev_priv(dev);
591 u8 *mac = (u8 *)addr;
592 u32 reg;
593
594 reg = ethoc_read(priv, MAC_ADDR0);
595 mac[2] = (reg >> 24) & 0xff;
596 mac[3] = (reg >> 16) & 0xff;
597 mac[4] = (reg >> 8) & 0xff;
598 mac[5] = (reg >> 0) & 0xff;
599
600 reg = ethoc_read(priv, MAC_ADDR1);
601 mac[0] = (reg >> 8) & 0xff;
602 mac[1] = (reg >> 0) & 0xff;
603
604 return 0;
605}
606
607static int ethoc_poll(struct napi_struct *napi, int budget)
608{
609 struct ethoc *priv = container_of(napi, struct ethoc, napi);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000610 int rx_work_done = 0;
611 int tx_work_done = 0;
Thierry Redinga1702852009-03-27 00:12:24 -0700612
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000613 rx_work_done = ethoc_rx(priv->netdev, budget);
614 tx_work_done = ethoc_tx(priv->netdev, budget);
615
616 if (rx_work_done < budget && tx_work_done < budget) {
Thierry Redinga1702852009-03-27 00:12:24 -0700617 napi_complete(napi);
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000618 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
Thierry Redinga1702852009-03-27 00:12:24 -0700619 }
620
Jonas Bonnfa98eb02010-11-25 02:30:29 +0000621 return rx_work_done;
Thierry Redinga1702852009-03-27 00:12:24 -0700622}
623
624static int ethoc_mdio_read(struct mii_bus *bus, int phy, int reg)
625{
Thierry Redinga1702852009-03-27 00:12:24 -0700626 struct ethoc *priv = bus->priv;
Jonas Bonn8dac4282010-11-25 02:30:30 +0000627 int i;
Thierry Redinga1702852009-03-27 00:12:24 -0700628
629 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
630 ethoc_write(priv, MIICOMMAND, MIICOMMAND_READ);
631
Barry Grussling72aa8e12013-01-27 18:44:36 +0000632 for (i = 0; i < 5; i++) {
Thierry Redinga1702852009-03-27 00:12:24 -0700633 u32 status = ethoc_read(priv, MIISTATUS);
634 if (!(status & MIISTATUS_BUSY)) {
635 u32 data = ethoc_read(priv, MIIRX_DATA);
636 /* reset MII command register */
637 ethoc_write(priv, MIICOMMAND, 0);
638 return data;
639 }
Barry Grussling72aa8e12013-01-27 18:44:36 +0000640 usleep_range(100, 200);
Thierry Redinga1702852009-03-27 00:12:24 -0700641 }
642
643 return -EBUSY;
644}
645
646static int ethoc_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
647{
Thierry Redinga1702852009-03-27 00:12:24 -0700648 struct ethoc *priv = bus->priv;
Jonas Bonn8dac4282010-11-25 02:30:30 +0000649 int i;
Thierry Redinga1702852009-03-27 00:12:24 -0700650
651 ethoc_write(priv, MIIADDRESS, MIIADDRESS_ADDR(phy, reg));
652 ethoc_write(priv, MIITX_DATA, val);
653 ethoc_write(priv, MIICOMMAND, MIICOMMAND_WRITE);
654
Barry Grussling72aa8e12013-01-27 18:44:36 +0000655 for (i = 0; i < 5; i++) {
Thierry Redinga1702852009-03-27 00:12:24 -0700656 u32 stat = ethoc_read(priv, MIISTATUS);
Jonas Bonnb46773d2010-06-11 02:47:39 +0000657 if (!(stat & MIISTATUS_BUSY)) {
658 /* reset MII command register */
659 ethoc_write(priv, MIICOMMAND, 0);
Thierry Redinga1702852009-03-27 00:12:24 -0700660 return 0;
Jonas Bonnb46773d2010-06-11 02:47:39 +0000661 }
Barry Grussling72aa8e12013-01-27 18:44:36 +0000662 usleep_range(100, 200);
Thierry Redinga1702852009-03-27 00:12:24 -0700663 }
664
665 return -EBUSY;
666}
667
Thierry Redinga1702852009-03-27 00:12:24 -0700668static void ethoc_mdio_poll(struct net_device *dev)
669{
670}
671
Bill Pembertona0a4efe2012-12-03 09:24:09 -0500672static int ethoc_mdio_probe(struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700673{
674 struct ethoc *priv = netdev_priv(dev);
675 struct phy_device *phy;
Jonas Bonn637f33b82010-06-11 02:47:37 +0000676 int err;
Thierry Redinga1702852009-03-27 00:12:24 -0700677
Barry Grussling72aa8e12013-01-27 18:44:36 +0000678 if (priv->phy_id != -1)
Andrew Lunn7f854422016-01-06 20:11:18 +0100679 phy = mdiobus_get_phy(priv->mdio, priv->phy_id);
Barry Grussling72aa8e12013-01-27 18:44:36 +0000680 else
Jonas Bonn637f33b82010-06-11 02:47:37 +0000681 phy = phy_find_first(priv->mdio);
Thierry Redinga1702852009-03-27 00:12:24 -0700682
683 if (!phy) {
684 dev_err(&dev->dev, "no PHY found\n");
685 return -ENXIO;
686 }
687
Florian Fainellif9a8f832013-01-14 00:52:52 +0000688 err = phy_connect_direct(dev, phy, ethoc_mdio_poll,
689 PHY_INTERFACE_MODE_GMII);
Jonas Bonn637f33b82010-06-11 02:47:37 +0000690 if (err) {
Thierry Redinga1702852009-03-27 00:12:24 -0700691 dev_err(&dev->dev, "could not attach to PHY\n");
Jonas Bonn637f33b82010-06-11 02:47:37 +0000692 return err;
Thierry Redinga1702852009-03-27 00:12:24 -0700693 }
694
Max Filippov445a48c2014-02-04 03:33:09 +0400695 phy->advertising &= ~(ADVERTISED_1000baseT_Full |
696 ADVERTISED_1000baseT_Half);
697 phy->supported &= ~(SUPPORTED_1000baseT_Full |
698 SUPPORTED_1000baseT_Half);
699
Thierry Redinga1702852009-03-27 00:12:24 -0700700 return 0;
701}
702
703static int ethoc_open(struct net_device *dev)
704{
705 struct ethoc *priv = netdev_priv(dev);
Thierry Redinga1702852009-03-27 00:12:24 -0700706 int ret;
707
708 ret = request_irq(dev->irq, ethoc_interrupt, IRQF_SHARED,
709 dev->name, dev);
710 if (ret)
711 return ret;
712
David S. Miller5cf3e032010-07-07 18:23:19 -0700713 ethoc_init_ring(priv, dev->mem_start);
Thierry Redinga1702852009-03-27 00:12:24 -0700714 ethoc_reset(priv);
715
716 if (netif_queue_stopped(dev)) {
717 dev_dbg(&dev->dev, " resuming queue\n");
718 netif_wake_queue(dev);
719 } else {
720 dev_dbg(&dev->dev, " starting queue\n");
721 netif_start_queue(dev);
722 }
723
Philippe Reynes11331fc2016-07-15 09:59:11 +0200724 phy_start(dev->phydev);
Thierry Redinga1702852009-03-27 00:12:24 -0700725 napi_enable(&priv->napi);
726
727 if (netif_msg_ifup(priv)) {
728 dev_info(&dev->dev, "I/O: %08lx Memory: %08lx-%08lx\n",
729 dev->base_addr, dev->mem_start, dev->mem_end);
730 }
731
732 return 0;
733}
734
735static int ethoc_stop(struct net_device *dev)
736{
737 struct ethoc *priv = netdev_priv(dev);
738
739 napi_disable(&priv->napi);
740
Philippe Reynes11331fc2016-07-15 09:59:11 +0200741 if (dev->phydev)
742 phy_stop(dev->phydev);
Thierry Redinga1702852009-03-27 00:12:24 -0700743
744 ethoc_disable_rx_and_tx(priv);
745 free_irq(dev->irq, dev);
746
747 if (!netif_queue_stopped(dev))
748 netif_stop_queue(dev);
749
750 return 0;
751}
752
753static int ethoc_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
754{
755 struct ethoc *priv = netdev_priv(dev);
756 struct mii_ioctl_data *mdio = if_mii(ifr);
757 struct phy_device *phy = NULL;
758
759 if (!netif_running(dev))
760 return -EINVAL;
761
762 if (cmd != SIOCGMIIPHY) {
763 if (mdio->phy_id >= PHY_MAX_ADDR)
764 return -ERANGE;
765
Andrew Lunn7f854422016-01-06 20:11:18 +0100766 phy = mdiobus_get_phy(priv->mdio, mdio->phy_id);
Thierry Redinga1702852009-03-27 00:12:24 -0700767 if (!phy)
768 return -ENODEV;
769 } else {
Philippe Reynes11331fc2016-07-15 09:59:11 +0200770 phy = dev->phydev;
Thierry Redinga1702852009-03-27 00:12:24 -0700771 }
772
Richard Cochran28b04112010-07-17 08:48:55 +0000773 return phy_mii_ioctl(phy, ifr, cmd);
Thierry Redinga1702852009-03-27 00:12:24 -0700774}
775
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000776static void ethoc_do_set_mac_address(struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700777{
778 struct ethoc *priv = netdev_priv(dev);
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000779 unsigned char *mac = dev->dev_addr;
Danny Kukawka939d2252012-02-17 05:43:29 +0000780
Thierry Redinga1702852009-03-27 00:12:24 -0700781 ethoc_write(priv, MAC_ADDR0, (mac[2] << 24) | (mac[3] << 16) |
782 (mac[4] << 8) | (mac[5] << 0));
783 ethoc_write(priv, MAC_ADDR1, (mac[0] << 8) | (mac[1] << 0));
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000784}
Thierry Redinga1702852009-03-27 00:12:24 -0700785
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000786static int ethoc_set_mac_address(struct net_device *dev, void *p)
787{
788 const struct sockaddr *addr = p;
Danny Kukawka939d2252012-02-17 05:43:29 +0000789
Jiri Pirkoefc61a32013-01-06 03:25:45 +0000790 if (!is_valid_ether_addr(addr->sa_data))
791 return -EADDRNOTAVAIL;
792 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
793 ethoc_do_set_mac_address(dev);
Thierry Redinga1702852009-03-27 00:12:24 -0700794 return 0;
795}
796
797static void ethoc_set_multicast_list(struct net_device *dev)
798{
799 struct ethoc *priv = netdev_priv(dev);
800 u32 mode = ethoc_read(priv, MODER);
Jiri Pirko22bedad32010-04-01 21:22:57 +0000801 struct netdev_hw_addr *ha;
Thierry Redinga1702852009-03-27 00:12:24 -0700802 u32 hash[2] = { 0, 0 };
803
804 /* set loopback mode if requested */
805 if (dev->flags & IFF_LOOPBACK)
806 mode |= MODER_LOOP;
807 else
808 mode &= ~MODER_LOOP;
809
810 /* receive broadcast frames if requested */
811 if (dev->flags & IFF_BROADCAST)
812 mode &= ~MODER_BRO;
813 else
814 mode |= MODER_BRO;
815
816 /* enable promiscuous mode if requested */
817 if (dev->flags & IFF_PROMISC)
818 mode |= MODER_PRO;
819 else
820 mode &= ~MODER_PRO;
821
822 ethoc_write(priv, MODER, mode);
823
824 /* receive multicast frames */
825 if (dev->flags & IFF_ALLMULTI) {
826 hash[0] = 0xffffffff;
827 hash[1] = 0xffffffff;
828 } else {
Jiri Pirko22bedad32010-04-01 21:22:57 +0000829 netdev_for_each_mc_addr(ha, dev) {
830 u32 crc = ether_crc(ETH_ALEN, ha->addr);
Thierry Redinga1702852009-03-27 00:12:24 -0700831 int bit = (crc >> 26) & 0x3f;
832 hash[bit >> 5] |= 1 << (bit & 0x1f);
833 }
834 }
835
836 ethoc_write(priv, ETH_HASH0, hash[0]);
837 ethoc_write(priv, ETH_HASH1, hash[1]);
838}
839
840static int ethoc_change_mtu(struct net_device *dev, int new_mtu)
841{
842 return -ENOSYS;
843}
844
845static void ethoc_tx_timeout(struct net_device *dev)
846{
847 struct ethoc *priv = netdev_priv(dev);
848 u32 pending = ethoc_read(priv, INT_SOURCE);
849 if (likely(pending))
850 ethoc_interrupt(dev->irq, dev);
851}
852
Stephen Hemminger613573252009-08-31 19:50:58 +0000853static netdev_tx_t ethoc_start_xmit(struct sk_buff *skb, struct net_device *dev)
Thierry Redinga1702852009-03-27 00:12:24 -0700854{
855 struct ethoc *priv = netdev_priv(dev);
856 struct ethoc_bd bd;
857 unsigned int entry;
858 void *dest;
859
Florian Fainelliee6c21b2016-07-12 16:04:36 -0700860 if (skb_put_padto(skb, ETHOC_ZLEN)) {
861 dev->stats.tx_errors++;
862 goto out_no_free;
863 }
864
Thierry Redinga1702852009-03-27 00:12:24 -0700865 if (unlikely(skb->len > ETHOC_BUFSIZ)) {
Kulikov Vasiliy57616ee2010-07-05 02:13:31 +0000866 dev->stats.tx_errors++;
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000867 goto out;
Thierry Redinga1702852009-03-27 00:12:24 -0700868 }
869
870 entry = priv->cur_tx % priv->num_tx;
871 spin_lock_irq(&priv->lock);
872 priv->cur_tx++;
873
874 ethoc_read_bd(priv, entry, &bd);
875 if (unlikely(skb->len < ETHOC_ZLEN))
876 bd.stat |= TX_BD_PAD;
877 else
878 bd.stat &= ~TX_BD_PAD;
879
Jonas Bonnf8555ad02010-06-11 02:47:35 +0000880 dest = priv->vma[entry];
Thierry Redinga1702852009-03-27 00:12:24 -0700881 memcpy_toio(dest, skb->data, skb->len);
882
883 bd.stat &= ~(TX_BD_STATS | TX_BD_LEN_MASK);
884 bd.stat |= TX_BD_LEN(skb->len);
885 ethoc_write_bd(priv, entry, &bd);
886
887 bd.stat |= TX_BD_READY;
888 ethoc_write_bd(priv, entry, &bd);
889
890 if (priv->cur_tx == (priv->dty_tx + priv->num_tx)) {
891 dev_dbg(&dev->dev, "stopping queue\n");
892 netif_stop_queue(dev);
893 }
894
Thierry Redinga1702852009-03-27 00:12:24 -0700895 spin_unlock_irq(&priv->lock);
Richard Cochran68f51392011-06-12 02:19:04 +0000896 skb_tx_timestamp(skb);
Patrick McHardy3790c8c2009-06-12 03:00:35 +0000897out:
898 dev_kfree_skb(skb);
Florian Fainelliee6c21b2016-07-12 16:04:36 -0700899out_no_free:
Thierry Redinga1702852009-03-27 00:12:24 -0700900 return NETDEV_TX_OK;
901}
902
Max Filippov11129092014-01-31 09:41:06 +0400903static int ethoc_get_regs_len(struct net_device *netdev)
904{
905 return ETH_END;
906}
907
908static void ethoc_get_regs(struct net_device *dev, struct ethtool_regs *regs,
909 void *p)
910{
911 struct ethoc *priv = netdev_priv(dev);
912 u32 *regs_buff = p;
913 unsigned i;
914
915 regs->version = 0;
916 for (i = 0; i < ETH_END / sizeof(u32); ++i)
917 regs_buff[i] = ethoc_read(priv, i * sizeof(u32));
918}
919
Max Filippovbee7bac2014-01-31 09:41:07 +0400920static void ethoc_get_ringparam(struct net_device *dev,
921 struct ethtool_ringparam *ring)
922{
923 struct ethoc *priv = netdev_priv(dev);
924
925 ring->rx_max_pending = priv->num_bd - 1;
926 ring->rx_mini_max_pending = 0;
927 ring->rx_jumbo_max_pending = 0;
928 ring->tx_max_pending = priv->num_bd - 1;
929
930 ring->rx_pending = priv->num_rx;
931 ring->rx_mini_pending = 0;
932 ring->rx_jumbo_pending = 0;
933 ring->tx_pending = priv->num_tx;
934}
935
936static int ethoc_set_ringparam(struct net_device *dev,
937 struct ethtool_ringparam *ring)
938{
939 struct ethoc *priv = netdev_priv(dev);
940
941 if (ring->tx_pending < 1 || ring->rx_pending < 1 ||
942 ring->tx_pending + ring->rx_pending > priv->num_bd)
943 return -EINVAL;
944 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
945 return -EINVAL;
946
947 if (netif_running(dev)) {
948 netif_tx_disable(dev);
949 ethoc_disable_rx_and_tx(priv);
950 ethoc_disable_irq(priv, INT_MASK_TX | INT_MASK_RX);
951 synchronize_irq(dev->irq);
952 }
953
954 priv->num_tx = rounddown_pow_of_two(ring->tx_pending);
955 priv->num_rx = ring->rx_pending;
956 ethoc_init_ring(priv, dev->mem_start);
957
958 if (netif_running(dev)) {
959 ethoc_enable_irq(priv, INT_MASK_TX | INT_MASK_RX);
960 ethoc_enable_rx_and_tx(priv);
961 netif_wake_queue(dev);
962 }
963 return 0;
964}
965
Max Filippovfba91102014-01-31 09:41:04 +0400966const struct ethtool_ops ethoc_ethtool_ops = {
Max Filippov11129092014-01-31 09:41:06 +0400967 .get_regs_len = ethoc_get_regs_len,
968 .get_regs = ethoc_get_regs,
Florian Fainelli3d3ba562016-11-15 11:19:46 -0800969 .nway_reset = phy_ethtool_nway_reset,
Max Filippovfba91102014-01-31 09:41:04 +0400970 .get_link = ethtool_op_get_link,
Max Filippovbee7bac2014-01-31 09:41:07 +0400971 .get_ringparam = ethoc_get_ringparam,
972 .set_ringparam = ethoc_set_ringparam,
Max Filippovfba91102014-01-31 09:41:04 +0400973 .get_ts_info = ethtool_op_get_ts_info,
Philippe Reynes87e544b2016-07-15 09:59:12 +0200974 .get_link_ksettings = phy_ethtool_get_link_ksettings,
975 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Max Filippovfba91102014-01-31 09:41:04 +0400976};
977
Thierry Redinga1702852009-03-27 00:12:24 -0700978static const struct net_device_ops ethoc_netdev_ops = {
979 .ndo_open = ethoc_open,
980 .ndo_stop = ethoc_stop,
981 .ndo_do_ioctl = ethoc_ioctl,
Thierry Redinga1702852009-03-27 00:12:24 -0700982 .ndo_set_mac_address = ethoc_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000983 .ndo_set_rx_mode = ethoc_set_multicast_list,
Thierry Redinga1702852009-03-27 00:12:24 -0700984 .ndo_change_mtu = ethoc_change_mtu,
985 .ndo_tx_timeout = ethoc_tx_timeout,
Thierry Redinga1702852009-03-27 00:12:24 -0700986 .ndo_start_xmit = ethoc_start_xmit,
987};
988
989/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000990 * ethoc_probe - initialize OpenCores ethernet MAC
Thierry Redinga1702852009-03-27 00:12:24 -0700991 * pdev: platform device
992 */
Bill Pembertona0a4efe2012-12-03 09:24:09 -0500993static int ethoc_probe(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -0700994{
995 struct net_device *netdev = NULL;
996 struct resource *res = NULL;
997 struct resource *mmio = NULL;
998 struct resource *mem = NULL;
999 struct ethoc *priv = NULL;
Jonas Bonnc527f812010-06-11 02:47:34 +00001000 int num_bd;
Thierry Redinga1702852009-03-27 00:12:24 -07001001 int ret = 0;
Danny Kukawka939d2252012-02-17 05:43:29 +00001002 bool random_mac = false;
Max Filippova13aff02014-02-04 03:33:10 +04001003 struct ethoc_platform_data *pdata = dev_get_platdata(&pdev->dev);
1004 u32 eth_clkfreq = pdata ? pdata->eth_clkfreq : 0;
Thierry Redinga1702852009-03-27 00:12:24 -07001005
1006 /* allocate networking device */
1007 netdev = alloc_etherdev(sizeof(struct ethoc));
1008 if (!netdev) {
Thierry Redinga1702852009-03-27 00:12:24 -07001009 ret = -ENOMEM;
1010 goto out;
1011 }
1012
1013 SET_NETDEV_DEV(netdev, &pdev->dev);
1014 platform_set_drvdata(pdev, netdev);
1015
1016 /* obtain I/O memory space */
1017 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1018 if (!res) {
1019 dev_err(&pdev->dev, "cannot obtain I/O memory space\n");
1020 ret = -ENXIO;
1021 goto free;
1022 }
1023
1024 mmio = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -08001025 resource_size(res), res->name);
Julia Lawall463889e2009-07-27 06:13:30 +00001026 if (!mmio) {
Thierry Redinga1702852009-03-27 00:12:24 -07001027 dev_err(&pdev->dev, "cannot request I/O memory space\n");
1028 ret = -ENXIO;
1029 goto free;
1030 }
1031
1032 netdev->base_addr = mmio->start;
1033
1034 /* obtain buffer memory space */
1035 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Thomas Chou0baa0802009-10-04 23:33:20 +00001036 if (res) {
1037 mem = devm_request_mem_region(&pdev->dev, res->start,
Tobias Klauserd8645842010-01-15 01:48:22 -08001038 resource_size(res), res->name);
Thomas Chou0baa0802009-10-04 23:33:20 +00001039 if (!mem) {
1040 dev_err(&pdev->dev, "cannot request memory space\n");
1041 ret = -ENXIO;
1042 goto free;
1043 }
1044
1045 netdev->mem_start = mem->start;
1046 netdev->mem_end = mem->end;
Thierry Redinga1702852009-03-27 00:12:24 -07001047 }
1048
Thierry Redinga1702852009-03-27 00:12:24 -07001049
1050 /* obtain device IRQ number */
1051 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1052 if (!res) {
1053 dev_err(&pdev->dev, "cannot obtain IRQ\n");
1054 ret = -ENXIO;
1055 goto free;
1056 }
1057
1058 netdev->irq = res->start;
1059
1060 /* setup driver-private data */
1061 priv = netdev_priv(netdev);
1062 priv->netdev = netdev;
Thomas Chou0baa0802009-10-04 23:33:20 +00001063 priv->dma_alloc = 0;
Joe Perches28f65c112011-06-09 09:13:32 -07001064 priv->io_region_size = resource_size(mmio);
Thierry Redinga1702852009-03-27 00:12:24 -07001065
1066 priv->iobase = devm_ioremap_nocache(&pdev->dev, netdev->base_addr,
Tobias Klauserd8645842010-01-15 01:48:22 -08001067 resource_size(mmio));
Thierry Redinga1702852009-03-27 00:12:24 -07001068 if (!priv->iobase) {
1069 dev_err(&pdev->dev, "cannot remap I/O memory space\n");
1070 ret = -ENXIO;
Florian Fainelli386512d2016-07-12 16:04:35 -07001071 goto free;
Thierry Redinga1702852009-03-27 00:12:24 -07001072 }
1073
Thomas Chou0baa0802009-10-04 23:33:20 +00001074 if (netdev->mem_end) {
1075 priv->membase = devm_ioremap_nocache(&pdev->dev,
Tobias Klauserd8645842010-01-15 01:48:22 -08001076 netdev->mem_start, resource_size(mem));
Thomas Chou0baa0802009-10-04 23:33:20 +00001077 if (!priv->membase) {
1078 dev_err(&pdev->dev, "cannot remap memory space\n");
1079 ret = -ENXIO;
Florian Fainelli386512d2016-07-12 16:04:35 -07001080 goto free;
Thomas Chou0baa0802009-10-04 23:33:20 +00001081 }
1082 } else {
1083 /* Allocate buffer memory */
Jonas Bonna71fba92010-06-11 02:47:40 +00001084 priv->membase = dmam_alloc_coherent(&pdev->dev,
Thomas Chou0baa0802009-10-04 23:33:20 +00001085 buffer_size, (void *)&netdev->mem_start,
1086 GFP_KERNEL);
1087 if (!priv->membase) {
1088 dev_err(&pdev->dev, "cannot allocate %dB buffer\n",
1089 buffer_size);
1090 ret = -ENOMEM;
Florian Fainelli386512d2016-07-12 16:04:35 -07001091 goto free;
Thomas Chou0baa0802009-10-04 23:33:20 +00001092 }
1093 netdev->mem_end = netdev->mem_start + buffer_size;
1094 priv->dma_alloc = buffer_size;
Thierry Redinga1702852009-03-27 00:12:24 -07001095 }
1096
Max Filippov06e60e592015-09-22 14:27:16 +03001097 priv->big_endian = pdata ? pdata->big_endian :
1098 of_device_is_big_endian(pdev->dev.of_node);
1099
Jonas Bonnc527f812010-06-11 02:47:34 +00001100 /* calculate the number of TX/RX buffers, maximum 128 supported */
1101 num_bd = min_t(unsigned int,
1102 128, (netdev->mem_end - netdev->mem_start + 1) / ETHOC_BUFSIZ);
Jonas Bonn6a632622010-11-25 02:30:32 +00001103 if (num_bd < 4) {
1104 ret = -ENODEV;
Florian Fainelli386512d2016-07-12 16:04:35 -07001105 goto free;
Jonas Bonn6a632622010-11-25 02:30:32 +00001106 }
Max Filippovbee7bac2014-01-31 09:41:07 +04001107 priv->num_bd = num_bd;
Jonas Bonn6a632622010-11-25 02:30:32 +00001108 /* num_tx must be a power of two */
1109 priv->num_tx = rounddown_pow_of_two(num_bd >> 1);
Jonas Bonnc527f812010-06-11 02:47:34 +00001110 priv->num_rx = num_bd - priv->num_tx;
1111
Jonas Bonn6a632622010-11-25 02:30:32 +00001112 dev_dbg(&pdev->dev, "ethoc: num_tx: %d num_rx: %d\n",
1113 priv->num_tx, priv->num_rx);
1114
Barry Grussling72aa8e12013-01-27 18:44:36 +00001115 priv->vma = devm_kzalloc(&pdev->dev, num_bd*sizeof(void *), GFP_KERNEL);
Jonas Bonnf8555ad02010-06-11 02:47:35 +00001116 if (!priv->vma) {
1117 ret = -ENOMEM;
Florian Fainelli386512d2016-07-12 16:04:35 -07001118 goto free;
Jonas Bonnf8555ad02010-06-11 02:47:35 +00001119 }
1120
Thierry Redinga1702852009-03-27 00:12:24 -07001121 /* Allow the platform setup code to pass in a MAC address. */
Max Filippova13aff02014-02-04 03:33:10 +04001122 if (pdata) {
Thierry Redinga1702852009-03-27 00:12:24 -07001123 memcpy(netdev->dev_addr, pdata->hwaddr, IFHWADDRLEN);
1124 priv->phy_id = pdata->phy_id;
Jonas Bonne0f42582010-11-25 02:30:25 +00001125 } else {
Barry Grussling72aa8e12013-01-27 18:44:36 +00001126 const uint8_t *mac;
Jonas Bonne0f42582010-11-25 02:30:25 +00001127
1128 mac = of_get_property(pdev->dev.of_node,
1129 "local-mac-address",
1130 NULL);
1131 if (mac)
1132 memcpy(netdev->dev_addr, mac, IFHWADDRLEN);
Tobias Klauser444c5f92015-09-09 11:24:29 +02001133 priv->phy_id = -1;
Thierry Redinga1702852009-03-27 00:12:24 -07001134 }
1135
1136 /* Check that the given MAC address is valid. If it isn't, read the
Barry Grussling72aa8e12013-01-27 18:44:36 +00001137 * current MAC from the controller.
1138 */
Thierry Redinga1702852009-03-27 00:12:24 -07001139 if (!is_valid_ether_addr(netdev->dev_addr))
1140 ethoc_get_mac_address(netdev, netdev->dev_addr);
1141
1142 /* Check the MAC again for validity, if it still isn't choose and
Barry Grussling72aa8e12013-01-27 18:44:36 +00001143 * program a random one.
1144 */
Danny Kukawka939d2252012-02-17 05:43:29 +00001145 if (!is_valid_ether_addr(netdev->dev_addr)) {
Joe Perches7efd26d2012-07-12 19:33:06 +00001146 eth_random_addr(netdev->dev_addr);
Danny Kukawka939d2252012-02-17 05:43:29 +00001147 random_mac = true;
1148 }
Thierry Redinga1702852009-03-27 00:12:24 -07001149
Jiri Pirkoefc61a32013-01-06 03:25:45 +00001150 ethoc_do_set_mac_address(netdev);
Danny Kukawka939d2252012-02-17 05:43:29 +00001151
1152 if (random_mac)
Jiri Pirkoe41b2d72013-01-01 03:30:15 +00001153 netdev->addr_assign_type = NET_ADDR_RANDOM;
Thierry Redinga1702852009-03-27 00:12:24 -07001154
Max Filippova13aff02014-02-04 03:33:10 +04001155 /* Allow the platform setup code to adjust MII management bus clock. */
1156 if (!eth_clkfreq) {
1157 struct clk *clk = devm_clk_get(&pdev->dev, NULL);
1158
1159 if (!IS_ERR(clk)) {
1160 priv->clk = clk;
1161 clk_prepare_enable(clk);
1162 eth_clkfreq = clk_get_rate(clk);
1163 }
1164 }
1165 if (eth_clkfreq) {
1166 u32 clkdiv = MIIMODER_CLKDIV(eth_clkfreq / 2500000 + 1);
1167
1168 if (!clkdiv)
1169 clkdiv = 2;
1170 dev_dbg(&pdev->dev, "setting MII clkdiv to %u\n", clkdiv);
1171 ethoc_write(priv, MIIMODER,
1172 (ethoc_read(priv, MIIMODER) & MIIMODER_NOPRE) |
1173 clkdiv);
1174 }
1175
Thierry Redinga1702852009-03-27 00:12:24 -07001176 /* register MII bus */
1177 priv->mdio = mdiobus_alloc();
1178 if (!priv->mdio) {
1179 ret = -ENOMEM;
Colin Ian Kingbfa49cf2016-06-01 14:16:50 +01001180 goto free2;
Thierry Redinga1702852009-03-27 00:12:24 -07001181 }
1182
1183 priv->mdio->name = "ethoc-mdio";
1184 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "%s-%d",
1185 priv->mdio->name, pdev->id);
1186 priv->mdio->read = ethoc_mdio_read;
1187 priv->mdio->write = ethoc_mdio_write;
Thierry Redinga1702852009-03-27 00:12:24 -07001188 priv->mdio->priv = priv;
1189
Thierry Redinga1702852009-03-27 00:12:24 -07001190 ret = mdiobus_register(priv->mdio);
1191 if (ret) {
1192 dev_err(&netdev->dev, "failed to register MDIO bus\n");
Colin Ian Kingbfa49cf2016-06-01 14:16:50 +01001193 goto free2;
Thierry Redinga1702852009-03-27 00:12:24 -07001194 }
1195
1196 ret = ethoc_mdio_probe(netdev);
1197 if (ret) {
1198 dev_err(&netdev->dev, "failed to probe MDIO bus\n");
1199 goto error;
1200 }
1201
Thierry Redinga1702852009-03-27 00:12:24 -07001202 /* setup the net_device structure */
1203 netdev->netdev_ops = &ethoc_netdev_ops;
1204 netdev->watchdog_timeo = ETHOC_TIMEOUT;
1205 netdev->features |= 0;
Max Filippovfba91102014-01-31 09:41:04 +04001206 netdev->ethtool_ops = &ethoc_ethtool_ops;
Thierry Redinga1702852009-03-27 00:12:24 -07001207
1208 /* setup NAPI */
Thierry Redinga1702852009-03-27 00:12:24 -07001209 netif_napi_add(netdev, &priv->napi, ethoc_poll, 64);
1210
Thierry Redinga1702852009-03-27 00:12:24 -07001211 spin_lock_init(&priv->lock);
1212
1213 ret = register_netdev(netdev);
1214 if (ret < 0) {
1215 dev_err(&netdev->dev, "failed to register interface\n");
Thomas Chouee02a4e2010-05-23 16:44:02 +00001216 goto error2;
Thierry Redinga1702852009-03-27 00:12:24 -07001217 }
1218
1219 goto out;
1220
Thomas Chouee02a4e2010-05-23 16:44:02 +00001221error2:
1222 netif_napi_del(&priv->napi);
Thierry Redinga1702852009-03-27 00:12:24 -07001223error:
1224 mdiobus_unregister(priv->mdio);
Thierry Redinga1702852009-03-27 00:12:24 -07001225 mdiobus_free(priv->mdio);
Colin Ian Kingbfa49cf2016-06-01 14:16:50 +01001226free2:
Max Filippova13aff02014-02-04 03:33:10 +04001227 if (priv->clk)
1228 clk_disable_unprepare(priv->clk);
Colin Ian Kingbfa49cf2016-06-01 14:16:50 +01001229free:
Thierry Redinga1702852009-03-27 00:12:24 -07001230 free_netdev(netdev);
1231out:
1232 return ret;
1233}
1234
1235/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00001236 * ethoc_remove - shutdown OpenCores ethernet MAC
Thierry Redinga1702852009-03-27 00:12:24 -07001237 * @pdev: platform device
1238 */
Bill Pembertona0a4efe2012-12-03 09:24:09 -05001239static int ethoc_remove(struct platform_device *pdev)
Thierry Redinga1702852009-03-27 00:12:24 -07001240{
1241 struct net_device *netdev = platform_get_drvdata(pdev);
1242 struct ethoc *priv = netdev_priv(netdev);
1243
Thierry Redinga1702852009-03-27 00:12:24 -07001244 if (netdev) {
Thomas Chouee02a4e2010-05-23 16:44:02 +00001245 netif_napi_del(&priv->napi);
Philippe Reynes11331fc2016-07-15 09:59:11 +02001246 phy_disconnect(netdev->phydev);
Thierry Redinga1702852009-03-27 00:12:24 -07001247
1248 if (priv->mdio) {
1249 mdiobus_unregister(priv->mdio);
Thierry Redinga1702852009-03-27 00:12:24 -07001250 mdiobus_free(priv->mdio);
1251 }
Max Filippova13aff02014-02-04 03:33:10 +04001252 if (priv->clk)
1253 clk_disable_unprepare(priv->clk);
Thierry Redinga1702852009-03-27 00:12:24 -07001254 unregister_netdev(netdev);
1255 free_netdev(netdev);
1256 }
1257
1258 return 0;
1259}
1260
1261#ifdef CONFIG_PM
1262static int ethoc_suspend(struct platform_device *pdev, pm_message_t state)
1263{
1264 return -ENOSYS;
1265}
1266
1267static int ethoc_resume(struct platform_device *pdev)
1268{
1269 return -ENOSYS;
1270}
1271#else
1272# define ethoc_suspend NULL
1273# define ethoc_resume NULL
1274#endif
1275
Fabian Frederickfa2b1832015-03-17 19:37:35 +01001276static const struct of_device_id ethoc_match[] = {
Grant Likelyc9e358d2011-01-21 09:24:48 -07001277 { .compatible = "opencores,ethoc", },
Jonas Bonne0f42582010-11-25 02:30:25 +00001278 {},
1279};
1280MODULE_DEVICE_TABLE(of, ethoc_match);
Jonas Bonne0f42582010-11-25 02:30:25 +00001281
Thierry Redinga1702852009-03-27 00:12:24 -07001282static struct platform_driver ethoc_driver = {
1283 .probe = ethoc_probe,
Bill Pembertona0a4efe2012-12-03 09:24:09 -05001284 .remove = ethoc_remove,
Thierry Redinga1702852009-03-27 00:12:24 -07001285 .suspend = ethoc_suspend,
1286 .resume = ethoc_resume,
1287 .driver = {
1288 .name = "ethoc",
Jonas Bonne0f42582010-11-25 02:30:25 +00001289 .of_match_table = ethoc_match,
Thierry Redinga1702852009-03-27 00:12:24 -07001290 },
1291};
1292
Axel Lindb62f682011-11-27 16:44:17 +00001293module_platform_driver(ethoc_driver);
Thierry Redinga1702852009-03-27 00:12:24 -07001294
1295MODULE_AUTHOR("Thierry Reding <thierry.reding@avionic-design.de>");
1296MODULE_DESCRIPTION("OpenCores Ethernet MAC driver");
1297MODULE_LICENSE("GPL v2");
1298