Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Shared support code for AMD K8 northbridges and derivates. |
| 3 | * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2. |
| 4 | */ |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 5 | #include <linux/types.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 6 | #include <linux/slab.h> |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 7 | #include <linux/init.h> |
| 8 | #include <linux/errno.h> |
| 9 | #include <linux/module.h> |
| 10 | #include <linux/spinlock.h> |
Andreas Herrmann | 23ac4ae | 2010-09-17 18:03:43 +0200 | [diff] [blame] | 11 | #include <asm/amd_nb.h> |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 12 | |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 13 | static u32 *flush_words; |
| 14 | |
Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 15 | const struct pci_device_id amd_nb_misc_ids[] = { |
Joerg Roedel | cf16970 | 2008-09-02 13:13:40 +0200 | [diff] [blame] | 16 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) }, |
| 17 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) }, |
Borislav Petkov | cb29325 | 2011-01-19 18:22:11 +0100 | [diff] [blame] | 18 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F3) }, |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 19 | {} |
| 20 | }; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 21 | EXPORT_SYMBOL(amd_nb_misc_ids); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 22 | |
Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 23 | static struct pci_device_id amd_nb_link_ids[] = { |
Borislav Petkov | cb6c852 | 2011-03-30 20:34:47 +0200 | [diff] [blame] | 24 | { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_F4) }, |
Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 25 | {} |
| 26 | }; |
| 27 | |
Jan Beulich | 24d9b70 | 2011-01-10 16:20:23 +0000 | [diff] [blame] | 28 | const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = { |
| 29 | { 0x00, 0x18, 0x20 }, |
| 30 | { 0xff, 0x00, 0x20 }, |
| 31 | { 0xfe, 0x00, 0x20 }, |
| 32 | { } |
| 33 | }; |
| 34 | |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 35 | struct amd_northbridge_info amd_northbridges; |
| 36 | EXPORT_SYMBOL(amd_northbridges); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 37 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 38 | static struct pci_dev *next_northbridge(struct pci_dev *dev, |
Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 39 | const struct pci_device_id *ids) |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 40 | { |
| 41 | do { |
| 42 | dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev); |
| 43 | if (!dev) |
| 44 | break; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 45 | } while (!pci_match_id(ids, dev)); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 46 | return dev; |
| 47 | } |
| 48 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 49 | int amd_cache_northbridges(void) |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 50 | { |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 51 | u16 i = 0; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 52 | struct amd_northbridge *nb; |
Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 53 | struct pci_dev *misc, *link; |
Ben Collins | 3c6df2a | 2007-05-23 13:57:43 -0700 | [diff] [blame] | 54 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 55 | if (amd_nb_num()) |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 56 | return 0; |
| 57 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 58 | misc = NULL; |
| 59 | while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL) |
| 60 | i++; |
| 61 | |
| 62 | if (i == 0) |
| 63 | return 0; |
| 64 | |
| 65 | nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL); |
| 66 | if (!nb) |
| 67 | return -ENOMEM; |
| 68 | |
| 69 | amd_northbridges.nb = nb; |
| 70 | amd_northbridges.num = i; |
| 71 | |
Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 72 | link = misc = NULL; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 73 | for (i = 0; i != amd_nb_num(); i++) { |
| 74 | node_to_amd_nb(i)->misc = misc = |
| 75 | next_northbridge(misc, amd_nb_misc_ids); |
Hans Rosenfeld | 41b2610 | 2011-01-24 16:05:42 +0100 | [diff] [blame] | 76 | node_to_amd_nb(i)->link = link = |
| 77 | next_northbridge(link, amd_nb_link_ids); |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 78 | } |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 79 | |
Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 80 | /* some CPU families (e.g. family 0x11) do not support GART */ |
Andreas Herrmann | 5c80cc7 | 2010-09-30 14:43:16 +0200 | [diff] [blame] | 81 | if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 || |
| 82 | boot_cpu_data.x86 == 0x15) |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 83 | amd_northbridges.flags |= AMD_NB_GART; |
Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 84 | |
Hans Rosenfeld | f658bcf | 2010-10-29 17:14:32 +0200 | [diff] [blame] | 85 | /* |
| 86 | * Some CPU families support L3 Cache Index Disable. There are some |
| 87 | * limitations because of E382 and E388 on family 0x10. |
| 88 | */ |
| 89 | if (boot_cpu_data.x86 == 0x10 && |
| 90 | boot_cpu_data.x86_model >= 0x8 && |
| 91 | (boot_cpu_data.x86_model > 0x9 || |
| 92 | boot_cpu_data.x86_mask >= 0x1)) |
| 93 | amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE; |
| 94 | |
Hans Rosenfeld | b453de0 | 2011-01-24 16:05:41 +0100 | [diff] [blame] | 95 | if (boot_cpu_data.x86 == 0x15) |
| 96 | amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE; |
| 97 | |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 98 | /* L3 cache partitioning is supported on family 0x15 */ |
| 99 | if (boot_cpu_data.x86 == 0x15) |
| 100 | amd_northbridges.flags |= AMD_NB_L3_PARTITIONING; |
| 101 | |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 102 | return 0; |
| 103 | } |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 104 | EXPORT_SYMBOL_GPL(amd_cache_northbridges); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 105 | |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 106 | /* |
| 107 | * Ignores subdevice/subvendor but as far as I can figure out |
| 108 | * they're useless anyways |
| 109 | */ |
| 110 | bool __init early_is_amd_nb(u32 device) |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 111 | { |
Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 112 | const struct pci_device_id *id; |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 113 | u32 vendor = device & 0xffff; |
Jan Beulich | 691269f | 2011-02-09 08:26:53 +0000 | [diff] [blame] | 114 | |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 115 | device >>= 16; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 116 | for (id = amd_nb_misc_ids; id->vendor; id++) |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 117 | if (vendor == id->vendor && device == id->device) |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 118 | return true; |
| 119 | return false; |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 120 | } |
| 121 | |
Bjorn Helgaas | 24d25db | 2012-01-05 14:27:19 -0700 | [diff] [blame] | 122 | struct resource *amd_get_mmconfig_range(struct resource *res) |
| 123 | { |
| 124 | u32 address; |
| 125 | u64 base, msr; |
| 126 | unsigned segn_busn_bits; |
| 127 | |
| 128 | if (boot_cpu_data.x86_vendor != X86_VENDOR_AMD) |
| 129 | return NULL; |
| 130 | |
| 131 | /* assume all cpus from fam10h have mmconfig */ |
| 132 | if (boot_cpu_data.x86 < 0x10) |
| 133 | return NULL; |
| 134 | |
| 135 | address = MSR_FAM10H_MMIO_CONF_BASE; |
| 136 | rdmsrl(address, msr); |
| 137 | |
| 138 | /* mmconfig is not enabled */ |
| 139 | if (!(msr & FAM10H_MMIO_CONF_ENABLE)) |
| 140 | return NULL; |
| 141 | |
| 142 | base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT); |
| 143 | |
| 144 | segn_busn_bits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) & |
| 145 | FAM10H_MMIO_CONF_BUSRANGE_MASK; |
| 146 | |
| 147 | res->flags = IORESOURCE_MEM; |
| 148 | res->start = base; |
| 149 | res->end = base + (1ULL<<(segn_busn_bits + 20)) - 1; |
| 150 | return res; |
| 151 | } |
| 152 | |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 153 | int amd_get_subcaches(int cpu) |
| 154 | { |
| 155 | struct pci_dev *link = node_to_amd_nb(amd_get_nb_id(cpu))->link; |
| 156 | unsigned int mask; |
Kevin Winchester | 141168c | 2011-12-20 20:52:22 -0400 | [diff] [blame] | 157 | int cuid; |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 158 | |
| 159 | if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING)) |
| 160 | return 0; |
| 161 | |
| 162 | pci_read_config_dword(link, 0x1d4, &mask); |
| 163 | |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 164 | cuid = cpu_data(cpu).compute_unit_id; |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 165 | return (mask >> (4 * cuid)) & 0xf; |
| 166 | } |
| 167 | |
| 168 | int amd_set_subcaches(int cpu, int mask) |
| 169 | { |
| 170 | static unsigned int reset, ban; |
| 171 | struct amd_northbridge *nb = node_to_amd_nb(amd_get_nb_id(cpu)); |
| 172 | unsigned int reg; |
Kevin Winchester | 141168c | 2011-12-20 20:52:22 -0400 | [diff] [blame] | 173 | int cuid; |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 174 | |
| 175 | if (!amd_nb_has_feature(AMD_NB_L3_PARTITIONING) || mask > 0xf) |
| 176 | return -EINVAL; |
| 177 | |
| 178 | /* if necessary, collect reset state of L3 partitioning and BAN mode */ |
| 179 | if (reset == 0) { |
| 180 | pci_read_config_dword(nb->link, 0x1d4, &reset); |
| 181 | pci_read_config_dword(nb->misc, 0x1b8, &ban); |
| 182 | ban &= 0x180000; |
| 183 | } |
| 184 | |
| 185 | /* deactivate BAN mode if any subcaches are to be disabled */ |
| 186 | if (mask != 0xf) { |
| 187 | pci_read_config_dword(nb->misc, 0x1b8, ®); |
| 188 | pci_write_config_dword(nb->misc, 0x1b8, reg & ~0x180000); |
| 189 | } |
| 190 | |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 191 | cuid = cpu_data(cpu).compute_unit_id; |
Hans Rosenfeld | cabb5bd | 2011-02-07 18:10:39 +0100 | [diff] [blame] | 192 | mask <<= 4 * cuid; |
| 193 | mask |= (0xf ^ (1 << cuid)) << 26; |
| 194 | |
| 195 | pci_write_config_dword(nb->link, 0x1d4, mask); |
| 196 | |
| 197 | /* reset BAN mode if L3 partitioning returned to reset state */ |
| 198 | pci_read_config_dword(nb->link, 0x1d4, ®); |
| 199 | if (reg == reset) { |
| 200 | pci_read_config_dword(nb->misc, 0x1b8, ®); |
| 201 | reg &= ~0x180000; |
| 202 | pci_write_config_dword(nb->misc, 0x1b8, reg | ban); |
| 203 | } |
| 204 | |
| 205 | return 0; |
| 206 | } |
| 207 | |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 208 | static int amd_cache_gart(void) |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 209 | { |
Borislav Petkov | 84fd1d3 | 2011-03-03 12:59:32 +0100 | [diff] [blame] | 210 | u16 i; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 211 | |
| 212 | if (!amd_nb_has_feature(AMD_NB_GART)) |
| 213 | return 0; |
| 214 | |
| 215 | flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL); |
| 216 | if (!flush_words) { |
| 217 | amd_northbridges.flags &= ~AMD_NB_GART; |
| 218 | return -ENOMEM; |
| 219 | } |
| 220 | |
| 221 | for (i = 0; i != amd_nb_num(); i++) |
| 222 | pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c, |
| 223 | &flush_words[i]); |
| 224 | |
| 225 | return 0; |
| 226 | } |
| 227 | |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 228 | void amd_flush_garts(void) |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 229 | { |
| 230 | int flushed, i; |
| 231 | unsigned long flags; |
| 232 | static DEFINE_SPINLOCK(gart_lock); |
| 233 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 234 | if (!amd_nb_has_feature(AMD_NB_GART)) |
Andreas Herrmann | 900f9ac | 2010-09-17 18:02:54 +0200 | [diff] [blame] | 235 | return; |
| 236 | |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 237 | /* Avoid races between AGP and IOMMU. In theory it's not needed |
| 238 | but I'm not sure if the hardware won't lose flush requests |
| 239 | when another is pending. This whole thing is so expensive anyways |
| 240 | that it doesn't matter to serialize more. -AK */ |
| 241 | spin_lock_irqsave(&gart_lock, flags); |
| 242 | flushed = 0; |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 243 | for (i = 0; i < amd_nb_num(); i++) { |
| 244 | pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c, |
| 245 | flush_words[i] | 1); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 246 | flushed++; |
| 247 | } |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 248 | for (i = 0; i < amd_nb_num(); i++) { |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 249 | u32 w; |
| 250 | /* Make sure the hardware actually executed the flush*/ |
| 251 | for (;;) { |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 252 | pci_read_config_dword(node_to_amd_nb(i)->misc, |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 253 | 0x9c, &w); |
| 254 | if (!(w & 1)) |
| 255 | break; |
| 256 | cpu_relax(); |
| 257 | } |
| 258 | } |
| 259 | spin_unlock_irqrestore(&gart_lock, flags); |
| 260 | if (!flushed) |
| 261 | printk("nothing to flush?\n"); |
| 262 | } |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 263 | EXPORT_SYMBOL_GPL(amd_flush_garts); |
Andi Kleen | a32073b | 2006-06-26 13:56:40 +0200 | [diff] [blame] | 264 | |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 265 | static __init int init_amd_nbs(void) |
Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 266 | { |
| 267 | int err = 0; |
| 268 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 269 | err = amd_cache_northbridges(); |
Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 270 | |
| 271 | if (err < 0) |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 272 | printk(KERN_NOTICE "AMD NB: Cannot enumerate AMD northbridges.\n"); |
Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 273 | |
Hans Rosenfeld | 9653a5c | 2010-10-29 17:14:31 +0200 | [diff] [blame] | 274 | if (amd_cache_gart() < 0) |
| 275 | printk(KERN_NOTICE "AMD NB: Cannot initialize GART flush words, " |
| 276 | "GART support disabled.\n"); |
| 277 | |
Borislav Petkov | 0e152cd | 2010-03-12 15:43:03 +0100 | [diff] [blame] | 278 | return err; |
| 279 | } |
| 280 | |
| 281 | /* This has to go after the PCI subsystem */ |
Hans Rosenfeld | eec1d4f | 2010-10-29 17:14:30 +0200 | [diff] [blame] | 282 | fs_initcall(init_amd_nbs); |