blob: 2546bddbab935a4e3e1ea1d6b1b6db06aadd9aac [file] [log] [blame]
Thomas Gleixner9952f692019-05-28 10:10:04 -07001// SPDX-License-Identifier: GPL-2.0-only
Danny Huang25cd5a32012-11-15 15:42:33 +08002/*
Peter De Schrijver783c8f42014-06-12 18:36:37 +03003 * Copyright (c) 2012-2014, NVIDIA CORPORATION. All rights reserved.
Danny Huang25cd5a32012-11-15 15:42:33 +08004 */
5
Danny Huang25cd5a32012-11-15 15:42:33 +08006#include <linux/bug.h>
Peter De Schrijver783c8f42014-06-12 18:36:37 +03007#include <linux/device.h>
Thierry Redinga0524ac2014-07-11 09:44:49 +02008#include <linux/kernel.h>
Danny Huang25cd5a32012-11-15 15:42:33 +08009
Peter De Schrijver35874f32014-06-12 18:36:36 +030010#include <soc/tegra/fuse.h>
11
Danny Huang25cd5a32012-11-15 15:42:33 +080012#include "fuse.h"
13
14#define CPU_SPEEDO_LSBIT 20
15#define CPU_SPEEDO_MSBIT 29
16#define CPU_SPEEDO_REDUND_LSBIT 30
17#define CPU_SPEEDO_REDUND_MSBIT 39
18#define CPU_SPEEDO_REDUND_OFFS (CPU_SPEEDO_REDUND_MSBIT - CPU_SPEEDO_MSBIT)
19
Thierry Reding03b3f4c2015-03-23 14:44:08 +010020#define SOC_SPEEDO_LSBIT 40
21#define SOC_SPEEDO_MSBIT 47
22#define SOC_SPEEDO_REDUND_LSBIT 48
23#define SOC_SPEEDO_REDUND_MSBIT 55
24#define SOC_SPEEDO_REDUND_OFFS (SOC_SPEEDO_REDUND_MSBIT - SOC_SPEEDO_MSBIT)
Danny Huang25cd5a32012-11-15 15:42:33 +080025
26#define SPEEDO_MULT 4
27
28#define PROCESS_CORNERS_NUM 4
29
30#define SPEEDO_ID_SELECT_0(rev) ((rev) <= 2)
31#define SPEEDO_ID_SELECT_1(sku) \
32 (((sku) != 20) && ((sku) != 23) && ((sku) != 24) && \
33 ((sku) != 27) && ((sku) != 28))
34
35enum {
36 SPEEDO_ID_0,
37 SPEEDO_ID_1,
38 SPEEDO_ID_2,
39 SPEEDO_ID_COUNT,
40};
41
Peter De Schrijver783c8f42014-06-12 18:36:37 +030042static const u32 __initconst cpu_process_speedos[][PROCESS_CORNERS_NUM] = {
Danny Huang25cd5a32012-11-15 15:42:33 +080043 {315, 366, 420, UINT_MAX},
44 {303, 368, 419, UINT_MAX},
45 {316, 331, 383, UINT_MAX},
46};
47
Thierry Reding03b3f4c2015-03-23 14:44:08 +010048static const u32 __initconst soc_process_speedos[][PROCESS_CORNERS_NUM] = {
Danny Huang25cd5a32012-11-15 15:42:33 +080049 {165, 195, 224, UINT_MAX},
50 {165, 195, 224, UINT_MAX},
51 {165, 195, 224, UINT_MAX},
52};
53
Peter De Schrijver783c8f42014-06-12 18:36:37 +030054void __init tegra20_init_speedo_data(struct tegra_sku_info *sku_info)
Danny Huang25cd5a32012-11-15 15:42:33 +080055{
56 u32 reg;
57 u32 val;
58 int i;
59
60 BUILD_BUG_ON(ARRAY_SIZE(cpu_process_speedos) != SPEEDO_ID_COUNT);
Thierry Reding03b3f4c2015-03-23 14:44:08 +010061 BUILD_BUG_ON(ARRAY_SIZE(soc_process_speedos) != SPEEDO_ID_COUNT);
Danny Huang25cd5a32012-11-15 15:42:33 +080062
Peter De Schrijver783c8f42014-06-12 18:36:37 +030063 if (SPEEDO_ID_SELECT_0(sku_info->revision))
64 sku_info->soc_speedo_id = SPEEDO_ID_0;
65 else if (SPEEDO_ID_SELECT_1(sku_info->sku_id))
66 sku_info->soc_speedo_id = SPEEDO_ID_1;
Danny Huang25cd5a32012-11-15 15:42:33 +080067 else
Peter De Schrijver783c8f42014-06-12 18:36:37 +030068 sku_info->soc_speedo_id = SPEEDO_ID_2;
Danny Huang25cd5a32012-11-15 15:42:33 +080069
70 val = 0;
71 for (i = CPU_SPEEDO_MSBIT; i >= CPU_SPEEDO_LSBIT; i--) {
Thierry Reding7e939de2015-04-29 16:54:04 +020072 reg = tegra_fuse_read_spare(i) |
73 tegra_fuse_read_spare(i + CPU_SPEEDO_REDUND_OFFS);
Danny Huang25cd5a32012-11-15 15:42:33 +080074 val = (val << 1) | (reg & 0x1);
75 }
76 val = val * SPEEDO_MULT;
Peter De Schrijver783c8f42014-06-12 18:36:37 +030077 pr_debug("Tegra CPU speedo value %u\n", val);
Danny Huang25cd5a32012-11-15 15:42:33 +080078
79 for (i = 0; i < (PROCESS_CORNERS_NUM - 1); i++) {
Peter De Schrijver783c8f42014-06-12 18:36:37 +030080 if (val <= cpu_process_speedos[sku_info->soc_speedo_id][i])
Danny Huang25cd5a32012-11-15 15:42:33 +080081 break;
82 }
Peter De Schrijver783c8f42014-06-12 18:36:37 +030083 sku_info->cpu_process_id = i;
Danny Huang25cd5a32012-11-15 15:42:33 +080084
85 val = 0;
Thierry Reding03b3f4c2015-03-23 14:44:08 +010086 for (i = SOC_SPEEDO_MSBIT; i >= SOC_SPEEDO_LSBIT; i--) {
Thierry Reding7e939de2015-04-29 16:54:04 +020087 reg = tegra_fuse_read_spare(i) |
Thierry Reding03b3f4c2015-03-23 14:44:08 +010088 tegra_fuse_read_spare(i + SOC_SPEEDO_REDUND_OFFS);
Danny Huang25cd5a32012-11-15 15:42:33 +080089 val = (val << 1) | (reg & 0x1);
90 }
91 val = val * SPEEDO_MULT;
Peter De Schrijver783c8f42014-06-12 18:36:37 +030092 pr_debug("Core speedo value %u\n", val);
Danny Huang25cd5a32012-11-15 15:42:33 +080093
94 for (i = 0; i < (PROCESS_CORNERS_NUM - 1); i++) {
Thierry Reding03b3f4c2015-03-23 14:44:08 +010095 if (val <= soc_process_speedos[sku_info->soc_speedo_id][i])
Danny Huang25cd5a32012-11-15 15:42:33 +080096 break;
97 }
Thierry Reding03b3f4c2015-03-23 14:44:08 +010098 sku_info->soc_process_id = i;
Danny Huang25cd5a32012-11-15 15:42:33 +080099}