blob: e583de9e31dbefa27d4eecfb6b0fe98d692e16b6 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020026
27#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060028
29#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
30
31struct omap_crtc {
32 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060033
Rob Clarkbb5c2d92012-01-16 12:51:16 -060034 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060035 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060036
Rob Clarkf5f94542012-12-04 13:59:12 -060037 struct omap_video_timings timings;
Rob Clarkf5f94542012-12-04 13:59:12 -060038
Laurent Pincharta42133a2015-01-17 19:09:26 +020039 struct omap_drm_irq vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -060040 struct omap_drm_irq error_irq;
41
Tomi Valkeinena36af732015-02-26 15:20:24 +020042 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030043
44 bool pending;
45 wait_queue_head_t pending_wait;
Rob Clarkcd5351f2011-11-12 12:09:40 -060046};
47
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020048/* -----------------------------------------------------------------------------
49 * Helper Functions
50 */
51
Archit Taneja0d8f3712013-03-26 19:15:19 +053052uint32_t pipe2vbl(struct drm_crtc *crtc)
53{
54 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
55
56 return dispc_mgr_get_vsync_irq(omap_crtc->channel);
57}
58
Laurent Pinchart4029755e2015-05-28 02:34:05 +030059struct omap_video_timings *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020060{
61 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
62 return &omap_crtc->timings;
63}
64
65enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
66{
67 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
68 return omap_crtc->channel;
69}
70
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030071int omap_crtc_wait_pending(struct drm_crtc *crtc)
72{
73 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
74
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020075 /*
76 * Timeout is set to a "sufficiently" high value, which should cover
77 * a single frame refresh even on slower displays.
78 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030079 return wait_event_timeout(omap_crtc->pending_wait,
80 !omap_crtc->pending,
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020081 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030082}
83
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020084/* -----------------------------------------------------------------------------
85 * DSS Manager Functions
86 */
87
Rob Clarkf5f94542012-12-04 13:59:12 -060088/*
89 * Manager-ops, callbacks from output when they need to configure
90 * the upstream part of the video pipe.
91 *
92 * Most of these we can ignore until we add support for command-mode
93 * panels.. for video-mode the crtc-helpers already do an adequate
94 * job of sequencing the setup of the video pipe in the proper order
95 */
96
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +030097/* ovl-mgr-id -> crtc */
98static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +030099static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300100
Rob Clarkf5f94542012-12-04 13:59:12 -0600101/* we can probably ignore these until we support command-mode panels: */
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200102static int omap_crtc_dss_connect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300103 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300104{
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300105 if (omap_crtc_output[mgr->id])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300106 return -EINVAL;
107
Tomi Valkeinen7b9cb5e2015-11-04 15:11:25 +0200108 if ((dispc_mgr_get_supported_outputs(mgr->id) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300109 return -EINVAL;
110
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300111 omap_crtc_output[mgr->id] = dst;
112
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300113 dst->manager = mgr;
114 mgr->output = dst;
115
116 return 0;
117}
118
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200119static void omap_crtc_dss_disconnect(struct omap_overlay_manager *mgr,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300120 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300121{
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300122 omap_crtc_output[mgr->id] = NULL;
123
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300124 mgr->output->manager = NULL;
125 mgr->output = NULL;
126}
127
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200128static void omap_crtc_dss_start_update(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600129{
130}
131
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300132/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200133static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
134{
135 struct drm_device *dev = crtc->dev;
136 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
137 enum omap_channel channel = omap_crtc->channel;
138 struct omap_irq_wait *wait;
139 u32 framedone_irq, vsync_irq;
140 int ret;
141
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300142 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200143 dispc_mgr_enable(channel, enable);
144 return;
145 }
146
Laurent Pinchart8472b572015-01-15 00:45:17 +0200147 if (dispc_mgr_is_enabled(channel) == enable)
148 return;
149
Tomi Valkeinenef422282015-02-26 15:20:25 +0200150 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
151 /*
152 * Digit output produces some sync lost interrupts during the
153 * first frame when enabling, so we need to ignore those.
154 */
155 omap_crtc->ignore_digit_sync_lost = true;
156 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200157
158 framedone_irq = dispc_mgr_get_framedone_irq(channel);
159 vsync_irq = dispc_mgr_get_vsync_irq(channel);
160
161 if (enable) {
162 wait = omap_irq_wait_init(dev, vsync_irq, 1);
163 } else {
164 /*
165 * When we disable the digit output, we need to wait for
166 * FRAMEDONE to know that DISPC has finished with the output.
167 *
168 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
169 * that case we need to use vsync interrupt, and wait for both
170 * even and odd frames.
171 */
172
173 if (framedone_irq)
174 wait = omap_irq_wait_init(dev, framedone_irq, 1);
175 else
176 wait = omap_irq_wait_init(dev, vsync_irq, 2);
177 }
178
179 dispc_mgr_enable(channel, enable);
180
181 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
182 if (ret) {
183 dev_err(dev->dev, "%s: timeout waiting for %s\n",
184 omap_crtc->name, enable ? "enable" : "disable");
185 }
186
Tomi Valkeinenef422282015-02-26 15:20:25 +0200187 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
188 omap_crtc->ignore_digit_sync_lost = false;
189 /* make sure the irq handler sees the value above */
190 mb();
191 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200192}
193
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300194
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200195static int omap_crtc_dss_enable(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600196{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300197 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Laurent Pinchartdee82602015-03-06 19:00:18 +0200198 struct omap_overlay_manager_info info;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300199
Laurent Pinchartdee82602015-03-06 19:00:18 +0200200 memset(&info, 0, sizeof(info));
201 info.default_color = 0x00000000;
202 info.trans_key = 0x00000000;
203 info.trans_key_type = OMAP_DSS_COLOR_KEY_GFX_DST;
204 info.trans_enabled = false;
205
206 dispc_mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300207 dispc_mgr_set_timings(omap_crtc->channel,
208 &omap_crtc->timings);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200209 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300210
Rob Clarkf5f94542012-12-04 13:59:12 -0600211 return 0;
212}
213
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200214static void omap_crtc_dss_disable(struct omap_overlay_manager *mgr)
Rob Clarkf5f94542012-12-04 13:59:12 -0600215{
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300216 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
217
Laurent Pinchart8472b572015-01-15 00:45:17 +0200218 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600219}
220
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200221static void omap_crtc_dss_set_timings(struct omap_overlay_manager *mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600222 const struct omap_video_timings *timings)
223{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300224 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600225 DBG("%s", omap_crtc->name);
226 omap_crtc->timings = *timings;
Rob Clarkf5f94542012-12-04 13:59:12 -0600227}
228
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200229static void omap_crtc_dss_set_lcd_config(struct omap_overlay_manager *mgr,
Rob Clarkf5f94542012-12-04 13:59:12 -0600230 const struct dss_lcd_mgr_config *config)
231{
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300232 struct omap_crtc *omap_crtc = omap_crtcs[mgr->id];
Rob Clarkf5f94542012-12-04 13:59:12 -0600233 DBG("%s", omap_crtc->name);
234 dispc_mgr_set_lcd_config(omap_crtc->channel, config);
235}
236
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200237static int omap_crtc_dss_register_framedone(
Rob Clarkf5f94542012-12-04 13:59:12 -0600238 struct omap_overlay_manager *mgr,
239 void (*handler)(void *), void *data)
240{
241 return 0;
242}
243
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200244static void omap_crtc_dss_unregister_framedone(
Rob Clarkf5f94542012-12-04 13:59:12 -0600245 struct omap_overlay_manager *mgr,
246 void (*handler)(void *), void *data)
247{
248}
249
250static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200251 .connect = omap_crtc_dss_connect,
252 .disconnect = omap_crtc_dss_disconnect,
253 .start_update = omap_crtc_dss_start_update,
254 .enable = omap_crtc_dss_enable,
255 .disable = omap_crtc_dss_disable,
256 .set_timings = omap_crtc_dss_set_timings,
257 .set_lcd_config = omap_crtc_dss_set_lcd_config,
258 .register_framedone_handler = omap_crtc_dss_register_framedone,
259 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600260};
261
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200262/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200263 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200264 */
265
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200266static void omap_crtc_complete_page_flip(struct drm_crtc *crtc)
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200267{
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200268 struct drm_pending_vblank_event *event;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200269 struct drm_device *dev = crtc->dev;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200270 unsigned long flags;
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200271
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300272 event = crtc->state->event;
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200273
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300274 if (!event)
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200275 return;
276
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300277 spin_lock_irqsave(&dev->event_lock, flags);
Laurent Pinchartc397cfd2015-01-25 22:42:30 +0200278
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300279 list_del(&event->base.link);
280
281 /*
282 * Queue the event for delivery if it's still linked to a file
283 * handle, otherwise just destroy it.
284 */
285 if (event->base.file_priv)
286 drm_crtc_send_vblank_event(crtc, event);
287 else
288 event->base.destroy(&event->base);
289
290 spin_unlock_irqrestore(&dev->event_lock, flags);
Laurent Pinchart15d02e92015-01-25 22:42:30 +0200291}
292
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200293static void omap_crtc_error_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
294{
295 struct omap_crtc *omap_crtc =
296 container_of(irq, struct omap_crtc, error_irq);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200297
298 if (omap_crtc->ignore_digit_sync_lost) {
299 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
300 if (!irqstatus)
301 return;
302 }
303
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200304 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200305}
306
Laurent Pincharta42133a2015-01-17 19:09:26 +0200307static void omap_crtc_vblank_irq(struct omap_drm_irq *irq, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200308{
309 struct omap_crtc *omap_crtc =
Laurent Pincharta42133a2015-01-17 19:09:26 +0200310 container_of(irq, struct omap_crtc, vblank_irq);
311 struct drm_device *dev = omap_crtc->base.dev;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200312
Laurent Pincharta42133a2015-01-17 19:09:26 +0200313 if (dispc_mgr_go_busy(omap_crtc->channel))
314 return;
315
316 DBG("%s: apply done", omap_crtc->name);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300317
Laurent Pincharta42133a2015-01-17 19:09:26 +0200318 __omap_irq_unregister(dev, &omap_crtc->vblank_irq);
319
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300320 rmb();
321 WARN_ON(!omap_crtc->pending);
322 omap_crtc->pending = false;
323 wmb();
324
325 /* wake up userspace */
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200326 omap_crtc_complete_page_flip(&omap_crtc->base);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200327
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300328 /* wake up omap_atomic_complete */
329 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200330}
331
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200332/* -----------------------------------------------------------------------------
333 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600334 */
335
Rob Clarkcd5351f2011-11-12 12:09:40 -0600336static void omap_crtc_destroy(struct drm_crtc *crtc)
337{
338 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600339
340 DBG("%s", omap_crtc->name);
341
Laurent Pincharta42133a2015-01-17 19:09:26 +0200342 WARN_ON(omap_crtc->vblank_irq.registered);
Rob Clarkf5f94542012-12-04 13:59:12 -0600343 omap_irq_unregister(crtc->dev, &omap_crtc->error_irq);
344
Rob Clarkcd5351f2011-11-12 12:09:40 -0600345 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600346
Rob Clarkcd5351f2011-11-12 12:09:40 -0600347 kfree(omap_crtc);
348}
349
Rob Clarkcd5351f2011-11-12 12:09:40 -0600350static bool omap_crtc_mode_fixup(struct drm_crtc *crtc,
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200351 const struct drm_display_mode *mode,
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600352 struct drm_display_mode *adjusted_mode)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600353{
Rob Clarkcd5351f2011-11-12 12:09:40 -0600354 return true;
355}
356
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200357static void omap_crtc_enable(struct drm_crtc *crtc)
358{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200359 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200360
361 DBG("%s", omap_crtc->name);
362
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300363 rmb();
364 WARN_ON(omap_crtc->pending);
365 omap_crtc->pending = true;
366 wmb();
367
368 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
369
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200370 drm_crtc_vblank_on(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200371}
372
373static void omap_crtc_disable(struct drm_crtc *crtc)
374{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200375 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200376
377 DBG("%s", omap_crtc->name);
378
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200379 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200380}
381
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200382static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600383{
384 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200385 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600386
387 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200388 omap_crtc->name, mode->base.id, mode->name,
389 mode->vrefresh, mode->clock,
390 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
391 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
392 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600393
394 copy_timings_drm_to_omap(&omap_crtc->timings, mode);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600395}
396
Daniel Vetterc201d002015-08-06 14:09:35 +0200397static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
398 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200399{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200400}
401
Daniel Vetterc201d002015-08-06 14:09:35 +0200402static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
403 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200404{
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300405 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
406
407 WARN_ON(omap_crtc->vblank_irq.registered);
408
409 if (dispc_mgr_is_enabled(omap_crtc->channel)) {
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300410
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300411 DBG("%s: GO", omap_crtc->name);
412
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300413 rmb();
414 WARN_ON(omap_crtc->pending);
415 omap_crtc->pending = true;
416 wmb();
417
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300418 dispc_mgr_go(omap_crtc->channel);
419 omap_irq_register(crtc->dev, &omap_crtc->vblank_irq);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300420 }
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200421}
422
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200423static bool omap_crtc_is_plane_prop(struct drm_device *dev,
424 struct drm_property *property)
425{
426 struct omap_drm_private *priv = dev->dev_private;
427
428 return property == priv->zorder_prop ||
429 property == dev->mode_config.rotation_property;
430}
431
Laurent Pinchartafc34932015-03-06 18:35:16 +0200432static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
433 struct drm_crtc_state *state,
434 struct drm_property *property,
435 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500436{
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200437 struct drm_device *dev = crtc->dev;
Rob Clark1e0fdfc2012-09-04 11:36:20 -0500438
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200439 if (omap_crtc_is_plane_prop(dev, property)) {
440 struct drm_plane_state *plane_state;
441 struct drm_plane *plane = crtc->primary;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200442
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200443 /*
444 * Delegate property set to the primary plane. Get the plane
445 * state and set the property directly.
446 */
Laurent Pinchartafc34932015-03-06 18:35:16 +0200447
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200448 plane_state = drm_atomic_get_plane_state(state->state, plane);
449 if (IS_ERR(plane_state))
450 return PTR_ERR(plane_state);
451
452 return drm_atomic_plane_set_property(plane, plane_state,
453 property, val);
454 }
455
456 return -EINVAL;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200457}
458
459static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
460 const struct drm_crtc_state *state,
461 struct drm_property *property,
462 uint64_t *val)
463{
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200464 struct drm_device *dev = crtc->dev;
465
466 if (omap_crtc_is_plane_prop(dev, property)) {
467 /*
468 * Delegate property get to the primary plane. The
469 * drm_atomic_plane_get_property() function isn't exported, but
470 * can be called through drm_object_property_get_value() as that
471 * will call drm_atomic_get_property() for atomic drivers.
472 */
473 return drm_object_property_get_value(&crtc->primary->base,
474 property, val);
475 }
476
477 return -EINVAL;
Rob Clark3c810c62012-08-15 15:18:01 -0500478}
479
Rob Clarkcd5351f2011-11-12 12:09:40 -0600480static const struct drm_crtc_funcs omap_crtc_funcs = {
Laurent Pinchart69a12262015-03-05 21:38:16 +0200481 .reset = drm_atomic_helper_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200482 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600483 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200484 .page_flip = drm_atomic_helper_page_flip,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200485 .set_property = drm_atomic_helper_crtc_set_property,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200486 .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
487 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200488 .atomic_set_property = omap_crtc_atomic_set_property,
489 .atomic_get_property = omap_crtc_atomic_get_property,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600490};
491
492static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Rob Clarkcd5351f2011-11-12 12:09:40 -0600493 .mode_fixup = omap_crtc_mode_fixup,
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200494 .mode_set_nofb = omap_crtc_mode_set_nofb,
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200495 .disable = omap_crtc_disable,
496 .enable = omap_crtc_enable,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200497 .atomic_begin = omap_crtc_atomic_begin,
498 .atomic_flush = omap_crtc_atomic_flush,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600499};
500
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200501/* -----------------------------------------------------------------------------
502 * Init and Cleanup
503 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300504
Rob Clarkf5f94542012-12-04 13:59:12 -0600505static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200506 [OMAP_DSS_CHANNEL_LCD] = "lcd",
507 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
508 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
509 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600510};
511
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300512void omap_crtc_pre_init(void)
513{
514 dss_install_mgr_ops(&mgr_ops);
515}
516
Archit Taneja3a01ab22014-01-02 14:49:51 +0530517void omap_crtc_pre_uninit(void)
518{
519 dss_uninstall_mgr_ops();
520}
521
Rob Clarkcd5351f2011-11-12 12:09:40 -0600522/* initialize crtc */
523struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Rob Clarkf5f94542012-12-04 13:59:12 -0600524 struct drm_plane *plane, enum omap_channel channel, int id)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600525{
526 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600527 struct omap_crtc *omap_crtc;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200528 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600529
Rob Clarkf5f94542012-12-04 13:59:12 -0600530 DBG("%s", channel_names[channel]);
531
532 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800533 if (!omap_crtc)
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200534 return NULL;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600535
Rob Clarkcd5351f2011-11-12 12:09:40 -0600536 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600537
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300538 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600539
Archit Taneja0d8f3712013-03-26 19:15:19 +0530540 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530541 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530542
Laurent Pincharta42133a2015-01-17 19:09:26 +0200543 omap_crtc->vblank_irq.irqmask = pipe2vbl(crtc);
544 omap_crtc->vblank_irq.irq = omap_crtc_vblank_irq;
Rob Clarkf5f94542012-12-04 13:59:12 -0600545
546 omap_crtc->error_irq.irqmask =
547 dispc_mgr_get_sync_lost_irq(channel);
548 omap_crtc->error_irq.irq = omap_crtc_error_irq;
549 omap_irq_register(dev, &omap_crtc->error_irq);
550
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200551 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200552 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200553 if (ret < 0) {
554 kfree(omap_crtc);
555 return NULL;
556 }
557
Rob Clarkcd5351f2011-11-12 12:09:40 -0600558 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
559
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200560 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500561
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300562 omap_crtcs[channel] = omap_crtc;
563
Rob Clarkcd5351f2011-11-12 12:09:40 -0600564 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600565}