blob: 797a9fe107ad709fd9e858594daf24c77feea1d6 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28
29/* Linux PRO/1000 Ethernet Driver main header file */
30
31#ifndef _IGB_H_
32#define _IGB_H_
33
34#include "e1000_mac.h"
35#include "e1000_82575.h"
36
Patrick Ohly38c845c2009-02-12 05:03:41 +000037#include <linux/clocksource.h>
38
Auke Kok9d5c8242008-01-24 02:22:38 -080039struct igb_adapter;
40
41/* Interrupt defines */
Auke Kok9d5c8242008-01-24 02:22:38 -080042#define IGB_MIN_DYN_ITR 3000
43#define IGB_MAX_DYN_ITR 96000
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -070044
45/* ((1000000000ns / (6000ints/s * 1024ns)) << 2 = 648 */
46#define IGB_START_ITR 648
Auke Kok9d5c8242008-01-24 02:22:38 -080047
48#define IGB_DYN_ITR_PACKET_THRESHOLD 2
49#define IGB_DYN_ITR_LENGTH_LOW 200
50#define IGB_DYN_ITR_LENGTH_HIGH 1000
51
52/* TX/RX descriptor defines */
53#define IGB_DEFAULT_TXD 256
54#define IGB_MIN_TXD 80
55#define IGB_MAX_TXD 4096
56
57#define IGB_DEFAULT_RXD 256
58#define IGB_MIN_RXD 80
59#define IGB_MAX_RXD 4096
60
61#define IGB_DEFAULT_ITR 3 /* dynamic */
62#define IGB_MAX_ITR_USECS 10000
63#define IGB_MIN_ITR_USECS 10
64
65/* Transmit and receive queues */
66#define IGB_MAX_RX_QUEUES 4
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -070067#define IGB_MAX_TX_QUEUES 4
Auke Kok9d5c8242008-01-24 02:22:38 -080068
69/* RX descriptor control thresholds.
70 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
71 * descriptors available in its onboard memory.
72 * Setting this to 0 disables RX descriptor prefetch.
73 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
74 * available in host memory.
75 * If PTHRESH is 0, this should also be 0.
76 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
77 * descriptors until either it has this many to write back, or the
78 * ITR timer expires.
79 */
80#define IGB_RX_PTHRESH 16
81#define IGB_RX_HTHRESH 8
82#define IGB_RX_WTHRESH 1
83
84/* this is the size past which hardware will drop packets when setting LPE=0 */
85#define MAXIMUM_ETHERNET_VLAN_SIZE 1522
86
87/* Supported Rx Buffer Sizes */
88#define IGB_RXBUFFER_128 128 /* Used for packet split */
89#define IGB_RXBUFFER_256 256 /* Used for packet split */
90#define IGB_RXBUFFER_512 512
91#define IGB_RXBUFFER_1024 1024
92#define IGB_RXBUFFER_2048 2048
93#define IGB_RXBUFFER_4096 4096
94#define IGB_RXBUFFER_8192 8192
95#define IGB_RXBUFFER_16384 16384
96
97/* Packet Buffer allocations */
98
99
100/* How many Tx Descriptors do we need to call netif_wake_queue ? */
101#define IGB_TX_QUEUE_WAKE 16
102/* How many Rx Buffers do we bundle into one write to the hardware ? */
103#define IGB_RX_BUFFER_WRITE 16 /* Must be power of 2 */
104
105#define AUTO_ALL_MODES 0
106#define IGB_EEPROM_APME 0x0400
107
108#ifndef IGB_MASTER_SLAVE
109/* Switch to override PHY master/slave setting */
110#define IGB_MASTER_SLAVE e1000_ms_hw_default
111#endif
112
113#define IGB_MNG_VLAN_NONE -1
114
115/* wrapper around a pointer to a socket buffer,
116 * so a DMA handle can be stored along with the buffer */
117struct igb_buffer {
118 struct sk_buff *skb;
119 dma_addr_t dma;
120 union {
121 /* TX */
122 struct {
123 unsigned long time_stamp;
Alexander Duyck0e014cb2008-12-26 01:33:18 -0800124 u16 length;
125 u16 next_to_watch;
Auke Kok9d5c8242008-01-24 02:22:38 -0800126 };
127 /* RX */
128 struct {
129 struct page *page;
130 u64 page_dma;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -0700131 unsigned int page_offset;
Auke Kok9d5c8242008-01-24 02:22:38 -0800132 };
133 };
134};
135
136struct igb_queue_stats {
137 u64 packets;
138 u64 bytes;
139};
140
141struct igb_ring {
142 struct igb_adapter *adapter; /* backlink */
143 void *desc; /* descriptor ring memory */
144 dma_addr_t dma; /* phys address of the ring */
145 unsigned int size; /* length of desc. ring in bytes */
146 unsigned int count; /* number of desc. in the ring */
147 u16 next_to_use;
148 u16 next_to_clean;
149 u16 head;
150 u16 tail;
151 struct igb_buffer *buffer_info; /* array of buffer info structs */
152
153 u32 eims_value;
154 u32 itr_val;
155 u16 itr_register;
156 u16 cpu;
157
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800158 u16 queue_index;
159 u16 reg_idx;
Auke Kok9d5c8242008-01-24 02:22:38 -0800160 unsigned int total_bytes;
161 unsigned int total_packets;
162
163 union {
164 /* TX */
165 struct {
Alexander Duycke21ed352008-07-08 15:07:24 -0700166 struct igb_queue_stats tx_stats;
Auke Kok9d5c8242008-01-24 02:22:38 -0800167 bool detect_tx_hung;
168 };
169 /* RX */
170 struct {
Auke Kok9d5c8242008-01-24 02:22:38 -0800171 struct igb_queue_stats rx_stats;
172 struct napi_struct napi;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -0700173 int set_itr;
174 struct igb_ring *buddy;
Auke Kok9d5c8242008-01-24 02:22:38 -0800175 };
176 };
177
178 char name[IFNAMSIZ + 5];
179};
180
181#define IGB_DESC_UNUSED(R) \
182 ((((R)->next_to_clean > (R)->next_to_use) ? 0 : (R)->count) + \
183 (R)->next_to_clean - (R)->next_to_use - 1)
184
185#define E1000_RX_DESC_ADV(R, i) \
186 (&(((union e1000_adv_rx_desc *)((R).desc))[i]))
187#define E1000_TX_DESC_ADV(R, i) \
188 (&(((union e1000_adv_tx_desc *)((R).desc))[i]))
189#define E1000_TX_CTXTDESC_ADV(R, i) \
190 (&(((struct e1000_adv_tx_context_desc *)((R).desc))[i]))
191#define E1000_GET_DESC(R, i, type) (&(((struct type *)((R).desc))[i]))
192#define E1000_TX_DESC(R, i) E1000_GET_DESC(R, i, e1000_tx_desc)
193#define E1000_RX_DESC(R, i) E1000_GET_DESC(R, i, e1000_rx_desc)
194
195/* board specific private data structure */
196
197struct igb_adapter {
198 struct timer_list watchdog_timer;
199 struct timer_list phy_info_timer;
200 struct vlan_group *vlgrp;
201 u16 mng_vlan_id;
202 u32 bd_number;
203 u32 rx_buffer_len;
204 u32 wol;
205 u32 en_mng_pt;
206 u16 link_speed;
207 u16 link_duplex;
208 unsigned int total_tx_bytes;
209 unsigned int total_tx_packets;
210 unsigned int total_rx_bytes;
211 unsigned int total_rx_packets;
212 /* Interrupt Throttle Rate */
213 u32 itr;
214 u32 itr_setting;
215 u16 tx_itr;
216 u16 rx_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -0800217
218 struct work_struct reset_task;
219 struct work_struct watchdog_task;
220 bool fc_autoneg;
221 u8 tx_timeout_factor;
222 struct timer_list blink_timer;
223 unsigned long led_status;
224
225 /* TX */
226 struct igb_ring *tx_ring; /* One per active queue */
227 unsigned int restart_queue;
228 unsigned long tx_queue_len;
229 u32 txd_cmd;
230 u32 gotc;
231 u64 gotc_old;
232 u64 tpt_old;
233 u64 colc_old;
234 u32 tx_timeout_count;
235
236 /* RX */
237 struct igb_ring *rx_ring; /* One per active queue */
238 int num_tx_queues;
239 int num_rx_queues;
240
241 u64 hw_csum_err;
242 u64 hw_csum_good;
Auke Kok9d5c8242008-01-24 02:22:38 -0800243 u32 alloc_rx_buff_failed;
244 bool rx_csum;
245 u32 gorc;
246 u64 gorc_old;
247 u16 rx_ps_hdr_size;
248 u32 max_frame_size;
249 u32 min_frame_size;
250
251 /* OS defined structs */
252 struct net_device *netdev;
253 struct napi_struct napi;
254 struct pci_dev *pdev;
255 struct net_device_stats net_stats;
Patrick Ohly38c845c2009-02-12 05:03:41 +0000256 struct cyclecounter cycles;
257 struct timecounter clock;
Auke Kok9d5c8242008-01-24 02:22:38 -0800258
259 /* structs defined in e1000_hw.h */
260 struct e1000_hw hw;
261 struct e1000_hw_stats stats;
262 struct e1000_phy_info phy_info;
263 struct e1000_phy_stats phy_stats;
264
265 u32 test_icr;
266 struct igb_ring test_tx_ring;
267 struct igb_ring test_rx_ring;
268
269 int msg_enable;
270 struct msix_entry *msix_entries;
271 u32 eims_enable_mask;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700272 u32 eims_other;
Auke Kok9d5c8242008-01-24 02:22:38 -0800273
274 /* to not mess up cache alignment, always add to the bottom */
275 unsigned long state;
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700276 unsigned int flags;
Auke Kok9d5c8242008-01-24 02:22:38 -0800277 u32 eeprom_wol;
Taku Izumi42bfd33a2008-06-20 12:10:30 +0900278
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700279 struct igb_ring *multi_tx_table[IGB_MAX_TX_QUEUES];
Alexander Duyck68fd9912008-11-20 00:48:10 -0800280 unsigned int tx_ring_count;
281 unsigned int rx_ring_count;
Auke Kok9d5c8242008-01-24 02:22:38 -0800282};
283
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700284#define IGB_FLAG_HAS_MSI (1 << 0)
285#define IGB_FLAG_MSI_ENABLE (1 << 1)
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800286#define IGB_FLAG_DCA_ENABLED (1 << 2)
Alexander Duyckeebbbdb2009-02-06 23:19:29 +0000287#define IGB_FLAG_QUAD_PORT_A (1 << 3)
288#define IGB_FLAG_NEED_CTX_IDX (1 << 4)
Alexander Duyck7dfc16f2008-07-08 15:10:46 -0700289
Auke Kok9d5c8242008-01-24 02:22:38 -0800290enum e1000_state_t {
291 __IGB_TESTING,
292 __IGB_RESETTING,
293 __IGB_DOWN
294};
295
296enum igb_boards {
297 board_82575,
298};
299
300extern char igb_driver_name[];
301extern char igb_driver_version[];
302
303extern char *igb_get_hw_dev_name(struct e1000_hw *hw);
304extern int igb_up(struct igb_adapter *);
305extern void igb_down(struct igb_adapter *);
306extern void igb_reinit_locked(struct igb_adapter *);
307extern void igb_reset(struct igb_adapter *);
308extern int igb_set_spd_dplx(struct igb_adapter *, u16);
309extern int igb_setup_tx_resources(struct igb_adapter *, struct igb_ring *);
310extern int igb_setup_rx_resources(struct igb_adapter *, struct igb_ring *);
Alexander Duyck68fd9912008-11-20 00:48:10 -0800311extern void igb_free_tx_resources(struct igb_ring *);
312extern void igb_free_rx_resources(struct igb_ring *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800313extern void igb_update_stats(struct igb_adapter *);
314extern void igb_set_ethtool_ops(struct net_device *);
315
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800316static inline s32 igb_reset_phy(struct e1000_hw *hw)
317{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000318 if (hw->phy.ops.reset)
319 return hw->phy.ops.reset(hw);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800320
321 return 0;
322}
323
324static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
325{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000326 if (hw->phy.ops.read_reg)
327 return hw->phy.ops.read_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800328
329 return 0;
330}
331
332static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
333{
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000334 if (hw->phy.ops.write_reg)
335 return hw->phy.ops.write_reg(hw, offset, data);
Alexander Duyckf5f4cf02008-11-21 21:30:24 -0800336
337 return 0;
338}
339
340static inline s32 igb_get_phy_info(struct e1000_hw *hw)
341{
342 if (hw->phy.ops.get_phy_info)
343 return hw->phy.ops.get_phy_info(hw);
344
345 return 0;
346}
347
Auke Kok9d5c8242008-01-24 02:22:38 -0800348#endif /* _IGB_H_ */