Thomas Gleixner | 9952f69 | 2019-05-28 10:10:04 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 2 | /* Altera TSE SGDMA and MSGDMA Linux driver |
| 3 | * Copyright (C) 2014 Altera Corporation. All rights reserved |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __ALTERA_MSGDMAHW_H__ |
| 7 | #define __ALTERA_MSGDMAHW_H__ |
| 8 | |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 9 | /* mSGDMA extended descriptor format |
| 10 | */ |
| 11 | struct msgdma_extended_desc { |
| 12 | u32 read_addr_lo; /* data buffer source address low bits */ |
| 13 | u32 write_addr_lo; /* data buffer destination address low bits */ |
| 14 | u32 len; /* the number of bytes to transfer |
| 15 | * per descriptor |
| 16 | */ |
| 17 | u32 burst_seq_num; /* bit 31:24 write burst |
| 18 | * bit 23:16 read burst |
| 19 | * bit 15:0 sequence number |
| 20 | */ |
| 21 | u32 stride; /* bit 31:16 write stride |
| 22 | * bit 15:0 read stride |
| 23 | */ |
| 24 | u32 read_addr_hi; /* data buffer source address high bits */ |
| 25 | u32 write_addr_hi; /* data buffer destination address high bits */ |
| 26 | u32 control; /* characteristics of the transfer */ |
| 27 | }; |
| 28 | |
| 29 | /* mSGDMA descriptor control field bit definitions |
| 30 | */ |
| 31 | #define MSGDMA_DESC_CTL_SET_CH(x) ((x) & 0xff) |
| 32 | #define MSGDMA_DESC_CTL_GEN_SOP BIT(8) |
| 33 | #define MSGDMA_DESC_CTL_GEN_EOP BIT(9) |
| 34 | #define MSGDMA_DESC_CTL_PARK_READS BIT(10) |
| 35 | #define MSGDMA_DESC_CTL_PARK_WRITES BIT(11) |
| 36 | #define MSGDMA_DESC_CTL_END_ON_EOP BIT(12) |
| 37 | #define MSGDMA_DESC_CTL_END_ON_LEN BIT(13) |
| 38 | #define MSGDMA_DESC_CTL_TR_COMP_IRQ BIT(14) |
| 39 | #define MSGDMA_DESC_CTL_EARLY_IRQ BIT(15) |
| 40 | #define MSGDMA_DESC_CTL_TR_ERR_IRQ (0xff << 16) |
| 41 | #define MSGDMA_DESC_CTL_EARLY_DONE BIT(24) |
| 42 | /* Writing ‘1’ to the ‘go’ bit commits the entire descriptor into the |
| 43 | * descriptor FIFO(s) |
| 44 | */ |
| 45 | #define MSGDMA_DESC_CTL_GO BIT(31) |
| 46 | |
| 47 | /* Tx buffer control flags |
| 48 | */ |
| 49 | #define MSGDMA_DESC_CTL_TX_FIRST (MSGDMA_DESC_CTL_GEN_SOP | \ |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 50 | MSGDMA_DESC_CTL_GO) |
| 51 | |
Chee Nouk Phoon | 20d9696 | 2015-04-24 02:32:07 -0500 | [diff] [blame] | 52 | #define MSGDMA_DESC_CTL_TX_MIDDLE (MSGDMA_DESC_CTL_GO) |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 53 | |
| 54 | #define MSGDMA_DESC_CTL_TX_LAST (MSGDMA_DESC_CTL_GEN_EOP | \ |
| 55 | MSGDMA_DESC_CTL_TR_COMP_IRQ | \ |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 56 | MSGDMA_DESC_CTL_GO) |
| 57 | |
| 58 | #define MSGDMA_DESC_CTL_TX_SINGLE (MSGDMA_DESC_CTL_GEN_SOP | \ |
| 59 | MSGDMA_DESC_CTL_GEN_EOP | \ |
| 60 | MSGDMA_DESC_CTL_TR_COMP_IRQ | \ |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 61 | MSGDMA_DESC_CTL_GO) |
| 62 | |
| 63 | #define MSGDMA_DESC_CTL_RX_SINGLE (MSGDMA_DESC_CTL_END_ON_EOP | \ |
| 64 | MSGDMA_DESC_CTL_END_ON_LEN | \ |
| 65 | MSGDMA_DESC_CTL_TR_COMP_IRQ | \ |
| 66 | MSGDMA_DESC_CTL_EARLY_IRQ | \ |
| 67 | MSGDMA_DESC_CTL_TR_ERR_IRQ | \ |
| 68 | MSGDMA_DESC_CTL_GO) |
| 69 | |
| 70 | /* mSGDMA extended descriptor stride definitions |
| 71 | */ |
| 72 | #define MSGDMA_DESC_TX_STRIDE (0x00010001) |
| 73 | #define MSGDMA_DESC_RX_STRIDE (0x00010001) |
| 74 | |
| 75 | /* mSGDMA dispatcher control and status register map |
| 76 | */ |
| 77 | struct msgdma_csr { |
| 78 | u32 status; /* Read/Clear */ |
| 79 | u32 control; /* Read/Write */ |
| 80 | u32 rw_fill_level; /* bit 31:16 - write fill level |
| 81 | * bit 15:0 - read fill level |
| 82 | */ |
| 83 | u32 resp_fill_level; /* bit 15:0 */ |
| 84 | u32 rw_seq_num; /* bit 31:16 - write sequence number |
| 85 | * bit 15:0 - read sequence number |
| 86 | */ |
| 87 | u32 pad[3]; /* reserved */ |
| 88 | }; |
| 89 | |
| 90 | /* mSGDMA CSR status register bit definitions |
| 91 | */ |
| 92 | #define MSGDMA_CSR_STAT_BUSY BIT(0) |
| 93 | #define MSGDMA_CSR_STAT_DESC_BUF_EMPTY BIT(1) |
| 94 | #define MSGDMA_CSR_STAT_DESC_BUF_FULL BIT(2) |
| 95 | #define MSGDMA_CSR_STAT_RESP_BUF_EMPTY BIT(3) |
| 96 | #define MSGDMA_CSR_STAT_RESP_BUF_FULL BIT(4) |
| 97 | #define MSGDMA_CSR_STAT_STOPPED BIT(5) |
| 98 | #define MSGDMA_CSR_STAT_RESETTING BIT(6) |
| 99 | #define MSGDMA_CSR_STAT_STOPPED_ON_ERR BIT(7) |
| 100 | #define MSGDMA_CSR_STAT_STOPPED_ON_EARLY BIT(8) |
| 101 | #define MSGDMA_CSR_STAT_IRQ BIT(9) |
| 102 | #define MSGDMA_CSR_STAT_MASK 0x3FF |
| 103 | #define MSGDMA_CSR_STAT_MASK_WITHOUT_IRQ 0x1FF |
| 104 | |
| 105 | #define MSGDMA_CSR_STAT_BUSY_GET(v) GET_BIT_VALUE(v, 0) |
| 106 | #define MSGDMA_CSR_STAT_DESC_BUF_EMPTY_GET(v) GET_BIT_VALUE(v, 1) |
| 107 | #define MSGDMA_CSR_STAT_DESC_BUF_FULL_GET(v) GET_BIT_VALUE(v, 2) |
| 108 | #define MSGDMA_CSR_STAT_RESP_BUF_EMPTY_GET(v) GET_BIT_VALUE(v, 3) |
| 109 | #define MSGDMA_CSR_STAT_RESP_BUF_FULL_GET(v) GET_BIT_VALUE(v, 4) |
| 110 | #define MSGDMA_CSR_STAT_STOPPED_GET(v) GET_BIT_VALUE(v, 5) |
| 111 | #define MSGDMA_CSR_STAT_RESETTING_GET(v) GET_BIT_VALUE(v, 6) |
| 112 | #define MSGDMA_CSR_STAT_STOPPED_ON_ERR_GET(v) GET_BIT_VALUE(v, 7) |
| 113 | #define MSGDMA_CSR_STAT_STOPPED_ON_EARLY_GET(v) GET_BIT_VALUE(v, 8) |
| 114 | #define MSGDMA_CSR_STAT_IRQ_GET(v) GET_BIT_VALUE(v, 9) |
| 115 | |
| 116 | /* mSGDMA CSR control register bit definitions |
| 117 | */ |
| 118 | #define MSGDMA_CSR_CTL_STOP BIT(0) |
| 119 | #define MSGDMA_CSR_CTL_RESET BIT(1) |
| 120 | #define MSGDMA_CSR_CTL_STOP_ON_ERR BIT(2) |
| 121 | #define MSGDMA_CSR_CTL_STOP_ON_EARLY BIT(3) |
| 122 | #define MSGDMA_CSR_CTL_GLOBAL_INTR BIT(4) |
| 123 | #define MSGDMA_CSR_CTL_STOP_DESCS BIT(5) |
| 124 | |
| 125 | /* mSGDMA CSR fill level bits |
| 126 | */ |
| 127 | #define MSGDMA_CSR_WR_FILL_LEVEL_GET(v) (((v) & 0xffff0000) >> 16) |
| 128 | #define MSGDMA_CSR_RD_FILL_LEVEL_GET(v) ((v) & 0x0000ffff) |
| 129 | #define MSGDMA_CSR_RESP_FILL_LEVEL_GET(v) ((v) & 0x0000ffff) |
| 130 | |
| 131 | /* mSGDMA response register map |
| 132 | */ |
| 133 | struct msgdma_response { |
| 134 | u32 bytes_transferred; |
| 135 | u32 status; |
| 136 | }; |
| 137 | |
Vince Bridgers | 8983058 | 2014-05-14 14:38:36 -0500 | [diff] [blame] | 138 | #define msgdma_respoffs(a) (offsetof(struct msgdma_response, a)) |
| 139 | #define msgdma_csroffs(a) (offsetof(struct msgdma_csr, a)) |
| 140 | #define msgdma_descroffs(a) (offsetof(struct msgdma_extended_desc, a)) |
| 141 | |
Vince Bridgers | 94fb0ef | 2014-03-17 17:52:35 -0500 | [diff] [blame] | 142 | /* mSGDMA response register bit definitions |
| 143 | */ |
| 144 | #define MSGDMA_RESP_EARLY_TERM BIT(8) |
| 145 | #define MSGDMA_RESP_ERR_MASK 0xFF |
| 146 | |
| 147 | #endif /* __ALTERA_MSGDMA_H__*/ |