blob: 427aaf20d77cb96111ff0c49313b2723cff11f8c [file] [log] [blame]
Steve Wisecfdda9d2010-04-21 15:30:06 -07001/*
2 * Copyright (c) 2009-2010 Chelsio, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 * - Redistributions in binary form must reproduce the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer in the documentation and/or other materials
20 * provided with the distribution.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
23 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
24 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
25 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
26 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
27 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
28 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
29 * SOFTWARE.
30 */
31#ifndef __T4_H__
32#define __T4_H__
33
34#include "t4_hw.h"
35#include "t4_regs.h"
Hariprasad S74217d42015-06-09 18:23:12 +053036#include "t4_values.h"
Steve Wisecfdda9d2010-04-21 15:30:06 -070037#include "t4_msg.h"
38#include "t4fw_ri_api.h"
39
Steve Wise1cf24dc2013-08-06 21:04:35 +053040#define T4_MAX_NUM_PD 65536
Steve Wisea2de1492013-08-06 21:04:39 +053041#define T4_MAX_MR_SIZE (~0ULL)
Steve Wisecfdda9d2010-04-21 15:30:06 -070042#define T4_PAGESIZE_MASK 0xffff000 /* 4KB-128MB */
43#define T4_STAG_UNSET 0xffffffff
44#define T4_FW_MAJ 0
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +053045#define PCIE_MA_SYNC_A 0x30b4
Steve Wisecfdda9d2010-04-21 15:30:06 -070046
47struct t4_status_page {
48 __be32 rsvd1; /* flit 0 - hw owns */
49 __be16 rsvd2;
50 __be16 qid;
51 __be16 cidx;
52 __be16 pidx;
53 u8 qp_err; /* flit 1 - sw owns */
54 u8 db_off;
Vipul Pandya422eea02012-05-18 15:29:30 +053055 u8 pad;
56 u16 host_wq_pidx;
57 u16 host_cidx;
58 u16 host_pidx;
Steve Wisecfdda9d2010-04-21 15:30:06 -070059};
60
Steve Wised37ac312010-06-10 19:03:00 +000061#define T4_EQ_ENTRY_SIZE 64
Steve Wisecfdda9d2010-04-21 15:30:06 -070062
Steve Wise40dbf6e2010-09-17 15:40:15 -050063#define T4_SQ_NUM_SLOTS 5
Steve Wised37ac312010-06-10 19:03:00 +000064#define T4_SQ_NUM_BYTES (T4_EQ_ENTRY_SIZE * T4_SQ_NUM_SLOTS)
Steve Wisecfdda9d2010-04-21 15:30:06 -070065#define T4_MAX_SEND_SGE ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_send_wr) - \
66 sizeof(struct fw_ri_isgl)) / sizeof(struct fw_ri_sge))
67#define T4_MAX_SEND_INLINE ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_send_wr) - \
68 sizeof(struct fw_ri_immd)))
69#define T4_MAX_WRITE_INLINE ((T4_SQ_NUM_BYTES - \
70 sizeof(struct fw_ri_rdma_write_wr) - \
71 sizeof(struct fw_ri_immd)))
72#define T4_MAX_WRITE_SGE ((T4_SQ_NUM_BYTES - \
73 sizeof(struct fw_ri_rdma_write_wr) - \
74 sizeof(struct fw_ri_isgl)) / sizeof(struct fw_ri_sge))
75#define T4_MAX_FR_IMMD ((T4_SQ_NUM_BYTES - sizeof(struct fw_ri_fr_nsmr_wr) - \
Steve Wise40dbf6e2010-09-17 15:40:15 -050076 sizeof(struct fw_ri_immd)) & ~31UL)
Steve Wisea03d9f92014-04-09 09:38:27 -050077#define T4_MAX_FR_IMMD_DEPTH (T4_MAX_FR_IMMD / sizeof(u64))
78#define T4_MAX_FR_DSGL 1024
79#define T4_MAX_FR_DSGL_DEPTH (T4_MAX_FR_DSGL / sizeof(u64))
80
81static inline int t4_max_fr_depth(int use_dsgl)
82{
83 return use_dsgl ? T4_MAX_FR_DSGL_DEPTH : T4_MAX_FR_IMMD_DEPTH;
84}
Steve Wisecfdda9d2010-04-21 15:30:06 -070085
86#define T4_RQ_NUM_SLOTS 2
Steve Wised37ac312010-06-10 19:03:00 +000087#define T4_RQ_NUM_BYTES (T4_EQ_ENTRY_SIZE * T4_RQ_NUM_SLOTS)
Steve Wisef64b8842010-05-20 16:58:05 -050088#define T4_MAX_RECV_SGE 4
Steve Wisecfdda9d2010-04-21 15:30:06 -070089
90union t4_wr {
91 struct fw_ri_res_wr res;
92 struct fw_ri_wr ri;
93 struct fw_ri_rdma_write_wr write;
94 struct fw_ri_send_wr send;
95 struct fw_ri_rdma_read_wr read;
96 struct fw_ri_bind_mw_wr bind;
97 struct fw_ri_fr_nsmr_wr fr;
Steve Wise49b53a92016-09-16 07:54:52 -070098 struct fw_ri_fr_nsmr_tpte_wr fr_tpte;
Steve Wisecfdda9d2010-04-21 15:30:06 -070099 struct fw_ri_inv_lstag_wr inv;
100 struct t4_status_page status;
Steve Wised37ac312010-06-10 19:03:00 +0000101 __be64 flits[T4_EQ_ENTRY_SIZE / sizeof(__be64) * T4_SQ_NUM_SLOTS];
Steve Wisecfdda9d2010-04-21 15:30:06 -0700102};
103
104union t4_recv_wr {
105 struct fw_ri_recv_wr recv;
106 struct t4_status_page status;
Steve Wised37ac312010-06-10 19:03:00 +0000107 __be64 flits[T4_EQ_ENTRY_SIZE / sizeof(__be64) * T4_RQ_NUM_SLOTS];
Steve Wisecfdda9d2010-04-21 15:30:06 -0700108};
109
110static inline void init_wr_hdr(union t4_wr *wqe, u16 wrid,
111 enum fw_wr_opcodes opcode, u8 flags, u8 len16)
112{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700113 wqe->send.opcode = (u8)opcode;
114 wqe->send.flags = flags;
115 wqe->send.wrid = wrid;
116 wqe->send.r1[0] = 0;
117 wqe->send.r1[1] = 0;
118 wqe->send.r1[2] = 0;
119 wqe->send.len16 = len16;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700120}
121
122/* CQE/AE status codes */
123#define T4_ERR_SUCCESS 0x0
124#define T4_ERR_STAG 0x1 /* STAG invalid: either the */
125 /* STAG is offlimt, being 0, */
126 /* or STAG_key mismatch */
127#define T4_ERR_PDID 0x2 /* PDID mismatch */
128#define T4_ERR_QPID 0x3 /* QPID mismatch */
129#define T4_ERR_ACCESS 0x4 /* Invalid access right */
130#define T4_ERR_WRAP 0x5 /* Wrap error */
131#define T4_ERR_BOUND 0x6 /* base and bounds voilation */
132#define T4_ERR_INVALIDATE_SHARED_MR 0x7 /* attempt to invalidate a */
133 /* shared memory region */
134#define T4_ERR_INVALIDATE_MR_WITH_MW_BOUND 0x8 /* attempt to invalidate a */
135 /* shared memory region */
136#define T4_ERR_ECC 0x9 /* ECC error detected */
137#define T4_ERR_ECC_PSTAG 0xA /* ECC error detected when */
138 /* reading PSTAG for a MW */
139 /* Invalidate */
140#define T4_ERR_PBL_ADDR_BOUND 0xB /* pbl addr out of bounds: */
141 /* software error */
142#define T4_ERR_SWFLUSH 0xC /* SW FLUSHED */
143#define T4_ERR_CRC 0x10 /* CRC error */
144#define T4_ERR_MARKER 0x11 /* Marker error */
145#define T4_ERR_PDU_LEN_ERR 0x12 /* invalid PDU length */
146#define T4_ERR_OUT_OF_RQE 0x13 /* out of RQE */
147#define T4_ERR_DDP_VERSION 0x14 /* wrong DDP version */
148#define T4_ERR_RDMA_VERSION 0x15 /* wrong RDMA version */
149#define T4_ERR_OPCODE 0x16 /* invalid rdma opcode */
150#define T4_ERR_DDP_QUEUE_NUM 0x17 /* invalid ddp queue number */
151#define T4_ERR_MSN 0x18 /* MSN error */
152#define T4_ERR_TBIT 0x19 /* tag bit not set correctly */
153#define T4_ERR_MO 0x1A /* MO not 0 for TERMINATE */
154 /* or READ_REQ */
155#define T4_ERR_MSN_GAP 0x1B
156#define T4_ERR_MSN_RANGE 0x1C
157#define T4_ERR_IRD_OVERFLOW 0x1D
158#define T4_ERR_RQE_ADDR_BOUND 0x1E /* RQE addr out of bounds: */
159 /* software error */
160#define T4_ERR_INTERNAL_ERR 0x1F /* internal error (opcode */
161 /* mismatch) */
162/*
163 * CQE defs
164 */
165struct t4_cqe {
166 __be32 header;
167 __be32 len;
168 union {
169 struct {
170 __be32 stag;
171 __be32 msn;
172 } rcqe;
173 struct {
Leon Romanovsky35fb2a882017-10-25 07:41:11 +0300174 __be32 stag;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700175 u16 nada2;
176 u16 cidx;
177 } scqe;
178 struct {
179 __be32 wrid_hi;
180 __be32 wrid_low;
181 } gen;
Steve Wise4fe7c292016-12-22 07:04:59 -0800182 u64 drain_cookie;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700183 } u;
184 __be64 reserved;
185 __be64 bits_type_ts;
186};
187
188/* macros for flit 0 of the cqe */
189
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530190#define CQE_QPID_S 12
191#define CQE_QPID_M 0xFFFFF
192#define CQE_QPID_G(x) ((((x) >> CQE_QPID_S)) & CQE_QPID_M)
193#define CQE_QPID_V(x) ((x)<<CQE_QPID_S)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700194
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530195#define CQE_SWCQE_S 11
196#define CQE_SWCQE_M 0x1
197#define CQE_SWCQE_G(x) ((((x) >> CQE_SWCQE_S)) & CQE_SWCQE_M)
198#define CQE_SWCQE_V(x) ((x)<<CQE_SWCQE_S)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700199
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530200#define CQE_STATUS_S 5
201#define CQE_STATUS_M 0x1F
202#define CQE_STATUS_G(x) ((((x) >> CQE_STATUS_S)) & CQE_STATUS_M)
203#define CQE_STATUS_V(x) ((x)<<CQE_STATUS_S)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700204
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530205#define CQE_TYPE_S 4
206#define CQE_TYPE_M 0x1
207#define CQE_TYPE_G(x) ((((x) >> CQE_TYPE_S)) & CQE_TYPE_M)
208#define CQE_TYPE_V(x) ((x)<<CQE_TYPE_S)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700209
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530210#define CQE_OPCODE_S 0
211#define CQE_OPCODE_M 0xF
212#define CQE_OPCODE_G(x) ((((x) >> CQE_OPCODE_S)) & CQE_OPCODE_M)
213#define CQE_OPCODE_V(x) ((x)<<CQE_OPCODE_S)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700214
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530215#define SW_CQE(x) (CQE_SWCQE_G(be32_to_cpu((x)->header)))
216#define CQE_QPID(x) (CQE_QPID_G(be32_to_cpu((x)->header)))
217#define CQE_TYPE(x) (CQE_TYPE_G(be32_to_cpu((x)->header)))
Steve Wisecfdda9d2010-04-21 15:30:06 -0700218#define SQ_TYPE(x) (CQE_TYPE((x)))
219#define RQ_TYPE(x) (!CQE_TYPE((x)))
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530220#define CQE_STATUS(x) (CQE_STATUS_G(be32_to_cpu((x)->header)))
221#define CQE_OPCODE(x) (CQE_OPCODE_G(be32_to_cpu((x)->header)))
Steve Wisecfdda9d2010-04-21 15:30:06 -0700222
223#define CQE_SEND_OPCODE(x)( \
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530224 (CQE_OPCODE_G(be32_to_cpu((x)->header)) == FW_RI_SEND) || \
225 (CQE_OPCODE_G(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_SE) || \
226 (CQE_OPCODE_G(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_INV) || \
227 (CQE_OPCODE_G(be32_to_cpu((x)->header)) == FW_RI_SEND_WITH_SE_INV))
Steve Wisecfdda9d2010-04-21 15:30:06 -0700228
229#define CQE_LEN(x) (be32_to_cpu((x)->len))
230
231/* used for RQ completion processing */
232#define CQE_WRID_STAG(x) (be32_to_cpu((x)->u.rcqe.stag))
233#define CQE_WRID_MSN(x) (be32_to_cpu((x)->u.rcqe.msn))
234
235/* used for SQ completion processing */
236#define CQE_WRID_SQ_IDX(x) ((x)->u.scqe.cidx)
Steve Wise49b53a92016-09-16 07:54:52 -0700237#define CQE_WRID_FR_STAG(x) (be32_to_cpu((x)->u.scqe.stag))
Steve Wisecfdda9d2010-04-21 15:30:06 -0700238
239/* generic accessor macros */
Hariprasad Shenai031cf472014-07-14 21:34:53 +0530240#define CQE_WRID_HI(x) (be32_to_cpu((x)->u.gen.wrid_hi))
241#define CQE_WRID_LOW(x) (be32_to_cpu((x)->u.gen.wrid_low))
Steve Wise4fe7c292016-12-22 07:04:59 -0800242#define CQE_DRAIN_COOKIE(x) ((x)->u.drain_cookie)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700243
244/* macros for flit 3 of the cqe */
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530245#define CQE_GENBIT_S 63
246#define CQE_GENBIT_M 0x1
247#define CQE_GENBIT_G(x) (((x) >> CQE_GENBIT_S) & CQE_GENBIT_M)
248#define CQE_GENBIT_V(x) ((x)<<CQE_GENBIT_S)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700249
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530250#define CQE_OVFBIT_S 62
251#define CQE_OVFBIT_M 0x1
252#define CQE_OVFBIT_G(x) ((((x) >> CQE_OVFBIT_S)) & CQE_OVFBIT_M)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700253
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530254#define CQE_IQTYPE_S 60
255#define CQE_IQTYPE_M 0x3
256#define CQE_IQTYPE_G(x) ((((x) >> CQE_IQTYPE_S)) & CQE_IQTYPE_M)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700257
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530258#define CQE_TS_M 0x0fffffffffffffffULL
259#define CQE_TS_G(x) ((x) & CQE_TS_M)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700260
Hariprasad Shenaia56c66e2015-01-16 09:24:47 +0530261#define CQE_OVFBIT(x) ((unsigned)CQE_OVFBIT_G(be64_to_cpu((x)->bits_type_ts)))
262#define CQE_GENBIT(x) ((unsigned)CQE_GENBIT_G(be64_to_cpu((x)->bits_type_ts)))
263#define CQE_TS(x) (CQE_TS_G(be64_to_cpu((x)->bits_type_ts)))
Steve Wisecfdda9d2010-04-21 15:30:06 -0700264
265struct t4_swsqe {
266 u64 wr_id;
267 struct t4_cqe cqe;
268 int read_len;
269 int opcode;
270 int complete;
271 int signaled;
272 u16 idx;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530273 int flushed;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +0530274 struct timespec host_ts;
275 u64 sge_ts;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700276};
277
Steve Wisec6d7b262010-09-13 11:23:57 -0500278static inline pgprot_t t4_pgprot_wc(pgprot_t prot)
279{
Nishanth Aravamudane297d9d2011-03-14 10:36:11 +0000280#if defined(__i386__) || defined(__x86_64__) || defined(CONFIG_PPC64)
Steve Wisec6d7b262010-09-13 11:23:57 -0500281 return pgprot_writecombine(prot);
Steve Wisec6d7b262010-09-13 11:23:57 -0500282#else
283 return pgprot_noncached(prot);
284#endif
285}
286
Steve Wisec6d7b262010-09-13 11:23:57 -0500287enum {
288 T4_SQ_ONCHIP = (1<<0),
289};
290
Steve Wisecfdda9d2010-04-21 15:30:06 -0700291struct t4_sq {
292 union t4_wr *queue;
293 dma_addr_t dma_addr;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000294 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisec6d7b262010-09-13 11:23:57 -0500295 unsigned long phys_addr;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700296 struct t4_swsqe *sw_sq;
297 struct t4_swsqe *oldest_read;
Hariprasad S74217d42015-06-09 18:23:12 +0530298 void __iomem *bar2_va;
299 u64 bar2_pa;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700300 size_t memsize;
Hariprasad S74217d42015-06-09 18:23:12 +0530301 u32 bar2_qid;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700302 u32 qid;
303 u16 in_use;
304 u16 size;
305 u16 cidx;
306 u16 pidx;
Steve Wised37ac312010-06-10 19:03:00 +0000307 u16 wq_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530308 u16 wq_pidx_inc;
Steve Wisec6d7b262010-09-13 11:23:57 -0500309 u16 flags;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530310 short flush_cidx;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700311};
312
313struct t4_swrqe {
314 u64 wr_id;
Hariprasad Shenai7730b4c2014-07-14 21:34:54 +0530315 struct timespec host_ts;
316 u64 sge_ts;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700317};
318
319struct t4_rq {
320 union t4_recv_wr *queue;
321 dma_addr_t dma_addr;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000322 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700323 struct t4_swrqe *sw_rq;
Hariprasad S74217d42015-06-09 18:23:12 +0530324 void __iomem *bar2_va;
325 u64 bar2_pa;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700326 size_t memsize;
Hariprasad S74217d42015-06-09 18:23:12 +0530327 u32 bar2_qid;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700328 u32 qid;
329 u32 msn;
330 u32 rqt_hwaddr;
331 u16 rqt_size;
332 u16 in_use;
333 u16 size;
334 u16 cidx;
335 u16 pidx;
Steve Wised37ac312010-06-10 19:03:00 +0000336 u16 wq_pidx;
Steve Wise05eb2382014-03-14 21:52:08 +0530337 u16 wq_pidx_inc;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700338};
339
340struct t4_wq {
341 struct t4_sq sq;
342 struct t4_rq rq;
343 void __iomem *db;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700344 struct c4iw_rdev *rdev;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530345 int flushed;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700346};
347
348static inline int t4_rqes_posted(struct t4_wq *wq)
349{
350 return wq->rq.in_use;
351}
352
353static inline int t4_rq_empty(struct t4_wq *wq)
354{
355 return wq->rq.in_use == 0;
356}
357
358static inline int t4_rq_full(struct t4_wq *wq)
359{
360 return wq->rq.in_use == (wq->rq.size - 1);
361}
362
363static inline u32 t4_rq_avail(struct t4_wq *wq)
364{
365 return wq->rq.size - 1 - wq->rq.in_use;
366}
367
Steve Wised37ac312010-06-10 19:03:00 +0000368static inline void t4_rq_produce(struct t4_wq *wq, u8 len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700369{
370 wq->rq.in_use++;
371 if (++wq->rq.pidx == wq->rq.size)
372 wq->rq.pidx = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000373 wq->rq.wq_pidx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
374 if (wq->rq.wq_pidx >= wq->rq.size * T4_RQ_NUM_SLOTS)
375 wq->rq.wq_pidx %= wq->rq.size * T4_RQ_NUM_SLOTS;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700376}
377
378static inline void t4_rq_consume(struct t4_wq *wq)
379{
380 wq->rq.in_use--;
381 wq->rq.msn++;
382 if (++wq->rq.cidx == wq->rq.size)
383 wq->rq.cidx = 0;
384}
385
Vipul Pandya422eea02012-05-18 15:29:30 +0530386static inline u16 t4_rq_host_wq_pidx(struct t4_wq *wq)
387{
388 return wq->rq.queue[wq->rq.size].status.host_wq_pidx;
389}
390
391static inline u16 t4_rq_wq_size(struct t4_wq *wq)
392{
393 return wq->rq.size * T4_RQ_NUM_SLOTS;
394}
395
Steve Wisec6d7b262010-09-13 11:23:57 -0500396static inline int t4_sq_onchip(struct t4_sq *sq)
397{
398 return sq->flags & T4_SQ_ONCHIP;
399}
400
Steve Wisecfdda9d2010-04-21 15:30:06 -0700401static inline int t4_sq_empty(struct t4_wq *wq)
402{
403 return wq->sq.in_use == 0;
404}
405
406static inline int t4_sq_full(struct t4_wq *wq)
407{
408 return wq->sq.in_use == (wq->sq.size - 1);
409}
410
411static inline u32 t4_sq_avail(struct t4_wq *wq)
412{
413 return wq->sq.size - 1 - wq->sq.in_use;
414}
415
Steve Wised37ac312010-06-10 19:03:00 +0000416static inline void t4_sq_produce(struct t4_wq *wq, u8 len16)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700417{
418 wq->sq.in_use++;
419 if (++wq->sq.pidx == wq->sq.size)
420 wq->sq.pidx = 0;
Steve Wised37ac312010-06-10 19:03:00 +0000421 wq->sq.wq_pidx += DIV_ROUND_UP(len16*16, T4_EQ_ENTRY_SIZE);
422 if (wq->sq.wq_pidx >= wq->sq.size * T4_SQ_NUM_SLOTS)
423 wq->sq.wq_pidx %= wq->sq.size * T4_SQ_NUM_SLOTS;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700424}
425
426static inline void t4_sq_consume(struct t4_wq *wq)
427{
Steve Wise1cf24dc2013-08-06 21:04:35 +0530428 BUG_ON(wq->sq.in_use < 1);
429 if (wq->sq.cidx == wq->sq.flush_cidx)
430 wq->sq.flush_cidx = -1;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700431 wq->sq.in_use--;
432 if (++wq->sq.cidx == wq->sq.size)
433 wq->sq.cidx = 0;
434}
435
Vipul Pandya422eea02012-05-18 15:29:30 +0530436static inline u16 t4_sq_host_wq_pidx(struct t4_wq *wq)
437{
438 return wq->sq.queue[wq->sq.size].status.host_wq_pidx;
439}
440
441static inline u16 t4_sq_wq_size(struct t4_wq *wq)
442{
443 return wq->sq.size * T4_SQ_NUM_SLOTS;
444}
445
Steve Wisefa658a92014-04-09 09:38:25 -0500446/* This function copies 64 byte coalesced work request to memory
447 * mapped BAR2 space. For coalesced WRs, the SGE fetches data
448 * from the FIFO instead of from Host.
449 */
450static inline void pio_copy(u64 __iomem *dst, u64 *src)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700451{
Steve Wisefa658a92014-04-09 09:38:25 -0500452 int count = 8;
453
454 while (count) {
455 writeq(*src, dst);
456 src++;
457 dst++;
458 count--;
459 }
460}
461
Hariprasad S963cab52015-09-23 17:19:27 +0530462static inline void t4_ring_sq_db(struct t4_wq *wq, u16 inc, union t4_wr *wqe)
Steve Wisefa658a92014-04-09 09:38:25 -0500463{
464
465 /* Flush host queue memory writes. */
Steve Wisecfdda9d2010-04-21 15:30:06 -0700466 wmb();
Hariprasad S74217d42015-06-09 18:23:12 +0530467 if (wq->sq.bar2_va) {
468 if (inc == 1 && wq->sq.bar2_qid == 0 && wqe) {
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530469 pr_debug("WC wq->sq.pidx = %d\n", wq->sq.pidx);
Hariprasad S74217d42015-06-09 18:23:12 +0530470 pio_copy((u64 __iomem *)
471 (wq->sq.bar2_va + SGE_UDB_WCDOORBELL),
472 (u64 *)wqe);
Steve Wisefa658a92014-04-09 09:38:25 -0500473 } else {
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530474 pr_debug("DB wq->sq.pidx = %d\n", wq->sq.pidx);
Hariprasad S74217d42015-06-09 18:23:12 +0530475 writel(PIDX_T5_V(inc) | QID_V(wq->sq.bar2_qid),
476 wq->sq.bar2_va + SGE_UDB_KDOORBELL);
Steve Wisefa658a92014-04-09 09:38:25 -0500477 }
478
479 /* Flush user doorbell area writes. */
480 wmb();
481 return;
482 }
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530483 writel(QID_V(wq->sq.qid) | PIDX_V(inc), wq->db);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700484}
485
Hariprasad S963cab52015-09-23 17:19:27 +0530486static inline void t4_ring_rq_db(struct t4_wq *wq, u16 inc,
Steve Wisefa658a92014-04-09 09:38:25 -0500487 union t4_recv_wr *wqe)
Steve Wisecfdda9d2010-04-21 15:30:06 -0700488{
Steve Wisefa658a92014-04-09 09:38:25 -0500489
490 /* Flush host queue memory writes. */
Steve Wisecfdda9d2010-04-21 15:30:06 -0700491 wmb();
Hariprasad S74217d42015-06-09 18:23:12 +0530492 if (wq->rq.bar2_va) {
493 if (inc == 1 && wq->rq.bar2_qid == 0 && wqe) {
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530494 pr_debug("WC wq->rq.pidx = %d\n", wq->rq.pidx);
Hariprasad S74217d42015-06-09 18:23:12 +0530495 pio_copy((u64 __iomem *)
496 (wq->rq.bar2_va + SGE_UDB_WCDOORBELL),
497 (void *)wqe);
Steve Wisefa658a92014-04-09 09:38:25 -0500498 } else {
Bharat Potnuri548ddb12017-09-27 13:05:49 +0530499 pr_debug("DB wq->rq.pidx = %d\n", wq->rq.pidx);
Hariprasad S74217d42015-06-09 18:23:12 +0530500 writel(PIDX_T5_V(inc) | QID_V(wq->rq.bar2_qid),
501 wq->rq.bar2_va + SGE_UDB_KDOORBELL);
Steve Wisefa658a92014-04-09 09:38:25 -0500502 }
503
504 /* Flush user doorbell area writes. */
505 wmb();
506 return;
507 }
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530508 writel(QID_V(wq->rq.qid) | PIDX_V(inc), wq->db);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700509}
510
511static inline int t4_wq_in_error(struct t4_wq *wq)
512{
Steve Wisec6d7b262010-09-13 11:23:57 -0500513 return wq->rq.queue[wq->rq.size].status.qp_err;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700514}
515
516static inline void t4_set_wq_in_error(struct t4_wq *wq)
517{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700518 wq->rq.queue[wq->rq.size].status.qp_err = 1;
519}
520
521static inline void t4_disable_wq_db(struct t4_wq *wq)
522{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700523 wq->rq.queue[wq->rq.size].status.db_off = 1;
524}
525
526static inline void t4_enable_wq_db(struct t4_wq *wq)
527{
Steve Wisecfdda9d2010-04-21 15:30:06 -0700528 wq->rq.queue[wq->rq.size].status.db_off = 0;
529}
530
531static inline int t4_wq_db_enabled(struct t4_wq *wq)
532{
Steve Wisec6d7b262010-09-13 11:23:57 -0500533 return !wq->rq.queue[wq->rq.size].status.db_off;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700534}
535
Steve Wise678ea9b2014-07-31 14:35:43 -0500536enum t4_cq_flags {
537 CQ_ARMED = 1,
538};
539
Steve Wisecfdda9d2010-04-21 15:30:06 -0700540struct t4_cq {
541 struct t4_cqe *queue;
542 dma_addr_t dma_addr;
FUJITA Tomonorif38926a2010-06-03 05:37:50 +0000543 DEFINE_DMA_UNMAP_ADDR(mapping);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700544 struct t4_cqe *sw_queue;
545 void __iomem *gts;
Hariprasad S74217d42015-06-09 18:23:12 +0530546 void __iomem *bar2_va;
547 u64 bar2_pa;
548 u32 bar2_qid;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700549 struct c4iw_rdev *rdev;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700550 size_t memsize;
Steve Wise84172de2010-05-20 16:57:43 -0500551 __be64 bits_type_ts;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700552 u32 cqid;
Hariprasad S09ece8b2015-04-22 01:45:00 +0530553 u32 qid_mask;
Hariprasad Shenaicf38be62014-06-06 21:40:42 +0530554 int vector;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700555 u16 size; /* including status page */
556 u16 cidx;
557 u16 sw_pidx;
558 u16 sw_cidx;
559 u16 sw_in_use;
560 u16 cidx_inc;
561 u8 gen;
562 u8 error;
Steve Wise678ea9b2014-07-31 14:35:43 -0500563 unsigned long flags;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700564};
565
Hariprasad S74217d42015-06-09 18:23:12 +0530566static inline void write_gts(struct t4_cq *cq, u32 val)
567{
568 if (cq->bar2_va)
569 writel(val | INGRESSQID_V(cq->bar2_qid),
570 cq->bar2_va + SGE_UDB_GTS);
571 else
572 writel(val | INGRESSQID_V(cq->cqid), cq->gts);
573}
574
Steve Wise678ea9b2014-07-31 14:35:43 -0500575static inline int t4_clear_cq_armed(struct t4_cq *cq)
576{
577 return test_and_clear_bit(CQ_ARMED, &cq->flags);
578}
579
Steve Wisecfdda9d2010-04-21 15:30:06 -0700580static inline int t4_arm_cq(struct t4_cq *cq, int se)
581{
582 u32 val;
583
Steve Wise678ea9b2014-07-31 14:35:43 -0500584 set_bit(CQ_ARMED, &cq->flags);
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530585 while (cq->cidx_inc > CIDXINC_M) {
Hariprasad S74217d42015-06-09 18:23:12 +0530586 val = SEINTARM_V(0) | CIDXINC_V(CIDXINC_M) | TIMERREG_V(7);
587 write_gts(cq, val);
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530588 cq->cidx_inc -= CIDXINC_M;
Steve Wise7ec45b92010-05-20 16:57:49 -0500589 }
Hariprasad S74217d42015-06-09 18:23:12 +0530590 val = SEINTARM_V(se) | CIDXINC_V(cq->cidx_inc) | TIMERREG_V(6);
591 write_gts(cq, val);
Steve Wise7ec45b92010-05-20 16:57:49 -0500592 cq->cidx_inc = 0;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700593 return 0;
594}
595
596static inline void t4_swcq_produce(struct t4_cq *cq)
597{
598 cq->sw_in_use++;
Steve Wise1cf24dc2013-08-06 21:04:35 +0530599 if (cq->sw_in_use == cq->size) {
Bharat Potnuri4d45b752017-09-27 13:05:50 +0530600 pr_warn("%s cxgb4 sw cq overflow cqid %u\n",
601 __func__, cq->cqid);
Steve Wise1cf24dc2013-08-06 21:04:35 +0530602 cq->error = 1;
603 BUG_ON(1);
604 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700605 if (++cq->sw_pidx == cq->size)
606 cq->sw_pidx = 0;
607}
608
609static inline void t4_swcq_consume(struct t4_cq *cq)
610{
Steve Wise1cf24dc2013-08-06 21:04:35 +0530611 BUG_ON(cq->sw_in_use < 1);
Steve Wisecfdda9d2010-04-21 15:30:06 -0700612 cq->sw_in_use--;
613 if (++cq->sw_cidx == cq->size)
614 cq->sw_cidx = 0;
615}
616
617static inline void t4_hwcq_consume(struct t4_cq *cq)
618{
Steve Wise84172de2010-05-20 16:57:43 -0500619 cq->bits_type_ts = cq->queue[cq->cidx].bits_type_ts;
Hariprasad Shenaif612b812015-01-05 16:30:43 +0530620 if (++cq->cidx_inc == (cq->size >> 4) || cq->cidx_inc == CIDXINC_M) {
Steve Wiseffc3f742011-03-11 22:30:42 +0000621 u32 val;
622
Hariprasad S74217d42015-06-09 18:23:12 +0530623 val = SEINTARM_V(0) | CIDXINC_V(cq->cidx_inc) | TIMERREG_V(7);
624 write_gts(cq, val);
Steve Wise7ec45b92010-05-20 16:57:49 -0500625 cq->cidx_inc = 0;
Steve Wiseffc3f742011-03-11 22:30:42 +0000626 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700627 if (++cq->cidx == cq->size) {
628 cq->cidx = 0;
629 cq->gen ^= 1;
630 }
631}
632
633static inline int t4_valid_cqe(struct t4_cq *cq, struct t4_cqe *cqe)
634{
635 return (CQE_GENBIT(cqe) == cq->gen);
636}
637
Bharat Potnuricff069b2016-08-23 20:27:33 +0530638static inline int t4_cq_notempty(struct t4_cq *cq)
639{
640 return cq->sw_in_use || t4_valid_cqe(cq, &cq->queue[cq->cidx]);
641}
642
Steve Wisecfdda9d2010-04-21 15:30:06 -0700643static inline int t4_next_hw_cqe(struct t4_cq *cq, struct t4_cqe **cqe)
644{
Steve Wise84172de2010-05-20 16:57:43 -0500645 int ret;
646 u16 prev_cidx;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700647
Steve Wise84172de2010-05-20 16:57:43 -0500648 if (cq->cidx == 0)
649 prev_cidx = cq->size - 1;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700650 else
Steve Wise84172de2010-05-20 16:57:43 -0500651 prev_cidx = cq->cidx - 1;
652
653 if (cq->queue[prev_cidx].bits_type_ts != cq->bits_type_ts) {
654 ret = -EOVERFLOW;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700655 cq->error = 1;
Joe Perches700456b2017-02-09 14:23:50 -0800656 pr_err("cq overflow cqid %u\n", cq->cqid);
Steve Wise1cf24dc2013-08-06 21:04:35 +0530657 BUG_ON(1);
Steve Wise84172de2010-05-20 16:57:43 -0500658 } else if (t4_valid_cqe(cq, &cq->queue[cq->cidx])) {
Steve Wisedef47712014-04-09 09:38:26 -0500659
660 /* Ensure CQE is flushed to memory */
661 rmb();
Steve Wise84172de2010-05-20 16:57:43 -0500662 *cqe = &cq->queue[cq->cidx];
663 ret = 0;
664 } else
665 ret = -ENODATA;
Steve Wisecfdda9d2010-04-21 15:30:06 -0700666 return ret;
667}
668
669static inline struct t4_cqe *t4_next_sw_cqe(struct t4_cq *cq)
670{
Steve Wise1cf24dc2013-08-06 21:04:35 +0530671 if (cq->sw_in_use == cq->size) {
Bharat Potnuri4d45b752017-09-27 13:05:50 +0530672 pr_warn("%s cxgb4 sw cq overflow cqid %u\n",
673 __func__, cq->cqid);
Steve Wise1cf24dc2013-08-06 21:04:35 +0530674 cq->error = 1;
675 BUG_ON(1);
676 return NULL;
677 }
Steve Wisecfdda9d2010-04-21 15:30:06 -0700678 if (cq->sw_in_use)
679 return &cq->sw_queue[cq->sw_cidx];
680 return NULL;
681}
682
683static inline int t4_next_cqe(struct t4_cq *cq, struct t4_cqe **cqe)
684{
685 int ret = 0;
686
687 if (cq->error)
688 ret = -ENODATA;
689 else if (cq->sw_in_use)
690 *cqe = &cq->sw_queue[cq->sw_cidx];
691 else
692 ret = t4_next_hw_cqe(cq, cqe);
693 return ret;
694}
695
696static inline int t4_cq_in_error(struct t4_cq *cq)
697{
698 return ((struct t4_status_page *)&cq->queue[cq->size])->qp_err;
699}
700
701static inline void t4_set_cq_in_error(struct t4_cq *cq)
702{
703 ((struct t4_status_page *)&cq->queue[cq->size])->qp_err = 1;
704}
705#endif
Steve Wise05eb2382014-03-14 21:52:08 +0530706
707struct t4_dev_status_page {
708 u8 db_off;
Hariprasad Sc5dfb002015-12-11 13:02:01 +0530709 u8 pad1;
710 u16 pad2;
711 u32 pad3;
712 u64 qp_start;
713 u64 qp_size;
714 u64 cq_start;
715 u64 cq_size;
Steve Wise05eb2382014-03-14 21:52:08 +0530716};