blob: b88645191fe559b89b8d330c984865d07dbae21b [file] [log] [blame]
Ingo Molnar241771e2008-12-03 10:39:53 +01001/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02002 * Performance events x86 architecture code
Ingo Molnar241771e2008-12-03 10:39:53 +01003 *
Ingo Molnar98144512009-04-29 14:52:50 +02004 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
8 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com>
Markus Metzger30dd5682009-07-21 15:56:48 +02009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
Stephane Eranian1da53e02010-01-18 10:58:01 +020010 * Copyright (C) 2009 Google, Inc., Stephane Eranian
Ingo Molnar241771e2008-12-03 10:39:53 +010011 *
12 * For licencing details see kernel-base/COPYING
13 */
14
Ingo Molnarcdd6c482009-09-21 12:02:48 +020015#include <linux/perf_event.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010016#include <linux/capability.h>
17#include <linux/notifier.h>
18#include <linux/hardirq.h>
19#include <linux/kprobes.h>
Thomas Gleixner4ac13292008-12-09 21:43:39 +010020#include <linux/module.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010021#include <linux/kdebug.h>
22#include <linux/sched.h>
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +020023#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Markus Metzger30dd5682009-07-21 15:56:48 +020025#include <linux/cpu.h>
Peter Zijlstra272d30b2010-01-22 16:32:17 +010026#include <linux/bitops.h>
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +010027#include <linux/device.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010028
Ingo Molnar241771e2008-12-03 10:39:53 +010029#include <asm/apic.h>
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +020030#include <asm/stacktrace.h>
Peter Zijlstra4e935e42009-03-30 19:07:16 +020031#include <asm/nmi.h>
Lin Ming69092622011-03-03 10:34:50 +080032#include <asm/smp.h>
Robert Richterc8e59102011-04-16 02:27:55 +020033#include <asm/alternative.h>
Peter Zijlstrae3f35412011-11-21 11:43:53 +010034#include <asm/timer.h>
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +020035#include <asm/desc.h>
36#include <asm/ldt.h>
Ingo Molnar241771e2008-12-03 10:39:53 +010037
Kevin Winchesterde0428a2011-08-30 20:41:05 -030038#include "perf_event.h"
39
Kevin Winchesterde0428a2011-08-30 20:41:05 -030040struct x86_pmu x86_pmu __read_mostly;
Stephane Eranianefc9f052011-06-06 16:57:03 +020041
Kevin Winchesterde0428a2011-08-30 20:41:05 -030042DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = {
Peter Zijlstrab0f3f282009-03-05 18:08:27 +010043 .enabled = 1,
44};
Ingo Molnar241771e2008-12-03 10:39:53 +010045
Kevin Winchesterde0428a2011-08-30 20:41:05 -030046u64 __read_mostly hw_cache_event_ids
Ingo Molnar8326f442009-06-05 20:22:46 +020047 [PERF_COUNT_HW_CACHE_MAX]
48 [PERF_COUNT_HW_CACHE_OP_MAX]
49 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -030050u64 __read_mostly hw_cache_extra_regs
Andi Kleene994d7d2011-03-03 10:34:48 +080051 [PERF_COUNT_HW_CACHE_MAX]
52 [PERF_COUNT_HW_CACHE_OP_MAX]
53 [PERF_COUNT_HW_CACHE_RESULT_MAX];
Ingo Molnar8326f442009-06-05 20:22:46 +020054
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +053055/*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020056 * Propagate event elapsed time into the generic event.
57 * Can only be executed on the CPU where the event is active.
Ingo Molnaree060942008-12-13 09:00:03 +010058 * Returns the delta events processed.
59 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030060u64 x86_perf_event_update(struct perf_event *event)
Ingo Molnaree060942008-12-13 09:00:03 +010061{
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +010062 struct hw_perf_event *hwc = &event->hw;
Robert Richter948b1bb2010-03-29 18:36:50 +020063 int shift = 64 - x86_pmu.cntval_bits;
Peter Zijlstraec3232b2009-05-13 09:45:19 +020064 u64 prev_raw_count, new_raw_count;
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +010065 int idx = hwc->idx;
Peter Zijlstraec3232b2009-05-13 09:45:19 +020066 s64 delta;
Ingo Molnaree060942008-12-13 09:00:03 +010067
Robert Richter15c7ad52012-06-20 20:46:33 +020068 if (idx == INTEL_PMC_IDX_FIXED_BTS)
Markus Metzger30dd5682009-07-21 15:56:48 +020069 return 0;
70
Ingo Molnaree060942008-12-13 09:00:03 +010071 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +020072 * Careful: an NMI might modify the previous event value.
Ingo Molnaree060942008-12-13 09:00:03 +010073 *
74 * Our tactic to handle this is to first atomically read and
75 * exchange a new raw count - then add that new-prev delta
Ingo Molnarcdd6c482009-09-21 12:02:48 +020076 * count to the generic event atomically:
Ingo Molnaree060942008-12-13 09:00:03 +010077 */
78again:
Peter Zijlstrae7850592010-05-21 14:43:08 +020079 prev_raw_count = local64_read(&hwc->prev_count);
Vince Weaverc48b6052012-03-01 17:28:14 -050080 rdpmcl(hwc->event_base_rdpmc, new_raw_count);
Ingo Molnaree060942008-12-13 09:00:03 +010081
Peter Zijlstrae7850592010-05-21 14:43:08 +020082 if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
Ingo Molnaree060942008-12-13 09:00:03 +010083 new_raw_count) != prev_raw_count)
84 goto again;
85
86 /*
87 * Now we have the new raw value and have updated the prev
88 * timestamp already. We can now calculate the elapsed delta
Ingo Molnarcdd6c482009-09-21 12:02:48 +020089 * (event-)time and add that to the generic event.
Ingo Molnaree060942008-12-13 09:00:03 +010090 *
91 * Careful, not all hw sign-extends above the physical width
Peter Zijlstraec3232b2009-05-13 09:45:19 +020092 * of the count.
Ingo Molnaree060942008-12-13 09:00:03 +010093 */
Peter Zijlstraec3232b2009-05-13 09:45:19 +020094 delta = (new_raw_count << shift) - (prev_raw_count << shift);
95 delta >>= shift;
Ingo Molnaree060942008-12-13 09:00:03 +010096
Peter Zijlstrae7850592010-05-21 14:43:08 +020097 local64_add(delta, &event->count);
98 local64_sub(delta, &hwc->period_left);
Robert Richter4b7bfd02009-04-29 12:47:22 +020099
100 return new_raw_count;
Ingo Molnaree060942008-12-13 09:00:03 +0100101}
102
Andi Kleena7e3ed12011-03-03 10:34:47 +0800103/*
104 * Find and validate any extra registers to set up.
105 */
106static int x86_pmu_extra_regs(u64 config, struct perf_event *event)
107{
Stephane Eranianefc9f052011-06-06 16:57:03 +0200108 struct hw_perf_event_extra *reg;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800109 struct extra_reg *er;
110
Stephane Eranianefc9f052011-06-06 16:57:03 +0200111 reg = &event->hw.extra_reg;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800112
113 if (!x86_pmu.extra_regs)
114 return 0;
115
116 for (er = x86_pmu.extra_regs; er->msr; er++) {
117 if (er->event != (config & er->config_mask))
118 continue;
119 if (event->attr.config1 & ~er->valid_mask)
120 return -EINVAL;
Stephane Eranianefc9f052011-06-06 16:57:03 +0200121
122 reg->idx = er->idx;
123 reg->config = event->attr.config1;
124 reg->reg = er->msr;
Andi Kleena7e3ed12011-03-03 10:34:47 +0800125 break;
126 }
127 return 0;
128}
129
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200130static atomic_t active_events;
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200131static DEFINE_MUTEX(pmc_reserve_mutex);
132
Robert Richterb27ea292010-03-17 12:49:10 +0100133#ifdef CONFIG_X86_LOCAL_APIC
134
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200135static bool reserve_pmc_hardware(void)
136{
137 int i;
138
Robert Richter948b1bb2010-03-29 18:36:50 +0200139 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100140 if (!reserve_perfctr_nmi(x86_pmu_event_addr(i)))
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200141 goto perfctr_fail;
142 }
143
Robert Richter948b1bb2010-03-29 18:36:50 +0200144 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100145 if (!reserve_evntsel_nmi(x86_pmu_config_addr(i)))
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200146 goto eventsel_fail;
147 }
148
149 return true;
150
151eventsel_fail:
152 for (i--; i >= 0; i--)
Robert Richter41bf4982011-02-02 17:40:57 +0100153 release_evntsel_nmi(x86_pmu_config_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200154
Robert Richter948b1bb2010-03-29 18:36:50 +0200155 i = x86_pmu.num_counters;
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200156
157perfctr_fail:
158 for (i--; i >= 0; i--)
Robert Richter41bf4982011-02-02 17:40:57 +0100159 release_perfctr_nmi(x86_pmu_event_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200160
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200161 return false;
162}
163
164static void release_pmc_hardware(void)
165{
166 int i;
167
Robert Richter948b1bb2010-03-29 18:36:50 +0200168 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100169 release_perfctr_nmi(x86_pmu_event_addr(i));
170 release_evntsel_nmi(x86_pmu_config_addr(i));
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200171 }
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200172}
173
Robert Richterb27ea292010-03-17 12:49:10 +0100174#else
175
176static bool reserve_pmc_hardware(void) { return true; }
177static void release_pmc_hardware(void) {}
178
179#endif
180
Don Zickus33c6d6a2010-11-22 16:55:23 -0500181static bool check_hw_exists(void)
182{
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100183 u64 val, val_fail, val_new= ~0;
184 int i, reg, reg_fail, ret = 0;
185 int bios_fail = 0;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500186
Peter Zijlstra44072042010-12-08 15:56:23 +0100187 /*
188 * Check to see if the BIOS enabled any of the counters, if so
189 * complain and bail.
190 */
191 for (i = 0; i < x86_pmu.num_counters; i++) {
Robert Richter41bf4982011-02-02 17:40:57 +0100192 reg = x86_pmu_config_addr(i);
Peter Zijlstra44072042010-12-08 15:56:23 +0100193 ret = rdmsrl_safe(reg, &val);
194 if (ret)
195 goto msr_fail;
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100196 if (val & ARCH_PERFMON_EVENTSEL_ENABLE) {
197 bios_fail = 1;
198 val_fail = val;
199 reg_fail = reg;
200 }
Peter Zijlstra44072042010-12-08 15:56:23 +0100201 }
202
203 if (x86_pmu.num_counters_fixed) {
204 reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
205 ret = rdmsrl_safe(reg, &val);
206 if (ret)
207 goto msr_fail;
208 for (i = 0; i < x86_pmu.num_counters_fixed; i++) {
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100209 if (val & (0x03 << i*4)) {
210 bios_fail = 1;
211 val_fail = val;
212 reg_fail = reg;
213 }
Peter Zijlstra44072042010-12-08 15:56:23 +0100214 }
215 }
216
217 /*
Andre Przywarabffd5fc2012-10-09 17:38:35 +0200218 * Read the current value, change it and read it back to see if it
219 * matches, this is needed to detect certain hardware emulators
220 * (qemu/kvm) that don't trap on the MSR access and always return 0s.
Peter Zijlstra44072042010-12-08 15:56:23 +0100221 */
Robert Richterf285f922012-06-20 20:46:36 +0200222 reg = x86_pmu_event_addr(0);
Andre Przywarabffd5fc2012-10-09 17:38:35 +0200223 if (rdmsrl_safe(reg, &val))
224 goto msr_fail;
225 val ^= 0xffffUL;
Robert Richterf285f922012-06-20 20:46:36 +0200226 ret = wrmsrl_safe(reg, val);
227 ret |= rdmsrl_safe(reg, &val_new);
Don Zickus33c6d6a2010-11-22 16:55:23 -0500228 if (ret || val != val_new)
Peter Zijlstra44072042010-12-08 15:56:23 +0100229 goto msr_fail;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500230
Ingo Molnar45daae52011-03-25 10:24:23 +0100231 /*
232 * We still allow the PMU driver to operate:
233 */
George Dunlapa5ebe0b2013-04-03 15:46:28 +0100234 if (bios_fail) {
235 printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n");
236 printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg_fail, val_fail);
237 }
Ingo Molnar45daae52011-03-25 10:24:23 +0100238
239 return true;
Peter Zijlstra44072042010-12-08 15:56:23 +0100240
241msr_fail:
242 printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n");
Robert Richterf285f922012-06-20 20:46:36 +0200243 printk(KERN_ERR "Failed to access perfctr msr (MSR %x is %Lx)\n", reg, val_new);
Ingo Molnar45daae52011-03-25 10:24:23 +0100244
Peter Zijlstra44072042010-12-08 15:56:23 +0100245 return false;
Don Zickus33c6d6a2010-11-22 16:55:23 -0500246}
247
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200248static void hw_perf_event_destroy(struct perf_event *event)
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200249{
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200250 if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) {
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200251 release_pmc_hardware();
Peter Zijlstraca037702010-03-02 19:52:12 +0100252 release_ds_buffers();
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200253 mutex_unlock(&pmc_reserve_mutex);
254 }
255}
256
Robert Richter85cf9db2009-04-29 12:47:20 +0200257static inline int x86_pmu_initialized(void)
258{
259 return x86_pmu.handle_irq != NULL;
260}
261
Ingo Molnar8326f442009-06-05 20:22:46 +0200262static inline int
Andi Kleene994d7d2011-03-03 10:34:48 +0800263set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event)
Ingo Molnar8326f442009-06-05 20:22:46 +0200264{
Andi Kleene994d7d2011-03-03 10:34:48 +0800265 struct perf_event_attr *attr = &event->attr;
Ingo Molnar8326f442009-06-05 20:22:46 +0200266 unsigned int cache_type, cache_op, cache_result;
267 u64 config, val;
268
269 config = attr->config;
270
271 cache_type = (config >> 0) & 0xff;
272 if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
273 return -EINVAL;
274
275 cache_op = (config >> 8) & 0xff;
276 if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
277 return -EINVAL;
278
279 cache_result = (config >> 16) & 0xff;
280 if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
281 return -EINVAL;
282
283 val = hw_cache_event_ids[cache_type][cache_op][cache_result];
284
285 if (val == 0)
286 return -ENOENT;
287
288 if (val == -1)
289 return -EINVAL;
290
291 hwc->config |= val;
Andi Kleene994d7d2011-03-03 10:34:48 +0800292 attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result];
293 return x86_pmu_extra_regs(val, event);
Ingo Molnar8326f442009-06-05 20:22:46 +0200294}
295
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300296int x86_setup_perfctr(struct perf_event *event)
Robert Richterc1726f32010-04-13 22:23:11 +0200297{
298 struct perf_event_attr *attr = &event->attr;
299 struct hw_perf_event *hwc = &event->hw;
300 u64 config;
301
Franck Bui-Huu6c7e5502010-11-23 16:21:43 +0100302 if (!is_sampling_event(event)) {
Robert Richterc1726f32010-04-13 22:23:11 +0200303 hwc->sample_period = x86_pmu.max_period;
304 hwc->last_period = hwc->sample_period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200305 local64_set(&hwc->period_left, hwc->sample_period);
Robert Richterc1726f32010-04-13 22:23:11 +0200306 } else {
307 /*
308 * If we have a PMU initialized but no APIC
309 * interrupts, we cannot sample hardware
310 * events (user-space has to fall back and
311 * sample via a hrtimer based software event):
312 */
313 if (!x86_pmu.apic)
314 return -EOPNOTSUPP;
315 }
316
317 if (attr->type == PERF_TYPE_RAW)
Peter Zijlstraed13ec52011-11-14 10:03:25 +0100318 return x86_pmu_extra_regs(event->attr.config, event);
Robert Richterc1726f32010-04-13 22:23:11 +0200319
320 if (attr->type == PERF_TYPE_HW_CACHE)
Andi Kleene994d7d2011-03-03 10:34:48 +0800321 return set_ext_hw_attr(hwc, event);
Robert Richterc1726f32010-04-13 22:23:11 +0200322
323 if (attr->config >= x86_pmu.max_events)
324 return -EINVAL;
325
326 /*
327 * The generic map:
328 */
329 config = x86_pmu.event_map(attr->config);
330
331 if (config == 0)
332 return -ENOENT;
333
334 if (config == -1LL)
335 return -EINVAL;
336
337 /*
338 * Branch tracing:
339 */
Peter Zijlstra18a073a2011-04-26 13:24:33 +0200340 if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
341 !attr->freq && hwc->sample_period == 1) {
Robert Richterc1726f32010-04-13 22:23:11 +0200342 /* BTS is not supported by this architecture. */
Peter Zijlstra6809b6e2010-10-19 14:22:50 +0200343 if (!x86_pmu.bts_active)
Robert Richterc1726f32010-04-13 22:23:11 +0200344 return -EOPNOTSUPP;
345
346 /* BTS is currently only allowed for user-mode. */
347 if (!attr->exclude_kernel)
348 return -EOPNOTSUPP;
349 }
350
351 hwc->config |= config;
352
353 return 0;
354}
Robert Richter4261e0e2010-04-13 22:23:10 +0200355
Stephane Eranianff3fb512012-02-09 23:20:54 +0100356/*
357 * check that branch_sample_type is compatible with
358 * settings needed for precise_ip > 1 which implies
359 * using the LBR to capture ALL taken branches at the
360 * priv levels of the measurement
361 */
362static inline int precise_br_compat(struct perf_event *event)
363{
364 u64 m = event->attr.branch_sample_type;
365 u64 b = 0;
366
367 /* must capture all branches */
368 if (!(m & PERF_SAMPLE_BRANCH_ANY))
369 return 0;
370
371 m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER;
372
373 if (!event->attr.exclude_user)
374 b |= PERF_SAMPLE_BRANCH_USER;
375
376 if (!event->attr.exclude_kernel)
377 b |= PERF_SAMPLE_BRANCH_KERNEL;
378
379 /*
380 * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86
381 */
382
383 return m == b;
384}
385
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300386int x86_pmu_hw_config(struct perf_event *event)
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300387{
Peter Zijlstraab608342010-04-08 23:03:20 +0200388 if (event->attr.precise_ip) {
389 int precise = 0;
390
391 /* Support for constant skid */
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200392 if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) {
Peter Zijlstraab608342010-04-08 23:03:20 +0200393 precise++;
394
Peter Zijlstra5553be22010-10-19 14:38:11 +0200395 /* Support for IP fixup */
396 if (x86_pmu.lbr_nr)
397 precise++;
398 }
Peter Zijlstraab608342010-04-08 23:03:20 +0200399
400 if (event->attr.precise_ip > precise)
401 return -EOPNOTSUPP;
Stephane Eranianff3fb512012-02-09 23:20:54 +0100402 /*
403 * check that PEBS LBR correction does not conflict with
404 * whatever the user is asking with attr->branch_sample_type
405 */
Andi Kleen130768b2013-06-17 17:36:47 -0700406 if (event->attr.precise_ip > 1 &&
407 x86_pmu.intel_cap.pebs_format < 2) {
Stephane Eranianff3fb512012-02-09 23:20:54 +0100408 u64 *br_type = &event->attr.branch_sample_type;
409
410 if (has_branch_stack(event)) {
411 if (!precise_br_compat(event))
412 return -EOPNOTSUPP;
413
414 /* branch_sample_type is compatible */
415
416 } else {
417 /*
418 * user did not specify branch_sample_type
419 *
420 * For PEBS fixups, we capture all
421 * the branches at the priv level of the
422 * event.
423 */
424 *br_type = PERF_SAMPLE_BRANCH_ANY;
425
426 if (!event->attr.exclude_user)
427 *br_type |= PERF_SAMPLE_BRANCH_USER;
428
429 if (!event->attr.exclude_kernel)
430 *br_type |= PERF_SAMPLE_BRANCH_KERNEL;
431 }
432 }
Peter Zijlstraab608342010-04-08 23:03:20 +0200433 }
434
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300435 /*
436 * Generate PMC IRQs:
437 * (keep 'enabled' bit clear for now)
438 */
Peter Zijlstrab4cdc5c2010-03-30 17:00:06 +0200439 event->hw.config = ARCH_PERFMON_EVENTSEL_INT;
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300440
441 /*
442 * Count user and OS events unless requested not to
443 */
Peter Zijlstrab4cdc5c2010-03-30 17:00:06 +0200444 if (!event->attr.exclude_user)
445 event->hw.config |= ARCH_PERFMON_EVENTSEL_USR;
446 if (!event->attr.exclude_kernel)
447 event->hw.config |= ARCH_PERFMON_EVENTSEL_OS;
448
449 if (event->attr.type == PERF_TYPE_RAW)
450 event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK;
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300451
Robert Richter9d0fcba62010-04-13 22:23:12 +0200452 return x86_setup_perfctr(event);
Cyrill Gorcunova0727382010-03-11 19:54:39 +0300453}
454
Ingo Molnaree060942008-12-13 09:00:03 +0100455/*
Peter Zijlstra0d486962009-06-02 19:22:16 +0200456 * Setup the hardware configuration for a given attr_type
Ingo Molnar241771e2008-12-03 10:39:53 +0100457 */
Peter Zijlstrab0a873e2010-06-11 13:35:08 +0200458static int __x86_pmu_event_init(struct perf_event *event)
Ingo Molnar241771e2008-12-03 10:39:53 +0100459{
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200460 int err;
Ingo Molnar241771e2008-12-03 10:39:53 +0100461
Robert Richter85cf9db2009-04-29 12:47:20 +0200462 if (!x86_pmu_initialized())
463 return -ENODEV;
Ingo Molnar241771e2008-12-03 10:39:53 +0100464
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200465 err = 0;
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200466 if (!atomic_inc_not_zero(&active_events)) {
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200467 mutex_lock(&pmc_reserve_mutex);
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200468 if (atomic_read(&active_events) == 0) {
Markus Metzger30dd5682009-07-21 15:56:48 +0200469 if (!reserve_pmc_hardware())
470 err = -EBUSY;
Peter Zijlstraf80c9e32010-10-19 14:50:02 +0200471 else
472 reserve_ds_buffers();
Markus Metzger30dd5682009-07-21 15:56:48 +0200473 }
474 if (!err)
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200475 atomic_inc(&active_events);
Peter Zijlstra4e935e42009-03-30 19:07:16 +0200476 mutex_unlock(&pmc_reserve_mutex);
477 }
478 if (err)
479 return err;
480
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200481 event->destroy = hw_perf_event_destroy;
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +0200482
Robert Richter4261e0e2010-04-13 22:23:10 +0200483 event->hw.idx = -1;
484 event->hw.last_cpu = -1;
485 event->hw.last_tag = ~0ULL;
Stephane Eranianb6900812009-10-06 16:42:09 +0200486
Stephane Eranianefc9f052011-06-06 16:57:03 +0200487 /* mark unused */
488 event->hw.extra_reg.idx = EXTRA_REG_NONE;
Stephane Eranianb36817e2012-02-09 23:20:53 +0100489 event->hw.branch_reg.idx = EXTRA_REG_NONE;
490
Robert Richter9d0fcba62010-04-13 22:23:12 +0200491 return x86_pmu.hw_config(event);
Robert Richter4261e0e2010-04-13 22:23:10 +0200492}
493
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300494void x86_pmu_disable_all(void)
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530495{
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200496 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
Peter Zijlstra9e35ad32009-05-13 16:21:38 +0200497 int idx;
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100498
Robert Richter948b1bb2010-03-29 18:36:50 +0200499 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100500 u64 val;
501
Robert Richter43f62012009-04-29 16:55:56 +0200502 if (!test_bit(idx, cpuc->active_mask))
Robert Richter4295ee62009-04-29 12:47:01 +0200503 continue;
Robert Richter41bf4982011-02-02 17:40:57 +0100504 rdmsrl(x86_pmu_config_addr(idx), val);
Robert Richterbb1165d2010-03-01 14:21:23 +0100505 if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE))
Robert Richter4295ee62009-04-29 12:47:01 +0200506 continue;
Robert Richterbb1165d2010-03-01 14:21:23 +0100507 val &= ~ARCH_PERFMON_EVENTSEL_ENABLE;
Robert Richter41bf4982011-02-02 17:40:57 +0100508 wrmsrl(x86_pmu_config_addr(idx), val);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530509 }
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530510}
511
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200512static void x86_pmu_disable(struct pmu *pmu)
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +0530513{
Stephane Eranian1da53e02010-01-18 10:58:01 +0200514 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
515
Robert Richter85cf9db2009-04-29 12:47:20 +0200516 if (!x86_pmu_initialized())
Peter Zijlstra9e35ad32009-05-13 16:21:38 +0200517 return;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200518
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +0100519 if (!cpuc->enabled)
520 return;
521
522 cpuc->n_added = 0;
523 cpuc->enabled = 0;
524 barrier();
Stephane Eranian1da53e02010-01-18 10:58:01 +0200525
526 x86_pmu.disable_all();
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +0530527}
Ingo Molnar241771e2008-12-03 10:39:53 +0100528
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300529void x86_pmu_enable_all(int added)
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530530{
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200531 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530532 int idx;
533
Robert Richter948b1bb2010-03-29 18:36:50 +0200534 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richterd45dd922011-02-02 17:40:56 +0100535 struct hw_perf_event *hwc = &cpuc->events[idx]->hw;
Peter Zijlstrab0f3f282009-03-05 18:08:27 +0100536
Robert Richter43f62012009-04-29 16:55:56 +0200537 if (!test_bit(idx, cpuc->active_mask))
Robert Richter4295ee62009-04-29 12:47:01 +0200538 continue;
Peter Zijlstra984b8382009-07-10 09:59:56 +0200539
Robert Richterd45dd922011-02-02 17:40:56 +0100540 __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +0530541 }
542}
543
Peter Zijlstra51b0fe32010-06-11 13:35:57 +0200544static struct pmu pmu;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200545
546static inline int is_x86_event(struct perf_event *event)
547{
548 return event->pmu == &pmu;
549}
550
Robert Richter1e2ad282011-11-18 12:35:21 +0100551/*
552 * Event scheduler state:
553 *
554 * Assign events iterating over all events and counters, beginning
555 * with events with least weights first. Keep the current iterator
556 * state in struct sched_state.
557 */
558struct sched_state {
559 int weight;
560 int event; /* event index */
561 int counter; /* counter index */
562 int unassigned; /* number of events to be assigned left */
563 unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
564};
565
Robert Richterbc1738f2011-11-18 12:35:22 +0100566/* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */
567#define SCHED_STATES_MAX 2
568
Robert Richter1e2ad282011-11-18 12:35:21 +0100569struct perf_sched {
570 int max_weight;
571 int max_events;
Andrew Hunter43b457802013-05-23 11:07:03 -0700572 struct perf_event **events;
Robert Richter1e2ad282011-11-18 12:35:21 +0100573 struct sched_state state;
Robert Richterbc1738f2011-11-18 12:35:22 +0100574 int saved_states;
575 struct sched_state saved[SCHED_STATES_MAX];
Robert Richter1e2ad282011-11-18 12:35:21 +0100576};
577
578/*
579 * Initialize interator that runs through all events and counters.
580 */
Andrew Hunter43b457802013-05-23 11:07:03 -0700581static void perf_sched_init(struct perf_sched *sched, struct perf_event **events,
Robert Richter1e2ad282011-11-18 12:35:21 +0100582 int num, int wmin, int wmax)
583{
584 int idx;
585
586 memset(sched, 0, sizeof(*sched));
587 sched->max_events = num;
588 sched->max_weight = wmax;
Andrew Hunter43b457802013-05-23 11:07:03 -0700589 sched->events = events;
Robert Richter1e2ad282011-11-18 12:35:21 +0100590
591 for (idx = 0; idx < num; idx++) {
Andrew Hunter43b457802013-05-23 11:07:03 -0700592 if (events[idx]->hw.constraint->weight == wmin)
Robert Richter1e2ad282011-11-18 12:35:21 +0100593 break;
594 }
595
596 sched->state.event = idx; /* start with min weight */
597 sched->state.weight = wmin;
598 sched->state.unassigned = num;
599}
600
Robert Richterbc1738f2011-11-18 12:35:22 +0100601static void perf_sched_save_state(struct perf_sched *sched)
602{
603 if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX))
604 return;
605
606 sched->saved[sched->saved_states] = sched->state;
607 sched->saved_states++;
608}
609
610static bool perf_sched_restore_state(struct perf_sched *sched)
611{
612 if (!sched->saved_states)
613 return false;
614
615 sched->saved_states--;
616 sched->state = sched->saved[sched->saved_states];
617
618 /* continue with next counter: */
619 clear_bit(sched->state.counter++, sched->state.used);
620
621 return true;
622}
623
Robert Richter1e2ad282011-11-18 12:35:21 +0100624/*
625 * Select a counter for the current event to schedule. Return true on
626 * success.
627 */
Robert Richterbc1738f2011-11-18 12:35:22 +0100628static bool __perf_sched_find_counter(struct perf_sched *sched)
Robert Richter1e2ad282011-11-18 12:35:21 +0100629{
630 struct event_constraint *c;
631 int idx;
632
633 if (!sched->state.unassigned)
634 return false;
635
636 if (sched->state.event >= sched->max_events)
637 return false;
638
Andrew Hunter43b457802013-05-23 11:07:03 -0700639 c = sched->events[sched->state.event]->hw.constraint;
Peter Zijlstra4defea82011-11-10 15:15:42 +0100640 /* Prefer fixed purpose counters */
Robert Richter15c7ad52012-06-20 20:46:33 +0200641 if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) {
642 idx = INTEL_PMC_IDX_FIXED;
Akinobu Mita307b1cd2012-03-23 15:02:03 -0700643 for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) {
Peter Zijlstra4defea82011-11-10 15:15:42 +0100644 if (!__test_and_set_bit(idx, sched->state.used))
645 goto done;
646 }
647 }
Robert Richter1e2ad282011-11-18 12:35:21 +0100648 /* Grab the first unused counter starting with idx */
649 idx = sched->state.counter;
Robert Richter15c7ad52012-06-20 20:46:33 +0200650 for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) {
Robert Richter1e2ad282011-11-18 12:35:21 +0100651 if (!__test_and_set_bit(idx, sched->state.used))
Peter Zijlstra4defea82011-11-10 15:15:42 +0100652 goto done;
Robert Richter1e2ad282011-11-18 12:35:21 +0100653 }
Robert Richter1e2ad282011-11-18 12:35:21 +0100654
Peter Zijlstra4defea82011-11-10 15:15:42 +0100655 return false;
656
657done:
658 sched->state.counter = idx;
Robert Richter1e2ad282011-11-18 12:35:21 +0100659
Robert Richterbc1738f2011-11-18 12:35:22 +0100660 if (c->overlap)
661 perf_sched_save_state(sched);
662
663 return true;
664}
665
666static bool perf_sched_find_counter(struct perf_sched *sched)
667{
668 while (!__perf_sched_find_counter(sched)) {
669 if (!perf_sched_restore_state(sched))
670 return false;
671 }
672
Robert Richter1e2ad282011-11-18 12:35:21 +0100673 return true;
674}
675
676/*
677 * Go through all unassigned events and find the next one to schedule.
678 * Take events with the least weight first. Return true on success.
679 */
680static bool perf_sched_next_event(struct perf_sched *sched)
681{
682 struct event_constraint *c;
683
684 if (!sched->state.unassigned || !--sched->state.unassigned)
685 return false;
686
687 do {
688 /* next event */
689 sched->state.event++;
690 if (sched->state.event >= sched->max_events) {
691 /* next weight */
692 sched->state.event = 0;
693 sched->state.weight++;
694 if (sched->state.weight > sched->max_weight)
695 return false;
696 }
Andrew Hunter43b457802013-05-23 11:07:03 -0700697 c = sched->events[sched->state.event]->hw.constraint;
Robert Richter1e2ad282011-11-18 12:35:21 +0100698 } while (c->weight != sched->state.weight);
699
700 sched->state.counter = 0; /* start with first counter */
701
702 return true;
703}
704
705/*
706 * Assign a counter for each event.
707 */
Andrew Hunter43b457802013-05-23 11:07:03 -0700708int perf_assign_events(struct perf_event **events, int n,
Yan, Zheng4b4969b2012-06-15 14:31:30 +0800709 int wmin, int wmax, int *assign)
Robert Richter1e2ad282011-11-18 12:35:21 +0100710{
711 struct perf_sched sched;
712
Andrew Hunter43b457802013-05-23 11:07:03 -0700713 perf_sched_init(&sched, events, n, wmin, wmax);
Robert Richter1e2ad282011-11-18 12:35:21 +0100714
715 do {
716 if (!perf_sched_find_counter(&sched))
717 break; /* failed */
718 if (assign)
719 assign[sched.state.event] = sched.state.counter;
720 } while (perf_sched_next_event(&sched));
721
722 return sched.state.unassigned;
723}
724
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300725int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200726{
Andrew Hunter43b457802013-05-23 11:07:03 -0700727 struct event_constraint *c;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200728 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200729 struct perf_event *e;
Robert Richter1e2ad282011-11-18 12:35:21 +0100730 int i, wmin, wmax, num = 0;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200731 struct hw_perf_event *hwc;
732
733 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
734
Robert Richter1e2ad282011-11-18 12:35:21 +0100735 for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) {
Andrew Hunter43b457802013-05-23 11:07:03 -0700736 hwc = &cpuc->event_list[i]->hw;
Peter Zijlstrab622d642010-02-01 15:36:30 +0100737 c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]);
Andrew Hunter43b457802013-05-23 11:07:03 -0700738 hwc->constraint = c;
739
Robert Richter1e2ad282011-11-18 12:35:21 +0100740 wmin = min(wmin, c->weight);
741 wmax = max(wmax, c->weight);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200742 }
743
744 /*
Stephane Eranian81130702010-01-21 17:39:01 +0200745 * fastpath, try to reuse previous register
746 */
Peter Zijlstrac933c1a2010-01-22 16:40:12 +0100747 for (i = 0; i < n; i++) {
Stephane Eranian81130702010-01-21 17:39:01 +0200748 hwc = &cpuc->event_list[i]->hw;
Andrew Hunter43b457802013-05-23 11:07:03 -0700749 c = hwc->constraint;
Stephane Eranian81130702010-01-21 17:39:01 +0200750
751 /* never assigned */
752 if (hwc->idx == -1)
753 break;
754
755 /* constraint still honored */
Peter Zijlstra63b14642010-01-22 16:32:17 +0100756 if (!test_bit(hwc->idx, c->idxmsk))
Stephane Eranian81130702010-01-21 17:39:01 +0200757 break;
758
759 /* not already used */
760 if (test_bit(hwc->idx, used_mask))
761 break;
762
Peter Zijlstra34538ee2010-03-02 21:16:55 +0100763 __set_bit(hwc->idx, used_mask);
Stephane Eranian81130702010-01-21 17:39:01 +0200764 if (assign)
765 assign[i] = hwc->idx;
766 }
Stephane Eranian81130702010-01-21 17:39:01 +0200767
Robert Richter1e2ad282011-11-18 12:35:21 +0100768 /* slow path */
769 if (i != n)
Andrew Hunter43b457802013-05-23 11:07:03 -0700770 num = perf_assign_events(cpuc->event_list, n, wmin,
771 wmax, assign);
Stephane Eranian81130702010-01-21 17:39:01 +0200772
Stephane Eranian1da53e02010-01-18 10:58:01 +0200773 /*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200774 * Mark the event as committed, so we do not put_constraint()
775 * in case new events are added and fail scheduling.
776 */
777 if (!num && assign) {
778 for (i = 0; i < n; i++) {
779 e = cpuc->event_list[i];
780 e->hw.flags |= PERF_X86_EVENT_COMMITTED;
781 }
782 }
783 /*
Stephane Eranian1da53e02010-01-18 10:58:01 +0200784 * scheduling failed or is just a simulation,
785 * free resources if necessary
786 */
787 if (!assign || num) {
788 for (i = 0; i < n; i++) {
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200789 e = cpuc->event_list[i];
790 /*
791 * do not put_constraint() on comitted events,
792 * because they are good to go
793 */
794 if ((e->hw.flags & PERF_X86_EVENT_COMMITTED))
795 continue;
796
Stephane Eranian1da53e02010-01-18 10:58:01 +0200797 if (x86_pmu.put_event_constraints)
Stephane Eranian2f7f73a2013-06-20 18:42:54 +0200798 x86_pmu.put_event_constraints(cpuc, e);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200799 }
800 }
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100801 return num ? -EINVAL : 0;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200802}
803
804/*
805 * dogrp: true if must collect siblings events (group)
806 * returns total number of events and error code
807 */
808static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp)
809{
810 struct perf_event *event;
811 int n, max_count;
812
Robert Richter948b1bb2010-03-29 18:36:50 +0200813 max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200814
815 /* current number of events already accepted */
816 n = cpuc->n_events;
817
818 if (is_x86_event(leader)) {
819 if (n >= max_count)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100820 return -EINVAL;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200821 cpuc->event_list[n] = leader;
822 n++;
823 }
824 if (!dogrp)
825 return n;
826
827 list_for_each_entry(event, &leader->sibling_list, group_entry) {
828 if (!is_x86_event(event) ||
Stephane Eranian81130702010-01-21 17:39:01 +0200829 event->state <= PERF_EVENT_STATE_OFF)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200830 continue;
831
832 if (n >= max_count)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +0100833 return -EINVAL;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200834
835 cpuc->event_list[n] = event;
836 n++;
837 }
838 return n;
839}
840
Stephane Eranian1da53e02010-01-18 10:58:01 +0200841static inline void x86_assign_hw_event(struct perf_event *event,
Stephane Eranian447a1942010-02-01 14:50:01 +0200842 struct cpu_hw_events *cpuc, int i)
Stephane Eranian1da53e02010-01-18 10:58:01 +0200843{
Stephane Eranian447a1942010-02-01 14:50:01 +0200844 struct hw_perf_event *hwc = &event->hw;
845
846 hwc->idx = cpuc->assign[i];
847 hwc->last_cpu = smp_processor_id();
848 hwc->last_tag = ++cpuc->tags[i];
Stephane Eranian1da53e02010-01-18 10:58:01 +0200849
Robert Richter15c7ad52012-06-20 20:46:33 +0200850 if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) {
Stephane Eranian1da53e02010-01-18 10:58:01 +0200851 hwc->config_base = 0;
852 hwc->event_base = 0;
Robert Richter15c7ad52012-06-20 20:46:33 +0200853 } else if (hwc->idx >= INTEL_PMC_IDX_FIXED) {
Stephane Eranian1da53e02010-01-18 10:58:01 +0200854 hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL;
Robert Richter15c7ad52012-06-20 20:46:33 +0200855 hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED);
856 hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200857 } else {
Robert Richter73d6e522011-02-02 17:40:59 +0100858 hwc->config_base = x86_pmu_config_addr(hwc->idx);
859 hwc->event_base = x86_pmu_event_addr(hwc->idx);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600860 hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200861 }
862}
863
Stephane Eranian447a1942010-02-01 14:50:01 +0200864static inline int match_prev_assignment(struct hw_perf_event *hwc,
865 struct cpu_hw_events *cpuc,
866 int i)
867{
868 return hwc->idx == cpuc->assign[i] &&
869 hwc->last_cpu == smp_processor_id() &&
870 hwc->last_tag == cpuc->tags[i];
871}
872
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200873static void x86_pmu_start(struct perf_event *event, int flags);
Peter Zijlstra2e841872010-01-25 15:58:43 +0100874
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200875static void x86_pmu_enable(struct pmu *pmu)
Ingo Molnaree060942008-12-13 09:00:03 +0100876{
Stephane Eranian1da53e02010-01-18 10:58:01 +0200877 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
878 struct perf_event *event;
879 struct hw_perf_event *hwc;
Peter Zijlstra11164cd2010-03-26 14:08:44 +0100880 int i, added = cpuc->n_added;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200881
Robert Richter85cf9db2009-04-29 12:47:20 +0200882 if (!x86_pmu_initialized())
Ingo Molnar2b9ff0d2008-12-14 18:36:30 +0100883 return;
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +0100884
885 if (cpuc->enabled)
886 return;
887
Stephane Eranian1da53e02010-01-18 10:58:01 +0200888 if (cpuc->n_added) {
Peter Zijlstra19925ce2010-03-06 13:20:40 +0100889 int n_running = cpuc->n_events - cpuc->n_added;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200890 /*
891 * apply assignment obtained either from
892 * hw_perf_group_sched_in() or x86_pmu_enable()
893 *
894 * step1: save events moving to new counters
895 * step2: reprogram moved events into new counters
896 */
Peter Zijlstra19925ce2010-03-06 13:20:40 +0100897 for (i = 0; i < n_running; i++) {
Stephane Eranian1da53e02010-01-18 10:58:01 +0200898 event = cpuc->event_list[i];
899 hwc = &event->hw;
900
Stephane Eranian447a1942010-02-01 14:50:01 +0200901 /*
902 * we can avoid reprogramming counter if:
903 * - assigned same counter as last time
904 * - running on same CPU as last time
905 * - no other event has used the counter since
906 */
907 if (hwc->idx == -1 ||
908 match_prev_assignment(hwc, cpuc, i))
Stephane Eranian1da53e02010-01-18 10:58:01 +0200909 continue;
910
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200911 /*
912 * Ensure we don't accidentally enable a stopped
913 * counter simply because we rescheduled.
914 */
915 if (hwc->state & PERF_HES_STOPPED)
916 hwc->state |= PERF_HES_ARCH;
917
918 x86_pmu_stop(event, PERF_EF_UPDATE);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200919 }
920
921 for (i = 0; i < cpuc->n_events; i++) {
Stephane Eranian1da53e02010-01-18 10:58:01 +0200922 event = cpuc->event_list[i];
923 hwc = &event->hw;
924
Peter Zijlstra45e16a62010-03-11 13:40:30 +0100925 if (!match_prev_assignment(hwc, cpuc, i))
Stephane Eranian447a1942010-02-01 14:50:01 +0200926 x86_assign_hw_event(event, cpuc, i);
Peter Zijlstra45e16a62010-03-11 13:40:30 +0100927 else if (i < n_running)
928 continue;
Stephane Eranian1da53e02010-01-18 10:58:01 +0200929
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +0200930 if (hwc->state & PERF_HES_ARCH)
931 continue;
932
933 x86_pmu_start(event, PERF_EF_RELOAD);
Stephane Eranian1da53e02010-01-18 10:58:01 +0200934 }
935 cpuc->n_added = 0;
936 perf_events_lapic_init();
937 }
Peter Zijlstra1a6e21f2010-01-27 23:07:47 +0100938
939 cpuc->enabled = 1;
940 barrier();
941
Peter Zijlstra11164cd2010-03-26 14:08:44 +0100942 x86_pmu.enable_all(added);
Ingo Molnaree060942008-12-13 09:00:03 +0100943}
Ingo Molnaree060942008-12-13 09:00:03 +0100944
Tejun Heo245b2e72009-06-24 15:13:48 +0900945static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left);
Ingo Molnar241771e2008-12-03 10:39:53 +0100946
Ingo Molnaree060942008-12-13 09:00:03 +0100947/*
948 * Set the next IRQ period, based on the hwc->period_left value.
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200949 * To be called with the event disabled in hw:
Ingo Molnaree060942008-12-13 09:00:03 +0100950 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300951int x86_perf_event_set_period(struct perf_event *event)
Ingo Molnar241771e2008-12-03 10:39:53 +0100952{
Peter Zijlstra07088ed2010-03-02 20:16:01 +0100953 struct hw_perf_event *hwc = &event->hw;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200954 s64 left = local64_read(&hwc->period_left);
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +0200955 s64 period = hwc->sample_period;
Peter Zijlstra7645a242010-03-08 13:51:31 +0100956 int ret = 0, idx = hwc->idx;
Ingo Molnar241771e2008-12-03 10:39:53 +0100957
Robert Richter15c7ad52012-06-20 20:46:33 +0200958 if (idx == INTEL_PMC_IDX_FIXED_BTS)
Markus Metzger30dd5682009-07-21 15:56:48 +0200959 return 0;
960
Ingo Molnaree060942008-12-13 09:00:03 +0100961 /*
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200962 * If we are way outside a reasonable range then just skip forward:
Ingo Molnaree060942008-12-13 09:00:03 +0100963 */
964 if (unlikely(left <= -period)) {
965 left = period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200966 local64_set(&hwc->period_left, left);
Peter Zijlstra9e350de2009-06-10 21:34:59 +0200967 hwc->last_period = period;
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +0200968 ret = 1;
Ingo Molnaree060942008-12-13 09:00:03 +0100969 }
970
971 if (unlikely(left <= 0)) {
972 left += period;
Peter Zijlstrae7850592010-05-21 14:43:08 +0200973 local64_set(&hwc->period_left, left);
Peter Zijlstra9e350de2009-06-10 21:34:59 +0200974 hwc->last_period = period;
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +0200975 ret = 1;
Ingo Molnaree060942008-12-13 09:00:03 +0100976 }
Ingo Molnar1c80f4b2009-05-15 08:25:22 +0200977 /*
Ingo Molnardfc65092009-09-21 11:31:35 +0200978 * Quirk: certain CPUs dont like it if just 1 hw_event is left:
Ingo Molnar1c80f4b2009-05-15 08:25:22 +0200979 */
980 if (unlikely(left < 2))
981 left = 2;
Ingo Molnaree060942008-12-13 09:00:03 +0100982
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +0200983 if (left > x86_pmu.max_period)
984 left = x86_pmu.max_period;
985
Tejun Heo245b2e72009-06-24 15:13:48 +0900986 per_cpu(pmc_prev_left[idx], smp_processor_id()) = left;
Ingo Molnaree060942008-12-13 09:00:03 +0100987
988 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +0200989 * The hw event starts counting from this event offset,
Ingo Molnaree060942008-12-13 09:00:03 +0100990 * mark it to be able to extra future deltas:
991 */
Peter Zijlstrae7850592010-05-21 14:43:08 +0200992 local64_set(&hwc->prev_count, (u64)-left);
Ingo Molnaree060942008-12-13 09:00:03 +0100993
Robert Richter73d6e522011-02-02 17:40:59 +0100994 wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask);
Cyrill Gorcunov68aa00a2010-06-03 01:23:04 +0400995
996 /*
997 * Due to erratum on certan cpu we need
998 * a second write to be sure the register
999 * is updated properly
1000 */
1001 if (x86_pmu.perfctr_second_write) {
Robert Richter73d6e522011-02-02 17:40:59 +01001002 wrmsrl(hwc->event_base,
Robert Richter948b1bb2010-03-29 18:36:50 +02001003 (u64)(-left) & x86_pmu.cntval_mask);
Cyrill Gorcunov68aa00a2010-06-03 01:23:04 +04001004 }
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001005
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001006 perf_event_update_userpage(event);
Peter Zijlstra194002b2009-06-22 16:35:24 +02001007
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001008 return ret;
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001009}
1010
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001011void x86_pmu_enable_event(struct perf_event *event)
Robert Richter7c90cc42009-04-29 12:47:18 +02001012{
Tejun Heo0a3aee02010-12-18 16:28:55 +01001013 if (__this_cpu_read(cpu_hw_events.enabled))
Robert Richter31fa58a2010-04-13 22:23:14 +02001014 __x86_pmu_enable_event(&event->hw,
1015 ARCH_PERFMON_EVENTSEL_ENABLE);
Ingo Molnar241771e2008-12-03 10:39:53 +01001016}
1017
Ingo Molnaree060942008-12-13 09:00:03 +01001018/*
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001019 * Add a single event to the PMU.
Stephane Eranian1da53e02010-01-18 10:58:01 +02001020 *
1021 * The event is added to the group of enabled events
1022 * but only if it can be scehduled with existing events.
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001023 */
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001024static int x86_pmu_add(struct perf_event *event, int flags)
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001025{
1026 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001027 struct hw_perf_event *hwc;
1028 int assign[X86_PMC_IDX_MAX];
1029 int n, n0, ret;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001030
Stephane Eranian1da53e02010-01-18 10:58:01 +02001031 hwc = &event->hw;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001032
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001033 perf_pmu_disable(event->pmu);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001034 n0 = cpuc->n_events;
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001035 ret = n = collect_events(cpuc, event, false);
1036 if (ret < 0)
1037 goto out;
Ingo Molnar53b441a2009-05-25 21:41:28 +02001038
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001039 hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED;
1040 if (!(flags & PERF_EF_START))
1041 hwc->state |= PERF_HES_ARCH;
1042
Lin Ming4d1c52b2010-04-23 13:56:12 +08001043 /*
1044 * If group events scheduling transaction was started,
Lucas De Marchi0d2eb442011-03-17 16:24:16 -03001045 * skip the schedulability test here, it will be performed
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001046 * at commit time (->commit_txn) as a whole
Lin Ming4d1c52b2010-04-23 13:56:12 +08001047 */
Peter Zijlstra8d2cacb2010-05-25 17:49:05 +02001048 if (cpuc->group_flag & PERF_EVENT_TXN)
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001049 goto done_collect;
Lin Ming4d1c52b2010-04-23 13:56:12 +08001050
Cyrill Gorcunova0727382010-03-11 19:54:39 +03001051 ret = x86_pmu.schedule_events(cpuc, n, assign);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001052 if (ret)
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001053 goto out;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001054 /*
1055 * copy new assignment, now we know it is possible
1056 * will be used by hw_perf_enable()
1057 */
1058 memcpy(cpuc->assign, assign, n*sizeof(int));
Ingo Molnar241771e2008-12-03 10:39:53 +01001059
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001060done_collect:
Stephane Eranian1da53e02010-01-18 10:58:01 +02001061 cpuc->n_events = n;
Peter Zijlstra356e1f22010-03-06 13:49:56 +01001062 cpuc->n_added += n - n0;
Stephane Eranian90151c352010-05-25 16:23:10 +02001063 cpuc->n_txn += n - n0;
Ingo Molnar7e2ae342008-12-09 11:40:46 +01001064
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001065 ret = 0;
1066out:
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001067 perf_pmu_enable(event->pmu);
Peter Zijlstra24cd7f52010-06-11 17:32:03 +02001068 return ret;
Ingo Molnar241771e2008-12-03 10:39:53 +01001069}
1070
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001071static void x86_pmu_start(struct perf_event *event, int flags)
Stephane Eraniand76a0812010-02-08 17:06:01 +02001072{
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001073 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1074 int idx = event->hw.idx;
1075
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001076 if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED)))
1077 return;
Stephane Eraniand76a0812010-02-08 17:06:01 +02001078
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001079 if (WARN_ON_ONCE(idx == -1))
1080 return;
1081
1082 if (flags & PERF_EF_RELOAD) {
1083 WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
1084 x86_perf_event_set_period(event);
1085 }
1086
1087 event->hw.state = 0;
1088
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001089 cpuc->events[idx] = event;
1090 __set_bit(idx, cpuc->active_mask);
Robert Richter63e6be62010-09-15 18:20:34 +02001091 __set_bit(idx, cpuc->running);
Peter Zijlstraaff3d912010-03-02 20:32:08 +01001092 x86_pmu.enable(event);
Peter Zijlstrac08053e2010-03-06 13:19:24 +01001093 perf_event_update_userpage(event);
Peter Zijlstraa78ac322009-05-25 17:39:05 +02001094}
1095
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001096void perf_event_print_debug(void)
Ingo Molnar241771e2008-12-03 10:39:53 +01001097{
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001098 u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed;
Peter Zijlstraca037702010-03-02 19:52:12 +01001099 u64 pebs;
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001100 struct cpu_hw_events *cpuc;
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001101 unsigned long flags;
Ingo Molnar1e125672008-12-09 12:18:18 +01001102 int cpu, idx;
1103
Robert Richter948b1bb2010-03-29 18:36:50 +02001104 if (!x86_pmu.num_counters)
Ingo Molnar1e125672008-12-09 12:18:18 +01001105 return;
Ingo Molnar241771e2008-12-03 10:39:53 +01001106
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001107 local_irq_save(flags);
Ingo Molnar241771e2008-12-03 10:39:53 +01001108
1109 cpu = smp_processor_id();
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001110 cpuc = &per_cpu(cpu_hw_events, cpu);
Ingo Molnar241771e2008-12-03 10:39:53 +01001111
Robert Richterfaa28ae2009-04-29 12:47:13 +02001112 if (x86_pmu.version >= 2) {
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301113 rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl);
1114 rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status);
1115 rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow);
1116 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed);
Peter Zijlstraca037702010-03-02 19:52:12 +01001117 rdmsrl(MSR_IA32_PEBS_ENABLE, pebs);
Ingo Molnar241771e2008-12-03 10:39:53 +01001118
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301119 pr_info("\n");
1120 pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl);
1121 pr_info("CPU#%d: status: %016llx\n", cpu, status);
1122 pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow);
1123 pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed);
Peter Zijlstraca037702010-03-02 19:52:12 +01001124 pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs);
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301125 }
Peter Zijlstra7645a242010-03-08 13:51:31 +01001126 pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask);
Ingo Molnar241771e2008-12-03 10:39:53 +01001127
Robert Richter948b1bb2010-03-29 18:36:50 +02001128 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richter41bf4982011-02-02 17:40:57 +01001129 rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl);
1130 rdmsrl(x86_pmu_event_addr(idx), pmc_count);
Ingo Molnar241771e2008-12-03 10:39:53 +01001131
Tejun Heo245b2e72009-06-24 15:13:48 +09001132 prev_left = per_cpu(pmc_prev_left[idx], cpu);
Ingo Molnar241771e2008-12-03 10:39:53 +01001133
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301134 pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n",
Ingo Molnar241771e2008-12-03 10:39:53 +01001135 cpu, idx, pmc_ctrl);
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301136 pr_info("CPU#%d: gen-PMC%d count: %016llx\n",
Ingo Molnar241771e2008-12-03 10:39:53 +01001137 cpu, idx, pmc_count);
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301138 pr_info("CPU#%d: gen-PMC%d left: %016llx\n",
Ingo Molnaree060942008-12-13 09:00:03 +01001139 cpu, idx, prev_left);
Ingo Molnar241771e2008-12-03 10:39:53 +01001140 }
Robert Richter948b1bb2010-03-29 18:36:50 +02001141 for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) {
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001142 rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count);
1143
Jaswinder Singh Rajputa1ef58f2009-02-28 18:45:39 +05301144 pr_info("CPU#%d: fixed-PMC%d count: %016llx\n",
Ingo Molnar2f18d1e2008-12-22 11:10:42 +01001145 cpu, idx, pmc_count);
1146 }
Peter Zijlstra5bb9efe2009-05-13 08:12:51 +02001147 local_irq_restore(flags);
Ingo Molnar241771e2008-12-03 10:39:53 +01001148}
1149
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001150void x86_pmu_stop(struct perf_event *event, int flags)
Ingo Molnar241771e2008-12-03 10:39:53 +01001151{
Stephane Eraniand76a0812010-02-08 17:06:01 +02001152 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001153 struct hw_perf_event *hwc = &event->hw;
Ingo Molnar241771e2008-12-03 10:39:53 +01001154
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001155 if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) {
1156 x86_pmu.disable(event);
1157 cpuc->events[hwc->idx] = NULL;
1158 WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED);
1159 hwc->state |= PERF_HES_STOPPED;
1160 }
Peter Zijlstra71e2d282010-03-08 17:51:33 +01001161
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001162 if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) {
1163 /*
1164 * Drain the remaining delta count out of a event
1165 * that we are disabling:
1166 */
1167 x86_perf_event_update(event);
1168 hwc->state |= PERF_HES_UPTODATE;
1169 }
Peter Zijlstra2e841872010-01-25 15:58:43 +01001170}
1171
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001172static void x86_pmu_del(struct perf_event *event, int flags)
Peter Zijlstra2e841872010-01-25 15:58:43 +01001173{
1174 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1175 int i;
1176
Stephane Eranian90151c352010-05-25 16:23:10 +02001177 /*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +02001178 * event is descheduled
1179 */
1180 event->hw.flags &= ~PERF_X86_EVENT_COMMITTED;
1181
1182 /*
Stephane Eranian90151c352010-05-25 16:23:10 +02001183 * If we're called during a txn, we don't need to do anything.
1184 * The events never got scheduled and ->cancel_txn will truncate
1185 * the event_list.
1186 */
Peter Zijlstra8d2cacb2010-05-25 17:49:05 +02001187 if (cpuc->group_flag & PERF_EVENT_TXN)
Stephane Eranian90151c352010-05-25 16:23:10 +02001188 return;
1189
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001190 x86_pmu_stop(event, PERF_EF_UPDATE);
Peter Zijlstra194002b2009-06-22 16:35:24 +02001191
Stephane Eranian1da53e02010-01-18 10:58:01 +02001192 for (i = 0; i < cpuc->n_events; i++) {
1193 if (event == cpuc->event_list[i]) {
1194
1195 if (x86_pmu.put_event_constraints)
1196 x86_pmu.put_event_constraints(cpuc, event);
1197
1198 while (++i < cpuc->n_events)
1199 cpuc->event_list[i-1] = cpuc->event_list[i];
1200
1201 --cpuc->n_events;
Peter Zijlstra6c9687a2010-01-25 11:57:25 +01001202 break;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001203 }
1204 }
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001205 perf_event_update_userpage(event);
Ingo Molnar241771e2008-12-03 10:39:53 +01001206}
1207
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001208int x86_pmu_handle_irq(struct pt_regs *regs)
Robert Richtera29aa8a2009-04-29 12:47:21 +02001209{
Peter Zijlstradf1a1322009-06-10 21:02:22 +02001210 struct perf_sample_data data;
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001211 struct cpu_hw_events *cpuc;
1212 struct perf_event *event;
Vince Weaver11d15782009-07-08 17:46:14 -04001213 int idx, handled = 0;
Ingo Molnar9029a5e2009-05-15 08:26:20 +02001214 u64 val;
1215
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001216 cpuc = &__get_cpu_var(cpu_hw_events);
Robert Richtera29aa8a2009-04-29 12:47:21 +02001217
Don Zickus2bce5da2011-04-27 06:32:33 -04001218 /*
1219 * Some chipsets need to unmask the LVTPC in a particular spot
1220 * inside the nmi handler. As a result, the unmasking was pushed
1221 * into all the nmi handlers.
1222 *
1223 * This generic handler doesn't seem to have any issues where the
1224 * unmasking occurs so it was left at the top.
1225 */
1226 apic_write(APIC_LVTPC, APIC_DM_NMI);
1227
Robert Richter948b1bb2010-03-29 18:36:50 +02001228 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
Robert Richter63e6be62010-09-15 18:20:34 +02001229 if (!test_bit(idx, cpuc->active_mask)) {
1230 /*
1231 * Though we deactivated the counter some cpus
1232 * might still deliver spurious interrupts still
1233 * in flight. Catch them:
1234 */
1235 if (__test_and_clear_bit(idx, cpuc->running))
1236 handled++;
Robert Richtera29aa8a2009-04-29 12:47:21 +02001237 continue;
Robert Richter63e6be62010-09-15 18:20:34 +02001238 }
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001239
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001240 event = cpuc->events[idx];
Peter Zijlstraa4016a72009-05-14 14:52:17 +02001241
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +01001242 val = x86_perf_event_update(event);
Robert Richter948b1bb2010-03-29 18:36:50 +02001243 if (val & (1ULL << (x86_pmu.cntval_bits - 1)))
Peter Zijlstra48e22d52009-05-25 17:39:04 +02001244 continue;
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001245
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001246 /*
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001247 * event overflow
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001248 */
Robert Richter4177c422010-09-02 15:07:48 -04001249 handled++;
Robert Richterfd0d0002012-04-02 20:19:08 +02001250 perf_sample_data_init(&data, 0, event->hw.last_period);
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001251
Peter Zijlstra07088ed2010-03-02 20:16:01 +01001252 if (!x86_perf_event_set_period(event))
Peter Zijlstrae4abb5d2009-06-02 16:08:20 +02001253 continue;
1254
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +02001255 if (perf_event_overflow(event, &data, regs))
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001256 x86_pmu_stop(event, 0);
Robert Richtera29aa8a2009-04-29 12:47:21 +02001257 }
Peter Zijlstra962bf7a2009-05-13 13:21:36 +02001258
Peter Zijlstra9e350de2009-06-10 21:34:59 +02001259 if (handled)
1260 inc_irq_stat(apic_perf_irqs);
1261
Robert Richtera29aa8a2009-04-29 12:47:21 +02001262 return handled;
1263}
Robert Richter39d81ea2009-04-29 12:47:05 +02001264
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001265void perf_events_lapic_init(void)
Ingo Molnar241771e2008-12-03 10:39:53 +01001266{
Ingo Molnar04da8a42009-08-11 10:40:08 +02001267 if (!x86_pmu.apic || !x86_pmu_initialized())
Ingo Molnar241771e2008-12-03 10:39:53 +01001268 return;
Robert Richter85cf9db2009-04-29 12:47:20 +02001269
Ingo Molnar241771e2008-12-03 10:39:53 +01001270 /*
Yong Wangc323d952009-05-29 13:28:35 +08001271 * Always use NMI for PMU
Ingo Molnar241771e2008-12-03 10:39:53 +01001272 */
Yong Wangc323d952009-05-29 13:28:35 +08001273 apic_write(APIC_LVTPC, APIC_DM_NMI);
Ingo Molnar241771e2008-12-03 10:39:53 +01001274}
1275
1276static int __kprobes
Don Zickus9c48f1c2011-09-30 15:06:21 -04001277perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs)
Ingo Molnar241771e2008-12-03 10:39:53 +01001278{
Dave Hansen14c63f12013-06-21 08:51:36 -07001279 u64 start_clock;
1280 u64 finish_clock;
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001281 int ret;
Dave Hansen14c63f12013-06-21 08:51:36 -07001282
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001283 if (!atomic_read(&active_events))
Don Zickus9c48f1c2011-09-30 15:06:21 -04001284 return NMI_DONE;
Peter Zijlstra63a809a2009-05-01 12:23:17 +02001285
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001286 start_clock = sched_clock();
Dave Hansen14c63f12013-06-21 08:51:36 -07001287 ret = x86_pmu.handle_irq(regs);
Peter Zijlstrae8a923c2013-10-17 15:32:10 +02001288 finish_clock = sched_clock();
Dave Hansen14c63f12013-06-21 08:51:36 -07001289
1290 perf_sample_event_took(finish_clock - start_clock);
1291
1292 return ret;
Ingo Molnar241771e2008-12-03 10:39:53 +01001293}
1294
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001295struct event_constraint emptyconstraint;
1296struct event_constraint unconstrained;
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301297
Paul Gortmaker148f9bb2013-06-18 18:23:59 -04001298static int
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001299x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
1300{
1301 unsigned int cpu = (long)hcpu;
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001302 struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu);
Peter Zijlstrab38b24e2010-03-23 19:31:15 +01001303 int ret = NOTIFY_OK;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001304
1305 switch (action & ~CPU_TASKS_FROZEN) {
1306 case CPU_UP_PREPARE:
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001307 cpuc->kfree_on_online = NULL;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001308 if (x86_pmu.cpu_prepare)
Peter Zijlstrab38b24e2010-03-23 19:31:15 +01001309 ret = x86_pmu.cpu_prepare(cpu);
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001310 break;
1311
1312 case CPU_STARTING:
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001313 if (x86_pmu.attr_rdpmc)
1314 set_in_cr4(X86_CR4_PCE);
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001315 if (x86_pmu.cpu_starting)
1316 x86_pmu.cpu_starting(cpu);
1317 break;
1318
Peter Zijlstra7fdba1c2011-07-22 13:41:54 +02001319 case CPU_ONLINE:
1320 kfree(cpuc->kfree_on_online);
1321 break;
1322
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001323 case CPU_DYING:
1324 if (x86_pmu.cpu_dying)
1325 x86_pmu.cpu_dying(cpu);
1326 break;
1327
Peter Zijlstrab38b24e2010-03-23 19:31:15 +01001328 case CPU_UP_CANCELED:
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001329 case CPU_DEAD:
1330 if (x86_pmu.cpu_dead)
1331 x86_pmu.cpu_dead(cpu);
1332 break;
1333
1334 default:
1335 break;
1336 }
1337
Peter Zijlstrab38b24e2010-03-23 19:31:15 +01001338 return ret;
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001339}
1340
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001341static void __init pmu_check_apic(void)
1342{
1343 if (cpu_has_apic)
1344 return;
1345
1346 x86_pmu.apic = 0;
1347 pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n");
1348 pr_info("no hardware sampling interrupt available.\n");
1349}
1350
Jiri Olsa641cc932012-03-15 20:09:14 +01001351static struct attribute_group x86_pmu_format_group = {
1352 .name = "format",
1353 .attrs = NULL,
1354};
1355
Jiri Olsa8300daa2012-10-10 14:53:12 +02001356/*
1357 * Remove all undefined events (x86_pmu.event_map(id) == 0)
1358 * out of events_attr attributes.
1359 */
1360static void __init filter_events(struct attribute **attrs)
1361{
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001362 struct device_attribute *d;
1363 struct perf_pmu_events_attr *pmu_attr;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001364 int i, j;
1365
1366 for (i = 0; attrs[i]; i++) {
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001367 d = (struct device_attribute *)attrs[i];
1368 pmu_attr = container_of(d, struct perf_pmu_events_attr, attr);
1369 /* str trumps id */
1370 if (pmu_attr->event_str)
1371 continue;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001372 if (x86_pmu.event_map(i))
1373 continue;
1374
1375 for (j = i; attrs[j]; j++)
1376 attrs[j] = attrs[j + 1];
1377
1378 /* Check the shifted attr. */
1379 i--;
1380 }
1381}
1382
Andi Kleen1a6461b2013-01-24 16:10:25 +01001383/* Merge two pointer arrays */
1384static __init struct attribute **merge_attr(struct attribute **a, struct attribute **b)
1385{
1386 struct attribute **new;
1387 int j, i;
1388
1389 for (j = 0; a[j]; j++)
1390 ;
1391 for (i = 0; b[i]; i++)
1392 j++;
1393 j++;
1394
1395 new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL);
1396 if (!new)
1397 return NULL;
1398
1399 j = 0;
1400 for (i = 0; a[i]; i++)
1401 new[j++] = a[i];
1402 for (i = 0; b[i]; i++)
1403 new[j++] = b[i];
1404 new[j] = NULL;
1405
1406 return new;
1407}
1408
Stephane Eranianf20093e2013-01-24 16:10:32 +01001409ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
Jiri Olsaa4747392012-10-10 14:53:11 +02001410 char *page)
1411{
1412 struct perf_pmu_events_attr *pmu_attr = \
1413 container_of(attr, struct perf_pmu_events_attr, attr);
Jiri Olsaa4747392012-10-10 14:53:11 +02001414 u64 config = x86_pmu.event_map(pmu_attr->id);
Stephane Eranian3a54aaa2013-01-24 16:10:26 +01001415
1416 /* string trumps id */
1417 if (pmu_attr->event_str)
1418 return sprintf(page, "%s", pmu_attr->event_str);
1419
Jiri Olsaa4747392012-10-10 14:53:11 +02001420 return x86_pmu.events_sysfs_show(page, config);
1421}
1422
Jiri Olsaa4747392012-10-10 14:53:11 +02001423EVENT_ATTR(cpu-cycles, CPU_CYCLES );
1424EVENT_ATTR(instructions, INSTRUCTIONS );
1425EVENT_ATTR(cache-references, CACHE_REFERENCES );
1426EVENT_ATTR(cache-misses, CACHE_MISSES );
1427EVENT_ATTR(branch-instructions, BRANCH_INSTRUCTIONS );
1428EVENT_ATTR(branch-misses, BRANCH_MISSES );
1429EVENT_ATTR(bus-cycles, BUS_CYCLES );
1430EVENT_ATTR(stalled-cycles-frontend, STALLED_CYCLES_FRONTEND );
1431EVENT_ATTR(stalled-cycles-backend, STALLED_CYCLES_BACKEND );
1432EVENT_ATTR(ref-cycles, REF_CPU_CYCLES );
1433
1434static struct attribute *empty_attrs;
1435
Peter Huewe95d18aa2012-10-29 21:48:17 +01001436static struct attribute *events_attr[] = {
Jiri Olsaa4747392012-10-10 14:53:11 +02001437 EVENT_PTR(CPU_CYCLES),
1438 EVENT_PTR(INSTRUCTIONS),
1439 EVENT_PTR(CACHE_REFERENCES),
1440 EVENT_PTR(CACHE_MISSES),
1441 EVENT_PTR(BRANCH_INSTRUCTIONS),
1442 EVENT_PTR(BRANCH_MISSES),
1443 EVENT_PTR(BUS_CYCLES),
1444 EVENT_PTR(STALLED_CYCLES_FRONTEND),
1445 EVENT_PTR(STALLED_CYCLES_BACKEND),
1446 EVENT_PTR(REF_CPU_CYCLES),
1447 NULL,
1448};
1449
1450static struct attribute_group x86_pmu_events_group = {
1451 .name = "events",
1452 .attrs = events_attr,
1453};
1454
Jiri Olsa0bf79d42012-10-10 14:53:14 +02001455ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event)
Jiri Olsa43c032f2012-10-10 14:53:13 +02001456{
Jiri Olsa43c032f2012-10-10 14:53:13 +02001457 u64 umask = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8;
1458 u64 cmask = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24;
1459 bool edge = (config & ARCH_PERFMON_EVENTSEL_EDGE);
1460 bool pc = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL);
1461 bool any = (config & ARCH_PERFMON_EVENTSEL_ANY);
1462 bool inv = (config & ARCH_PERFMON_EVENTSEL_INV);
1463 ssize_t ret;
1464
1465 /*
1466 * We have whole page size to spend and just little data
1467 * to write, so we can safely use sprintf.
1468 */
1469 ret = sprintf(page, "event=0x%02llx", event);
1470
1471 if (umask)
1472 ret += sprintf(page + ret, ",umask=0x%02llx", umask);
1473
1474 if (edge)
1475 ret += sprintf(page + ret, ",edge");
1476
1477 if (pc)
1478 ret += sprintf(page + ret, ",pc");
1479
1480 if (any)
1481 ret += sprintf(page + ret, ",any");
1482
1483 if (inv)
1484 ret += sprintf(page + ret, ",inv");
1485
1486 if (cmask)
1487 ret += sprintf(page + ret, ",cmask=0x%02llx", cmask);
1488
1489 ret += sprintf(page + ret, "\n");
1490
1491 return ret;
1492}
1493
Yinghai Ludda99112011-01-21 15:30:01 -08001494static int __init init_hw_perf_events(void)
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301495{
Peter Zijlstrac1d6f422011-12-06 14:07:15 +01001496 struct x86_pmu_quirk *quirk;
Robert Richter72eae042009-04-29 12:47:10 +02001497 int err;
1498
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001499 pr_info("Performance Events: ");
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001500
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301501 switch (boot_cpu_data.x86_vendor) {
1502 case X86_VENDOR_INTEL:
Robert Richter72eae042009-04-29 12:47:10 +02001503 err = intel_pmu_init();
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301504 break;
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301505 case X86_VENDOR_AMD:
Robert Richter72eae042009-04-29 12:47:10 +02001506 err = amd_pmu_init();
Jaswinder Singh Rajputf87ad352009-02-27 20:15:14 +05301507 break;
Robert Richter41389602009-04-29 12:47:00 +02001508 default:
Ingo Molnar8a3da6c72013-09-28 15:48:48 +02001509 err = -ENOTSUPP;
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301510 }
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001511 if (err != 0) {
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001512 pr_cont("no PMU driver, software events only.\n");
Peter Zijlstra004417a2010-11-25 18:38:29 +01001513 return 0;
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001514 }
Jaswinder Singh Rajputb56a3802009-02-27 18:09:09 +05301515
Cyrill Gorcunov12558032009-12-10 19:56:34 +03001516 pmu_check_apic();
1517
Don Zickus33c6d6a2010-11-22 16:55:23 -05001518 /* sanity check that the hardware exists or is emulated */
Peter Zijlstra44072042010-12-08 15:56:23 +01001519 if (!check_hw_exists())
Peter Zijlstra004417a2010-11-25 18:38:29 +01001520 return 0;
Don Zickus33c6d6a2010-11-22 16:55:23 -05001521
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001522 pr_cont("%s PMU driver.\n", x86_pmu.name);
Robert Richterfaa28ae2009-04-29 12:47:13 +02001523
Peter Zijlstrac1d6f422011-12-06 14:07:15 +01001524 for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next)
1525 quirk->func();
Peter Zijlstra3c447802010-03-04 21:49:01 +01001526
Robert Richtera1eac7a2012-06-20 20:46:34 +02001527 if (!x86_pmu.intel_ctrl)
1528 x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1;
Ingo Molnar862a1a52008-12-17 13:09:20 +01001529
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001530 perf_events_lapic_init();
Don Zickus9c48f1c2011-09-30 15:06:21 -04001531 register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI");
Ingo Molnar1123e3a2009-05-29 11:25:09 +02001532
Peter Zijlstra63b14642010-01-22 16:32:17 +01001533 unconstrained = (struct event_constraint)
Robert Richter948b1bb2010-03-29 18:36:50 +02001534 __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1,
Stephane Eranian9fac2cf2013-01-24 16:10:27 +01001535 0, x86_pmu.num_counters, 0, 0);
Peter Zijlstra63b14642010-01-22 16:32:17 +01001536
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001537 x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */
Jiri Olsa641cc932012-03-15 20:09:14 +01001538 x86_pmu_format_group.attrs = x86_pmu.format_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001539
Stephane Eranianf20093e2013-01-24 16:10:32 +01001540 if (x86_pmu.event_attrs)
1541 x86_pmu_events_group.attrs = x86_pmu.event_attrs;
1542
Jiri Olsaa4747392012-10-10 14:53:11 +02001543 if (!x86_pmu.events_sysfs_show)
1544 x86_pmu_events_group.attrs = &empty_attrs;
Jiri Olsa8300daa2012-10-10 14:53:12 +02001545 else
1546 filter_events(x86_pmu_events_group.attrs);
Jiri Olsaa4747392012-10-10 14:53:11 +02001547
Andi Kleen1a6461b2013-01-24 16:10:25 +01001548 if (x86_pmu.cpu_events) {
1549 struct attribute **tmp;
1550
1551 tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events);
1552 if (!WARN_ON(!tmp))
1553 x86_pmu_events_group.attrs = tmp;
1554 }
1555
Ingo Molnar57c0c152009-09-21 12:20:38 +02001556 pr_info("... version: %d\n", x86_pmu.version);
Robert Richter948b1bb2010-03-29 18:36:50 +02001557 pr_info("... bit width: %d\n", x86_pmu.cntval_bits);
1558 pr_info("... generic registers: %d\n", x86_pmu.num_counters);
1559 pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask);
Ingo Molnar57c0c152009-09-21 12:20:38 +02001560 pr_info("... max period: %016Lx\n", x86_pmu.max_period);
Robert Richter948b1bb2010-03-29 18:36:50 +02001561 pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed);
Robert Richterd6dc0b42010-03-17 12:49:13 +01001562 pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl);
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001563
Peter Zijlstra2e80a822010-11-17 23:17:36 +01001564 perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW);
Peter Zijlstra3f6da392010-03-05 13:01:18 +01001565 perf_cpu_notifier(x86_pmu_notifier);
Peter Zijlstra004417a2010-11-25 18:38:29 +01001566
1567 return 0;
Ingo Molnar241771e2008-12-03 10:39:53 +01001568}
Peter Zijlstra004417a2010-11-25 18:38:29 +01001569early_initcall(init_hw_perf_events);
Ingo Molnar621a01e2008-12-11 12:46:46 +01001570
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001571static inline void x86_pmu_read(struct perf_event *event)
Ingo Molnaree060942008-12-13 09:00:03 +01001572{
Peter Zijlstracc2ad4b2010-03-02 20:18:39 +01001573 x86_perf_event_update(event);
Ingo Molnaree060942008-12-13 09:00:03 +01001574}
1575
Lin Ming4d1c52b2010-04-23 13:56:12 +08001576/*
1577 * Start group events scheduling transaction
1578 * Set the flag to make pmu::enable() not perform the
1579 * schedulability test, it will be performed at commit time
1580 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001581static void x86_pmu_start_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001582{
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001583 perf_pmu_disable(pmu);
Tejun Heo0a3aee02010-12-18 16:28:55 +01001584 __this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN);
1585 __this_cpu_write(cpu_hw_events.n_txn, 0);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001586}
1587
1588/*
1589 * Stop group events scheduling transaction
1590 * Clear the flag and pmu::enable() will perform the
1591 * schedulability test.
1592 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001593static void x86_pmu_cancel_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001594{
Tejun Heo0a3aee02010-12-18 16:28:55 +01001595 __this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN);
Stephane Eranian90151c352010-05-25 16:23:10 +02001596 /*
1597 * Truncate the collected events.
1598 */
Tejun Heo0a3aee02010-12-18 16:28:55 +01001599 __this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn));
1600 __this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn));
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001601 perf_pmu_enable(pmu);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001602}
1603
1604/*
1605 * Commit group events scheduling transaction
1606 * Perform the group schedulability test as a whole
1607 * Return 0 if success
1608 */
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001609static int x86_pmu_commit_txn(struct pmu *pmu)
Lin Ming4d1c52b2010-04-23 13:56:12 +08001610{
1611 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
1612 int assign[X86_PMC_IDX_MAX];
1613 int n, ret;
1614
1615 n = cpuc->n_events;
1616
1617 if (!x86_pmu_initialized())
1618 return -EAGAIN;
1619
1620 ret = x86_pmu.schedule_events(cpuc, n, assign);
1621 if (ret)
1622 return ret;
1623
1624 /*
1625 * copy new assignment, now we know it is possible
1626 * will be used by hw_perf_enable()
1627 */
1628 memcpy(cpuc->assign, assign, n*sizeof(int));
1629
Peter Zijlstra8d2cacb2010-05-25 17:49:05 +02001630 cpuc->group_flag &= ~PERF_EVENT_TXN;
Peter Zijlstra33696fc2010-06-14 08:49:00 +02001631 perf_pmu_enable(pmu);
Lin Ming4d1c52b2010-04-23 13:56:12 +08001632 return 0;
1633}
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001634/*
1635 * a fake_cpuc is used to validate event groups. Due to
1636 * the extra reg logic, we need to also allocate a fake
1637 * per_core and per_cpu structure. Otherwise, group events
1638 * using extra reg may conflict without the kernel being
1639 * able to catch this when the last event gets added to
1640 * the group.
1641 */
1642static void free_fake_cpuc(struct cpu_hw_events *cpuc)
1643{
1644 kfree(cpuc->shared_regs);
1645 kfree(cpuc);
1646}
1647
1648static struct cpu_hw_events *allocate_fake_cpuc(void)
1649{
1650 struct cpu_hw_events *cpuc;
1651 int cpu = raw_smp_processor_id();
1652
1653 cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL);
1654 if (!cpuc)
1655 return ERR_PTR(-ENOMEM);
1656
1657 /* only needed, if we have extra_regs */
1658 if (x86_pmu.extra_regs) {
1659 cpuc->shared_regs = allocate_shared_regs(cpu);
1660 if (!cpuc->shared_regs)
1661 goto error;
1662 }
Peter Zijlstrab430f7c2012-06-05 15:30:31 +02001663 cpuc->is_fake = 1;
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001664 return cpuc;
1665error:
1666 free_fake_cpuc(cpuc);
1667 return ERR_PTR(-ENOMEM);
1668}
Lin Ming4d1c52b2010-04-23 13:56:12 +08001669
Stephane Eranian1da53e02010-01-18 10:58:01 +02001670/*
Peter Zijlstraca037702010-03-02 19:52:12 +01001671 * validate that we can schedule this event
1672 */
1673static int validate_event(struct perf_event *event)
1674{
1675 struct cpu_hw_events *fake_cpuc;
1676 struct event_constraint *c;
1677 int ret = 0;
1678
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001679 fake_cpuc = allocate_fake_cpuc();
1680 if (IS_ERR(fake_cpuc))
1681 return PTR_ERR(fake_cpuc);
Peter Zijlstraca037702010-03-02 19:52:12 +01001682
1683 c = x86_pmu.get_event_constraints(fake_cpuc, event);
1684
1685 if (!c || !c->weight)
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +01001686 ret = -EINVAL;
Peter Zijlstraca037702010-03-02 19:52:12 +01001687
1688 if (x86_pmu.put_event_constraints)
1689 x86_pmu.put_event_constraints(fake_cpuc, event);
1690
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001691 free_fake_cpuc(fake_cpuc);
Peter Zijlstraca037702010-03-02 19:52:12 +01001692
1693 return ret;
1694}
1695
1696/*
Stephane Eranian1da53e02010-01-18 10:58:01 +02001697 * validate a single event group
1698 *
1699 * validation include:
Ingo Molnar184f4122010-01-27 08:39:39 +01001700 * - check events are compatible which each other
1701 * - events do not compete for the same counter
1702 * - number of events <= number of counters
Stephane Eranian1da53e02010-01-18 10:58:01 +02001703 *
1704 * validation ensures the group can be loaded onto the
1705 * PMU if it was the only group available.
1706 */
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001707static int validate_group(struct perf_event *event)
1708{
Stephane Eranian1da53e02010-01-18 10:58:01 +02001709 struct perf_event *leader = event->group_leader;
Peter Zijlstra502568d2010-01-22 14:35:46 +01001710 struct cpu_hw_events *fake_cpuc;
Peter Zijlstraaa2bc1a2011-11-09 17:56:37 +01001711 int ret = -EINVAL, n;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001712
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001713 fake_cpuc = allocate_fake_cpuc();
1714 if (IS_ERR(fake_cpuc))
1715 return PTR_ERR(fake_cpuc);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001716 /*
1717 * the event is not yet connected with its
1718 * siblings therefore we must first collect
1719 * existing siblings, then add the new event
1720 * before we can simulate the scheduling
1721 */
Peter Zijlstra502568d2010-01-22 14:35:46 +01001722 n = collect_events(fake_cpuc, leader, true);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001723 if (n < 0)
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001724 goto out;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001725
Peter Zijlstra502568d2010-01-22 14:35:46 +01001726 fake_cpuc->n_events = n;
1727 n = collect_events(fake_cpuc, event, false);
Stephane Eranian1da53e02010-01-18 10:58:01 +02001728 if (n < 0)
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001729 goto out;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001730
Peter Zijlstra502568d2010-01-22 14:35:46 +01001731 fake_cpuc->n_events = n;
Stephane Eranian1da53e02010-01-18 10:58:01 +02001732
Cyrill Gorcunova0727382010-03-11 19:54:39 +03001733 ret = x86_pmu.schedule_events(fake_cpuc, n, NULL);
Peter Zijlstra502568d2010-01-22 14:35:46 +01001734
Peter Zijlstra502568d2010-01-22 14:35:46 +01001735out:
Stephane Eraniancd8a38d2011-06-06 16:57:08 +02001736 free_fake_cpuc(fake_cpuc);
Peter Zijlstra502568d2010-01-22 14:35:46 +01001737 return ret;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001738}
1739
Yinghai Ludda99112011-01-21 15:30:01 -08001740static int x86_pmu_event_init(struct perf_event *event)
Ingo Molnar621a01e2008-12-11 12:46:46 +01001741{
Peter Zijlstra51b0fe32010-06-11 13:35:57 +02001742 struct pmu *tmp;
Ingo Molnar621a01e2008-12-11 12:46:46 +01001743 int err;
1744
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02001745 switch (event->attr.type) {
1746 case PERF_TYPE_RAW:
1747 case PERF_TYPE_HARDWARE:
1748 case PERF_TYPE_HW_CACHE:
1749 break;
1750
1751 default:
1752 return -ENOENT;
1753 }
1754
1755 err = __x86_pmu_event_init(event);
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001756 if (!err) {
Stephane Eranian81130702010-01-21 17:39:01 +02001757 /*
1758 * we temporarily connect event to its pmu
1759 * such that validate_group() can classify
1760 * it as an x86 event using is_x86_event()
1761 */
1762 tmp = event->pmu;
1763 event->pmu = &pmu;
1764
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001765 if (event->group_leader != event)
1766 err = validate_group(event);
Peter Zijlstraca037702010-03-02 19:52:12 +01001767 else
1768 err = validate_event(event);
Stephane Eranian81130702010-01-21 17:39:01 +02001769
1770 event->pmu = tmp;
Peter Zijlstrafe9081c2009-10-08 11:56:07 +02001771 }
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +02001772 if (err) {
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001773 if (event->destroy)
1774 event->destroy(event);
Peter Zijlstraa1792cdac2009-09-09 10:04:47 +02001775 }
Ingo Molnar621a01e2008-12-11 12:46:46 +01001776
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02001777 return err;
Ingo Molnar621a01e2008-12-11 12:46:46 +01001778}
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001779
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01001780static int x86_pmu_event_idx(struct perf_event *event)
1781{
1782 int idx = event->hw.idx;
1783
Peter Zijlstrac7206202012-03-22 17:26:36 +01001784 if (!x86_pmu.attr_rdpmc)
1785 return 0;
1786
Robert Richter15c7ad52012-06-20 20:46:33 +02001787 if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) {
1788 idx -= INTEL_PMC_IDX_FIXED;
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01001789 idx |= 1 << 30;
1790 }
1791
1792 return idx + 1;
1793}
1794
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001795static ssize_t get_attr_rdpmc(struct device *cdev,
1796 struct device_attribute *attr,
1797 char *buf)
1798{
1799 return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc);
1800}
1801
1802static void change_rdpmc(void *info)
1803{
1804 bool enable = !!(unsigned long)info;
1805
1806 if (enable)
1807 set_in_cr4(X86_CR4_PCE);
1808 else
1809 clear_in_cr4(X86_CR4_PCE);
1810}
1811
1812static ssize_t set_attr_rdpmc(struct device *cdev,
1813 struct device_attribute *attr,
1814 const char *buf, size_t count)
1815{
Shuah Khane2b297f2012-06-10 21:13:41 -06001816 unsigned long val;
1817 ssize_t ret;
1818
1819 ret = kstrtoul(buf, 0, &val);
1820 if (ret)
1821 return ret;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001822
1823 if (!!val != !!x86_pmu.attr_rdpmc) {
1824 x86_pmu.attr_rdpmc = !!val;
1825 smp_call_function(change_rdpmc, (void *)val, 1);
1826 }
1827
1828 return count;
1829}
1830
1831static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc);
1832
1833static struct attribute *x86_pmu_attrs[] = {
1834 &dev_attr_rdpmc.attr,
1835 NULL,
1836};
1837
1838static struct attribute_group x86_pmu_attr_group = {
1839 .attrs = x86_pmu_attrs,
1840};
1841
1842static const struct attribute_group *x86_pmu_attr_groups[] = {
1843 &x86_pmu_attr_group,
Jiri Olsa641cc932012-03-15 20:09:14 +01001844 &x86_pmu_format_group,
Jiri Olsaa4747392012-10-10 14:53:11 +02001845 &x86_pmu_events_group,
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001846 NULL,
1847};
1848
Stephane Eraniand010b332012-02-09 23:21:00 +01001849static void x86_pmu_flush_branch_stack(void)
1850{
1851 if (x86_pmu.flush_branch_stack)
1852 x86_pmu.flush_branch_stack();
1853}
1854
Peter Zijlstrac93dc842012-06-08 14:50:50 +02001855void perf_check_microcode(void)
1856{
1857 if (x86_pmu.check_microcode)
1858 x86_pmu.check_microcode();
1859}
1860EXPORT_SYMBOL_GPL(perf_check_microcode);
1861
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02001862static struct pmu pmu = {
Stephane Eraniand010b332012-02-09 23:21:00 +01001863 .pmu_enable = x86_pmu_enable,
1864 .pmu_disable = x86_pmu_disable,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001865
Peter Zijlstrac93dc842012-06-08 14:50:50 +02001866 .attr_groups = x86_pmu_attr_groups,
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +01001867
Peter Zijlstrac93dc842012-06-08 14:50:50 +02001868 .event_init = x86_pmu_event_init,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001869
Stephane Eraniand010b332012-02-09 23:21:00 +01001870 .add = x86_pmu_add,
1871 .del = x86_pmu_del,
1872 .start = x86_pmu_start,
1873 .stop = x86_pmu_stop,
1874 .read = x86_pmu_read,
Peter Zijlstraa4eaf7f2010-06-16 14:37:10 +02001875
Peter Zijlstrac93dc842012-06-08 14:50:50 +02001876 .start_txn = x86_pmu_start_txn,
1877 .cancel_txn = x86_pmu_cancel_txn,
1878 .commit_txn = x86_pmu_commit_txn,
Peter Zijlstrafe4a3302011-11-20 20:44:06 +01001879
Peter Zijlstrac93dc842012-06-08 14:50:50 +02001880 .event_idx = x86_pmu_event_idx,
Stephane Eraniand010b332012-02-09 23:21:00 +01001881 .flush_branch_stack = x86_pmu_flush_branch_stack,
Peter Zijlstrab0a873e2010-06-11 13:35:08 +02001882};
1883
Peter Zijlstrac7206202012-03-22 17:26:36 +01001884void arch_perf_update_userpage(struct perf_event_mmap_page *userpg, u64 now)
Peter Zijlstrae3f35412011-11-21 11:43:53 +01001885{
Peter Zijlstra20d1c862013-11-29 15:40:29 +01001886 struct cyc2ns_data *data;
1887
Peter Zijlstrafa7315872013-09-19 10:16:42 +02001888 userpg->cap_user_time = 0;
1889 userpg->cap_user_time_zero = 0;
1890 userpg->cap_user_rdpmc = x86_pmu.attr_rdpmc;
Peter Zijlstrac7206202012-03-22 17:26:36 +01001891 userpg->pmc_width = x86_pmu.cntval_bits;
1892
Peter Zijlstra35af99e2013-11-28 19:38:42 +01001893 if (!sched_clock_stable())
Peter Zijlstrae3f35412011-11-21 11:43:53 +01001894 return;
1895
Peter Zijlstra20d1c862013-11-29 15:40:29 +01001896 data = cyc2ns_read_begin();
1897
Peter Zijlstrafa7315872013-09-19 10:16:42 +02001898 userpg->cap_user_time = 1;
Peter Zijlstra20d1c862013-11-29 15:40:29 +01001899 userpg->time_mult = data->cyc2ns_mul;
1900 userpg->time_shift = data->cyc2ns_shift;
1901 userpg->time_offset = data->cyc2ns_offset - now;
Adrian Hunterc73deb62013-06-28 16:22:18 +03001902
Peter Zijlstrad8b11a02013-10-03 16:00:14 +02001903 userpg->cap_user_time_zero = 1;
Peter Zijlstra20d1c862013-11-29 15:40:29 +01001904 userpg->time_zero = data->cyc2ns_offset;
1905
1906 cyc2ns_read_end(data);
Peter Zijlstrae3f35412011-11-21 11:43:53 +01001907}
1908
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001909/*
1910 * callchain support
1911 */
1912
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001913static int backtrace_stack(void *data, char *name)
1914{
Ingo Molnar038e8362009-06-15 09:57:59 +02001915 return 0;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001916}
1917
1918static void backtrace_address(void *data, unsigned long addr, int reliable)
1919{
1920 struct perf_callchain_entry *entry = data;
1921
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02001922 perf_callchain_store(entry, addr);
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001923}
1924
1925static const struct stacktrace_ops backtrace_ops = {
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001926 .stack = backtrace_stack,
1927 .address = backtrace_address,
Frederic Weisbecker06d65bd2009-12-17 05:40:34 +01001928 .walk_stack = print_context_stack_bp,
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001929};
1930
Frederic Weisbecker56962b4442010-06-30 23:03:51 +02001931void
1932perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001933{
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02001934 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
1935 /* TODO: We don't support guest os callchain now */
Peter Zijlstraed805262010-08-20 14:30:41 +02001936 return;
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02001937 }
1938
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02001939 perf_callchain_store(entry, regs->ip);
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001940
Namhyung Kime8e999cf2011-03-18 11:40:06 +09001941 dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry);
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02001942}
1943
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07001944static inline int
1945valid_user_frame(const void __user *fp, unsigned long size)
1946{
1947 return (__range_not_ok(fp, size, TASK_SIZE) == 0);
1948}
1949
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001950static unsigned long get_segment_base(unsigned int segment)
1951{
1952 struct desc_struct *desc;
1953 int idx = segment >> 3;
1954
1955 if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) {
1956 if (idx > LDT_ENTRIES)
1957 return 0;
1958
1959 if (idx > current->active_mm->context.size)
1960 return 0;
1961
1962 desc = current->active_mm->context.ldt;
1963 } else {
1964 if (idx > GDT_ENTRIES)
1965 return 0;
1966
1967 desc = __this_cpu_ptr(&gdt_page.gdt[0]);
1968 }
1969
1970 return get_desc_base(desc + idx);
1971}
1972
Torok Edwin257ef9d2010-03-17 12:07:16 +02001973#ifdef CONFIG_COMPAT
H. Peter Anvind1a797f2012-02-19 10:06:34 -08001974
1975#include <asm/compat.h>
1976
Torok Edwin257ef9d2010-03-17 12:07:16 +02001977static inline int
1978perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
Peter Zijlstra74193ef2009-06-15 13:07:24 +02001979{
Torok Edwin257ef9d2010-03-17 12:07:16 +02001980 /* 32-bit process in 64-bit kernel. */
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001981 unsigned long ss_base, cs_base;
Torok Edwin257ef9d2010-03-17 12:07:16 +02001982 struct stack_frame_ia32 frame;
1983 const void __user *fp;
Peter Zijlstra74193ef2009-06-15 13:07:24 +02001984
Torok Edwin257ef9d2010-03-17 12:07:16 +02001985 if (!test_thread_flag(TIF_IA32))
1986 return 0;
Peter Zijlstra74193ef2009-06-15 13:07:24 +02001987
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02001988 cs_base = get_segment_base(regs->cs);
1989 ss_base = get_segment_base(regs->ss);
1990
1991 fp = compat_ptr(ss_base + regs->bp);
Torok Edwin257ef9d2010-03-17 12:07:16 +02001992 while (entry->nr < PERF_MAX_STACK_DEPTH) {
1993 unsigned long bytes;
1994 frame.next_frame = 0;
1995 frame.return_address = 0;
1996
1997 bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
Peter Zijlstra0a196842013-10-30 21:16:22 +01001998 if (bytes != 0)
Torok Edwin257ef9d2010-03-17 12:07:16 +02001999 break;
2000
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07002001 if (!valid_user_frame(fp, sizeof(frame)))
2002 break;
2003
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002004 perf_callchain_store(entry, cs_base + frame.return_address);
2005 fp = compat_ptr(ss_base + frame.next_frame);
Torok Edwin257ef9d2010-03-17 12:07:16 +02002006 }
2007 return 1;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002008}
Torok Edwin257ef9d2010-03-17 12:07:16 +02002009#else
2010static inline int
2011perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry)
2012{
2013 return 0;
2014}
2015#endif
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002016
Frederic Weisbecker56962b4442010-06-30 23:03:51 +02002017void
2018perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002019{
2020 struct stack_frame frame;
2021 const void __user *fp;
2022
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002023 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
2024 /* TODO: We don't support guest os callchain now */
Peter Zijlstraed805262010-08-20 14:30:41 +02002025 return;
Frederic Weisbecker927c7a92010-07-01 16:20:36 +02002026 }
Ingo Molnar5a6cec32009-05-29 11:25:09 +02002027
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002028 /*
2029 * We don't know what to do with VM86 stacks.. ignore them for now.
2030 */
2031 if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM))
2032 return;
2033
Peter Zijlstra74193ef2009-06-15 13:07:24 +02002034 fp = (void __user *)regs->bp;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002035
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02002036 perf_callchain_store(entry, regs->ip);
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002037
Andrey Vagin20afc602011-08-30 12:32:36 +04002038 if (!current->mm)
2039 return;
2040
Torok Edwin257ef9d2010-03-17 12:07:16 +02002041 if (perf_callchain_user32(regs, entry))
2042 return;
2043
Peter Zijlstraf9188e02009-06-18 22:20:52 +02002044 while (entry->nr < PERF_MAX_STACK_DEPTH) {
Torok Edwin257ef9d2010-03-17 12:07:16 +02002045 unsigned long bytes;
Ingo Molnar038e8362009-06-15 09:57:59 +02002046 frame.next_frame = NULL;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002047 frame.return_address = 0;
2048
Torok Edwin257ef9d2010-03-17 12:07:16 +02002049 bytes = copy_from_user_nmi(&frame, fp, sizeof(frame));
Peter Zijlstra0a196842013-10-30 21:16:22 +01002050 if (bytes != 0)
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002051 break;
2052
Arun Sharmabc6ca7b2012-04-20 15:41:35 -07002053 if (!valid_user_frame(fp, sizeof(frame)))
2054 break;
2055
Frederic Weisbecker70791ce2010-06-29 19:34:05 +02002056 perf_callchain_store(entry, frame.return_address);
Ingo Molnar038e8362009-06-15 09:57:59 +02002057 fp = frame.next_frame;
Peter Zijlstrad7d59fb2009-03-30 19:07:15 +02002058 }
2059}
2060
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002061/*
2062 * Deal with code segment offsets for the various execution modes:
2063 *
2064 * VM86 - the good olde 16 bit days, where the linear address is
2065 * 20 bits and we use regs->ip + 0x10 * regs->cs.
2066 *
2067 * IA32 - Where we need to look at GDT/LDT segment descriptor tables
2068 * to figure out what the 32bit base address is.
2069 *
2070 * X32 - has TIF_X32 set, but is running in x86_64
2071 *
2072 * X86_64 - CS,DS,SS,ES are all zero based.
2073 */
2074static unsigned long code_segment_base(struct pt_regs *regs)
2075{
2076 /*
2077 * If we are in VM86 mode, add the segment offset to convert to a
2078 * linear address.
2079 */
2080 if (regs->flags & X86_VM_MASK)
2081 return 0x10 * regs->cs;
2082
2083 /*
2084 * For IA32 we look at the GDT/LDT segment base to convert the
2085 * effective IP to a linear address.
2086 */
2087#ifdef CONFIG_X86_32
2088 if (user_mode(regs) && regs->cs != __USER_CS)
2089 return get_segment_base(regs->cs);
2090#else
2091 if (test_thread_flag(TIF_IA32)) {
2092 if (user_mode(regs) && regs->cs != __USER32_CS)
2093 return get_segment_base(regs->cs);
2094 }
2095#endif
2096 return 0;
2097}
2098
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002099unsigned long perf_instruction_pointer(struct pt_regs *regs)
2100{
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002101 if (perf_guest_cbs && perf_guest_cbs->is_in_guest())
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002102 return perf_guest_cbs->get_guest_ip();
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002103
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002104 return regs->ip + code_segment_base(regs);
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002105}
2106
2107unsigned long perf_misc_flags(struct pt_regs *regs)
2108{
2109 int misc = 0;
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002110
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002111 if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) {
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002112 if (perf_guest_cbs->is_user_mode())
2113 misc |= PERF_RECORD_MISC_GUEST_USER;
2114 else
2115 misc |= PERF_RECORD_MISC_GUEST_KERNEL;
2116 } else {
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +02002117 if (user_mode(regs))
Zhang, Yanmindcf46b92010-04-20 10:13:58 +08002118 misc |= PERF_RECORD_MISC_USER;
2119 else
2120 misc |= PERF_RECORD_MISC_KERNEL;
2121 }
2122
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002123 if (regs->flags & PERF_EFLAGS_EXACT)
Peter Zijlstraab608342010-04-08 23:03:20 +02002124 misc |= PERF_RECORD_MISC_EXACT_IP;
Zhang, Yanmin39447b32010-04-19 13:32:41 +08002125
2126 return misc;
2127}
Gleb Natapovb3d94682011-11-10 14:57:27 +02002128
2129void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap)
2130{
2131 cap->version = x86_pmu.version;
2132 cap->num_counters_gp = x86_pmu.num_counters;
2133 cap->num_counters_fixed = x86_pmu.num_counters_fixed;
2134 cap->bit_width_gp = x86_pmu.cntval_bits;
2135 cap->bit_width_fixed = x86_pmu.cntval_bits;
2136 cap->events_mask = (unsigned int)x86_pmu.events_maskl;
2137 cap->events_mask_len = x86_pmu.events_mask_len;
2138}
2139EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability);