Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 2 | * Performance events x86 architecture code |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 3 | * |
Ingo Molnar | 9814451 | 2009-04-29 14:52:50 +0200 | [diff] [blame] | 4 | * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de> |
| 5 | * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar |
| 6 | * Copyright (C) 2009 Jaswinder Singh Rajput |
| 7 | * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter |
| 8 | * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra <pzijlstr@redhat.com> |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 9 | * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com> |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 10 | * Copyright (C) 2009 Google, Inc., Stephane Eranian |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 11 | * |
| 12 | * For licencing details see kernel-base/COPYING |
| 13 | */ |
| 14 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 15 | #include <linux/perf_event.h> |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 16 | #include <linux/capability.h> |
| 17 | #include <linux/notifier.h> |
| 18 | #include <linux/hardirq.h> |
| 19 | #include <linux/kprobes.h> |
Thomas Gleixner | 4ac1329 | 2008-12-09 21:43:39 +0100 | [diff] [blame] | 20 | #include <linux/module.h> |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 21 | #include <linux/kdebug.h> |
| 22 | #include <linux/sched.h> |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 23 | #include <linux/uaccess.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 24 | #include <linux/slab.h> |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 25 | #include <linux/cpu.h> |
Peter Zijlstra | 272d30b | 2010-01-22 16:32:17 +0100 | [diff] [blame] | 26 | #include <linux/bitops.h> |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 27 | #include <linux/device.h> |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 28 | |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 29 | #include <asm/apic.h> |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 30 | #include <asm/stacktrace.h> |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 31 | #include <asm/nmi.h> |
Lin Ming | 6909262 | 2011-03-03 10:34:50 +0800 | [diff] [blame] | 32 | #include <asm/smp.h> |
Robert Richter | c8e5910 | 2011-04-16 02:27:55 +0200 | [diff] [blame] | 33 | #include <asm/alternative.h> |
Peter Zijlstra | e3f3541 | 2011-11-21 11:43:53 +0100 | [diff] [blame] | 34 | #include <asm/timer.h> |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 35 | #include <asm/desc.h> |
| 36 | #include <asm/ldt.h> |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 37 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 38 | #include "perf_event.h" |
| 39 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 40 | struct x86_pmu x86_pmu __read_mostly; |
Stephane Eranian | efc9f05 | 2011-06-06 16:57:03 +0200 | [diff] [blame] | 41 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 42 | DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events) = { |
Peter Zijlstra | b0f3f28 | 2009-03-05 18:08:27 +0100 | [diff] [blame] | 43 | .enabled = 1, |
| 44 | }; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 45 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 46 | u64 __read_mostly hw_cache_event_ids |
Ingo Molnar | 8326f44 | 2009-06-05 20:22:46 +0200 | [diff] [blame] | 47 | [PERF_COUNT_HW_CACHE_MAX] |
| 48 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 49 | [PERF_COUNT_HW_CACHE_RESULT_MAX]; |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 50 | u64 __read_mostly hw_cache_extra_regs |
Andi Kleen | e994d7d | 2011-03-03 10:34:48 +0800 | [diff] [blame] | 51 | [PERF_COUNT_HW_CACHE_MAX] |
| 52 | [PERF_COUNT_HW_CACHE_OP_MAX] |
| 53 | [PERF_COUNT_HW_CACHE_RESULT_MAX]; |
Ingo Molnar | 8326f44 | 2009-06-05 20:22:46 +0200 | [diff] [blame] | 54 | |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 55 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 56 | * Propagate event elapsed time into the generic event. |
| 57 | * Can only be executed on the CPU where the event is active. |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 58 | * Returns the delta events processed. |
| 59 | */ |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 60 | u64 x86_perf_event_update(struct perf_event *event) |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 61 | { |
Peter Zijlstra | cc2ad4b | 2010-03-02 20:18:39 +0100 | [diff] [blame] | 62 | struct hw_perf_event *hwc = &event->hw; |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 63 | int shift = 64 - x86_pmu.cntval_bits; |
Peter Zijlstra | ec3232b | 2009-05-13 09:45:19 +0200 | [diff] [blame] | 64 | u64 prev_raw_count, new_raw_count; |
Peter Zijlstra | cc2ad4b | 2010-03-02 20:18:39 +0100 | [diff] [blame] | 65 | int idx = hwc->idx; |
Peter Zijlstra | ec3232b | 2009-05-13 09:45:19 +0200 | [diff] [blame] | 66 | s64 delta; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 67 | |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 68 | if (idx == INTEL_PMC_IDX_FIXED_BTS) |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 69 | return 0; |
| 70 | |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 71 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 72 | * Careful: an NMI might modify the previous event value. |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 73 | * |
| 74 | * Our tactic to handle this is to first atomically read and |
| 75 | * exchange a new raw count - then add that new-prev delta |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 76 | * count to the generic event atomically: |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 77 | */ |
| 78 | again: |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 79 | prev_raw_count = local64_read(&hwc->prev_count); |
Vince Weaver | c48b605 | 2012-03-01 17:28:14 -0500 | [diff] [blame] | 80 | rdpmcl(hwc->event_base_rdpmc, new_raw_count); |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 81 | |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 82 | if (local64_cmpxchg(&hwc->prev_count, prev_raw_count, |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 83 | new_raw_count) != prev_raw_count) |
| 84 | goto again; |
| 85 | |
| 86 | /* |
| 87 | * Now we have the new raw value and have updated the prev |
| 88 | * timestamp already. We can now calculate the elapsed delta |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 89 | * (event-)time and add that to the generic event. |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 90 | * |
| 91 | * Careful, not all hw sign-extends above the physical width |
Peter Zijlstra | ec3232b | 2009-05-13 09:45:19 +0200 | [diff] [blame] | 92 | * of the count. |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 93 | */ |
Peter Zijlstra | ec3232b | 2009-05-13 09:45:19 +0200 | [diff] [blame] | 94 | delta = (new_raw_count << shift) - (prev_raw_count << shift); |
| 95 | delta >>= shift; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 96 | |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 97 | local64_add(delta, &event->count); |
| 98 | local64_sub(delta, &hwc->period_left); |
Robert Richter | 4b7bfd0 | 2009-04-29 12:47:22 +0200 | [diff] [blame] | 99 | |
| 100 | return new_raw_count; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 101 | } |
| 102 | |
Andi Kleen | a7e3ed1 | 2011-03-03 10:34:47 +0800 | [diff] [blame] | 103 | /* |
| 104 | * Find and validate any extra registers to set up. |
| 105 | */ |
| 106 | static int x86_pmu_extra_regs(u64 config, struct perf_event *event) |
| 107 | { |
Stephane Eranian | efc9f05 | 2011-06-06 16:57:03 +0200 | [diff] [blame] | 108 | struct hw_perf_event_extra *reg; |
Andi Kleen | a7e3ed1 | 2011-03-03 10:34:47 +0800 | [diff] [blame] | 109 | struct extra_reg *er; |
| 110 | |
Stephane Eranian | efc9f05 | 2011-06-06 16:57:03 +0200 | [diff] [blame] | 111 | reg = &event->hw.extra_reg; |
Andi Kleen | a7e3ed1 | 2011-03-03 10:34:47 +0800 | [diff] [blame] | 112 | |
| 113 | if (!x86_pmu.extra_regs) |
| 114 | return 0; |
| 115 | |
| 116 | for (er = x86_pmu.extra_regs; er->msr; er++) { |
| 117 | if (er->event != (config & er->config_mask)) |
| 118 | continue; |
| 119 | if (event->attr.config1 & ~er->valid_mask) |
| 120 | return -EINVAL; |
Stephane Eranian | efc9f05 | 2011-06-06 16:57:03 +0200 | [diff] [blame] | 121 | |
| 122 | reg->idx = er->idx; |
| 123 | reg->config = event->attr.config1; |
| 124 | reg->reg = er->msr; |
Andi Kleen | a7e3ed1 | 2011-03-03 10:34:47 +0800 | [diff] [blame] | 125 | break; |
| 126 | } |
| 127 | return 0; |
| 128 | } |
| 129 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 130 | static atomic_t active_events; |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 131 | static DEFINE_MUTEX(pmc_reserve_mutex); |
| 132 | |
Robert Richter | b27ea29 | 2010-03-17 12:49:10 +0100 | [diff] [blame] | 133 | #ifdef CONFIG_X86_LOCAL_APIC |
| 134 | |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 135 | static bool reserve_pmc_hardware(void) |
| 136 | { |
| 137 | int i; |
| 138 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 139 | for (i = 0; i < x86_pmu.num_counters; i++) { |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 140 | if (!reserve_perfctr_nmi(x86_pmu_event_addr(i))) |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 141 | goto perfctr_fail; |
| 142 | } |
| 143 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 144 | for (i = 0; i < x86_pmu.num_counters; i++) { |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 145 | if (!reserve_evntsel_nmi(x86_pmu_config_addr(i))) |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 146 | goto eventsel_fail; |
| 147 | } |
| 148 | |
| 149 | return true; |
| 150 | |
| 151 | eventsel_fail: |
| 152 | for (i--; i >= 0; i--) |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 153 | release_evntsel_nmi(x86_pmu_config_addr(i)); |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 154 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 155 | i = x86_pmu.num_counters; |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 156 | |
| 157 | perfctr_fail: |
| 158 | for (i--; i >= 0; i--) |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 159 | release_perfctr_nmi(x86_pmu_event_addr(i)); |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 160 | |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 161 | return false; |
| 162 | } |
| 163 | |
| 164 | static void release_pmc_hardware(void) |
| 165 | { |
| 166 | int i; |
| 167 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 168 | for (i = 0; i < x86_pmu.num_counters; i++) { |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 169 | release_perfctr_nmi(x86_pmu_event_addr(i)); |
| 170 | release_evntsel_nmi(x86_pmu_config_addr(i)); |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 171 | } |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 172 | } |
| 173 | |
Robert Richter | b27ea29 | 2010-03-17 12:49:10 +0100 | [diff] [blame] | 174 | #else |
| 175 | |
| 176 | static bool reserve_pmc_hardware(void) { return true; } |
| 177 | static void release_pmc_hardware(void) {} |
| 178 | |
| 179 | #endif |
| 180 | |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 181 | static bool check_hw_exists(void) |
| 182 | { |
George Dunlap | a5ebe0b | 2013-04-03 15:46:28 +0100 | [diff] [blame] | 183 | u64 val, val_fail, val_new= ~0; |
| 184 | int i, reg, reg_fail, ret = 0; |
| 185 | int bios_fail = 0; |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 186 | |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 187 | /* |
| 188 | * Check to see if the BIOS enabled any of the counters, if so |
| 189 | * complain and bail. |
| 190 | */ |
| 191 | for (i = 0; i < x86_pmu.num_counters; i++) { |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 192 | reg = x86_pmu_config_addr(i); |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 193 | ret = rdmsrl_safe(reg, &val); |
| 194 | if (ret) |
| 195 | goto msr_fail; |
George Dunlap | a5ebe0b | 2013-04-03 15:46:28 +0100 | [diff] [blame] | 196 | if (val & ARCH_PERFMON_EVENTSEL_ENABLE) { |
| 197 | bios_fail = 1; |
| 198 | val_fail = val; |
| 199 | reg_fail = reg; |
| 200 | } |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | if (x86_pmu.num_counters_fixed) { |
| 204 | reg = MSR_ARCH_PERFMON_FIXED_CTR_CTRL; |
| 205 | ret = rdmsrl_safe(reg, &val); |
| 206 | if (ret) |
| 207 | goto msr_fail; |
| 208 | for (i = 0; i < x86_pmu.num_counters_fixed; i++) { |
George Dunlap | a5ebe0b | 2013-04-03 15:46:28 +0100 | [diff] [blame] | 209 | if (val & (0x03 << i*4)) { |
| 210 | bios_fail = 1; |
| 211 | val_fail = val; |
| 212 | reg_fail = reg; |
| 213 | } |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 214 | } |
| 215 | } |
| 216 | |
| 217 | /* |
Andre Przywara | bffd5fc | 2012-10-09 17:38:35 +0200 | [diff] [blame] | 218 | * Read the current value, change it and read it back to see if it |
| 219 | * matches, this is needed to detect certain hardware emulators |
| 220 | * (qemu/kvm) that don't trap on the MSR access and always return 0s. |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 221 | */ |
Robert Richter | f285f92 | 2012-06-20 20:46:36 +0200 | [diff] [blame] | 222 | reg = x86_pmu_event_addr(0); |
Andre Przywara | bffd5fc | 2012-10-09 17:38:35 +0200 | [diff] [blame] | 223 | if (rdmsrl_safe(reg, &val)) |
| 224 | goto msr_fail; |
| 225 | val ^= 0xffffUL; |
Robert Richter | f285f92 | 2012-06-20 20:46:36 +0200 | [diff] [blame] | 226 | ret = wrmsrl_safe(reg, val); |
| 227 | ret |= rdmsrl_safe(reg, &val_new); |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 228 | if (ret || val != val_new) |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 229 | goto msr_fail; |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 230 | |
Ingo Molnar | 45daae5 | 2011-03-25 10:24:23 +0100 | [diff] [blame] | 231 | /* |
| 232 | * We still allow the PMU driver to operate: |
| 233 | */ |
George Dunlap | a5ebe0b | 2013-04-03 15:46:28 +0100 | [diff] [blame] | 234 | if (bios_fail) { |
| 235 | printk(KERN_CONT "Broken BIOS detected, complain to your hardware vendor.\n"); |
| 236 | printk(KERN_ERR FW_BUG "the BIOS has corrupted hw-PMU resources (MSR %x is %Lx)\n", reg_fail, val_fail); |
| 237 | } |
Ingo Molnar | 45daae5 | 2011-03-25 10:24:23 +0100 | [diff] [blame] | 238 | |
| 239 | return true; |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 240 | |
| 241 | msr_fail: |
| 242 | printk(KERN_CONT "Broken PMU hardware detected, using software events only.\n"); |
Robert Richter | f285f92 | 2012-06-20 20:46:36 +0200 | [diff] [blame] | 243 | printk(KERN_ERR "Failed to access perfctr msr (MSR %x is %Lx)\n", reg, val_new); |
Ingo Molnar | 45daae5 | 2011-03-25 10:24:23 +0100 | [diff] [blame] | 244 | |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 245 | return false; |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 246 | } |
| 247 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 248 | static void hw_perf_event_destroy(struct perf_event *event) |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 249 | { |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 250 | if (atomic_dec_and_mutex_lock(&active_events, &pmc_reserve_mutex)) { |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 251 | release_pmc_hardware(); |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 252 | release_ds_buffers(); |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 253 | mutex_unlock(&pmc_reserve_mutex); |
| 254 | } |
| 255 | } |
| 256 | |
Robert Richter | 85cf9db | 2009-04-29 12:47:20 +0200 | [diff] [blame] | 257 | static inline int x86_pmu_initialized(void) |
| 258 | { |
| 259 | return x86_pmu.handle_irq != NULL; |
| 260 | } |
| 261 | |
Ingo Molnar | 8326f44 | 2009-06-05 20:22:46 +0200 | [diff] [blame] | 262 | static inline int |
Andi Kleen | e994d7d | 2011-03-03 10:34:48 +0800 | [diff] [blame] | 263 | set_ext_hw_attr(struct hw_perf_event *hwc, struct perf_event *event) |
Ingo Molnar | 8326f44 | 2009-06-05 20:22:46 +0200 | [diff] [blame] | 264 | { |
Andi Kleen | e994d7d | 2011-03-03 10:34:48 +0800 | [diff] [blame] | 265 | struct perf_event_attr *attr = &event->attr; |
Ingo Molnar | 8326f44 | 2009-06-05 20:22:46 +0200 | [diff] [blame] | 266 | unsigned int cache_type, cache_op, cache_result; |
| 267 | u64 config, val; |
| 268 | |
| 269 | config = attr->config; |
| 270 | |
| 271 | cache_type = (config >> 0) & 0xff; |
| 272 | if (cache_type >= PERF_COUNT_HW_CACHE_MAX) |
| 273 | return -EINVAL; |
| 274 | |
| 275 | cache_op = (config >> 8) & 0xff; |
| 276 | if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX) |
| 277 | return -EINVAL; |
| 278 | |
| 279 | cache_result = (config >> 16) & 0xff; |
| 280 | if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX) |
| 281 | return -EINVAL; |
| 282 | |
| 283 | val = hw_cache_event_ids[cache_type][cache_op][cache_result]; |
| 284 | |
| 285 | if (val == 0) |
| 286 | return -ENOENT; |
| 287 | |
| 288 | if (val == -1) |
| 289 | return -EINVAL; |
| 290 | |
| 291 | hwc->config |= val; |
Andi Kleen | e994d7d | 2011-03-03 10:34:48 +0800 | [diff] [blame] | 292 | attr->config1 = hw_cache_extra_regs[cache_type][cache_op][cache_result]; |
| 293 | return x86_pmu_extra_regs(val, event); |
Ingo Molnar | 8326f44 | 2009-06-05 20:22:46 +0200 | [diff] [blame] | 294 | } |
| 295 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 296 | int x86_setup_perfctr(struct perf_event *event) |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 297 | { |
| 298 | struct perf_event_attr *attr = &event->attr; |
| 299 | struct hw_perf_event *hwc = &event->hw; |
| 300 | u64 config; |
| 301 | |
Franck Bui-Huu | 6c7e550 | 2010-11-23 16:21:43 +0100 | [diff] [blame] | 302 | if (!is_sampling_event(event)) { |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 303 | hwc->sample_period = x86_pmu.max_period; |
| 304 | hwc->last_period = hwc->sample_period; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 305 | local64_set(&hwc->period_left, hwc->sample_period); |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 306 | } else { |
| 307 | /* |
| 308 | * If we have a PMU initialized but no APIC |
| 309 | * interrupts, we cannot sample hardware |
| 310 | * events (user-space has to fall back and |
| 311 | * sample via a hrtimer based software event): |
| 312 | */ |
| 313 | if (!x86_pmu.apic) |
| 314 | return -EOPNOTSUPP; |
| 315 | } |
| 316 | |
| 317 | if (attr->type == PERF_TYPE_RAW) |
Peter Zijlstra | ed13ec5 | 2011-11-14 10:03:25 +0100 | [diff] [blame] | 318 | return x86_pmu_extra_regs(event->attr.config, event); |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 319 | |
| 320 | if (attr->type == PERF_TYPE_HW_CACHE) |
Andi Kleen | e994d7d | 2011-03-03 10:34:48 +0800 | [diff] [blame] | 321 | return set_ext_hw_attr(hwc, event); |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 322 | |
| 323 | if (attr->config >= x86_pmu.max_events) |
| 324 | return -EINVAL; |
| 325 | |
| 326 | /* |
| 327 | * The generic map: |
| 328 | */ |
| 329 | config = x86_pmu.event_map(attr->config); |
| 330 | |
| 331 | if (config == 0) |
| 332 | return -ENOENT; |
| 333 | |
| 334 | if (config == -1LL) |
| 335 | return -EINVAL; |
| 336 | |
| 337 | /* |
| 338 | * Branch tracing: |
| 339 | */ |
Peter Zijlstra | 18a073a | 2011-04-26 13:24:33 +0200 | [diff] [blame] | 340 | if (attr->config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS && |
| 341 | !attr->freq && hwc->sample_period == 1) { |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 342 | /* BTS is not supported by this architecture. */ |
Peter Zijlstra | 6809b6e | 2010-10-19 14:22:50 +0200 | [diff] [blame] | 343 | if (!x86_pmu.bts_active) |
Robert Richter | c1726f3 | 2010-04-13 22:23:11 +0200 | [diff] [blame] | 344 | return -EOPNOTSUPP; |
| 345 | |
| 346 | /* BTS is currently only allowed for user-mode. */ |
| 347 | if (!attr->exclude_kernel) |
| 348 | return -EOPNOTSUPP; |
| 349 | } |
| 350 | |
| 351 | hwc->config |= config; |
| 352 | |
| 353 | return 0; |
| 354 | } |
Robert Richter | 4261e0e | 2010-04-13 22:23:10 +0200 | [diff] [blame] | 355 | |
Stephane Eranian | ff3fb51 | 2012-02-09 23:20:54 +0100 | [diff] [blame] | 356 | /* |
| 357 | * check that branch_sample_type is compatible with |
| 358 | * settings needed for precise_ip > 1 which implies |
| 359 | * using the LBR to capture ALL taken branches at the |
| 360 | * priv levels of the measurement |
| 361 | */ |
| 362 | static inline int precise_br_compat(struct perf_event *event) |
| 363 | { |
| 364 | u64 m = event->attr.branch_sample_type; |
| 365 | u64 b = 0; |
| 366 | |
| 367 | /* must capture all branches */ |
| 368 | if (!(m & PERF_SAMPLE_BRANCH_ANY)) |
| 369 | return 0; |
| 370 | |
| 371 | m &= PERF_SAMPLE_BRANCH_KERNEL | PERF_SAMPLE_BRANCH_USER; |
| 372 | |
| 373 | if (!event->attr.exclude_user) |
| 374 | b |= PERF_SAMPLE_BRANCH_USER; |
| 375 | |
| 376 | if (!event->attr.exclude_kernel) |
| 377 | b |= PERF_SAMPLE_BRANCH_KERNEL; |
| 378 | |
| 379 | /* |
| 380 | * ignore PERF_SAMPLE_BRANCH_HV, not supported on x86 |
| 381 | */ |
| 382 | |
| 383 | return m == b; |
| 384 | } |
| 385 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 386 | int x86_pmu_hw_config(struct perf_event *event) |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 387 | { |
Peter Zijlstra | ab60834 | 2010-04-08 23:03:20 +0200 | [diff] [blame] | 388 | if (event->attr.precise_ip) { |
| 389 | int precise = 0; |
| 390 | |
| 391 | /* Support for constant skid */ |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 392 | if (x86_pmu.pebs_active && !x86_pmu.pebs_broken) { |
Peter Zijlstra | ab60834 | 2010-04-08 23:03:20 +0200 | [diff] [blame] | 393 | precise++; |
| 394 | |
Peter Zijlstra | 5553be2 | 2010-10-19 14:38:11 +0200 | [diff] [blame] | 395 | /* Support for IP fixup */ |
| 396 | if (x86_pmu.lbr_nr) |
| 397 | precise++; |
| 398 | } |
Peter Zijlstra | ab60834 | 2010-04-08 23:03:20 +0200 | [diff] [blame] | 399 | |
| 400 | if (event->attr.precise_ip > precise) |
| 401 | return -EOPNOTSUPP; |
Stephane Eranian | ff3fb51 | 2012-02-09 23:20:54 +0100 | [diff] [blame] | 402 | /* |
| 403 | * check that PEBS LBR correction does not conflict with |
| 404 | * whatever the user is asking with attr->branch_sample_type |
| 405 | */ |
Andi Kleen | 130768b | 2013-06-17 17:36:47 -0700 | [diff] [blame] | 406 | if (event->attr.precise_ip > 1 && |
| 407 | x86_pmu.intel_cap.pebs_format < 2) { |
Stephane Eranian | ff3fb51 | 2012-02-09 23:20:54 +0100 | [diff] [blame] | 408 | u64 *br_type = &event->attr.branch_sample_type; |
| 409 | |
| 410 | if (has_branch_stack(event)) { |
| 411 | if (!precise_br_compat(event)) |
| 412 | return -EOPNOTSUPP; |
| 413 | |
| 414 | /* branch_sample_type is compatible */ |
| 415 | |
| 416 | } else { |
| 417 | /* |
| 418 | * user did not specify branch_sample_type |
| 419 | * |
| 420 | * For PEBS fixups, we capture all |
| 421 | * the branches at the priv level of the |
| 422 | * event. |
| 423 | */ |
| 424 | *br_type = PERF_SAMPLE_BRANCH_ANY; |
| 425 | |
| 426 | if (!event->attr.exclude_user) |
| 427 | *br_type |= PERF_SAMPLE_BRANCH_USER; |
| 428 | |
| 429 | if (!event->attr.exclude_kernel) |
| 430 | *br_type |= PERF_SAMPLE_BRANCH_KERNEL; |
| 431 | } |
| 432 | } |
Peter Zijlstra | ab60834 | 2010-04-08 23:03:20 +0200 | [diff] [blame] | 433 | } |
| 434 | |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 435 | /* |
| 436 | * Generate PMC IRQs: |
| 437 | * (keep 'enabled' bit clear for now) |
| 438 | */ |
Peter Zijlstra | b4cdc5c | 2010-03-30 17:00:06 +0200 | [diff] [blame] | 439 | event->hw.config = ARCH_PERFMON_EVENTSEL_INT; |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 440 | |
| 441 | /* |
| 442 | * Count user and OS events unless requested not to |
| 443 | */ |
Peter Zijlstra | b4cdc5c | 2010-03-30 17:00:06 +0200 | [diff] [blame] | 444 | if (!event->attr.exclude_user) |
| 445 | event->hw.config |= ARCH_PERFMON_EVENTSEL_USR; |
| 446 | if (!event->attr.exclude_kernel) |
| 447 | event->hw.config |= ARCH_PERFMON_EVENTSEL_OS; |
| 448 | |
| 449 | if (event->attr.type == PERF_TYPE_RAW) |
| 450 | event->hw.config |= event->attr.config & X86_RAW_EVENT_MASK; |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 451 | |
Robert Richter | 9d0fcba6 | 2010-04-13 22:23:12 +0200 | [diff] [blame] | 452 | return x86_setup_perfctr(event); |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 453 | } |
| 454 | |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 455 | /* |
Peter Zijlstra | 0d48696 | 2009-06-02 19:22:16 +0200 | [diff] [blame] | 456 | * Setup the hardware configuration for a given attr_type |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 457 | */ |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 458 | static int __x86_pmu_event_init(struct perf_event *event) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 459 | { |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 460 | int err; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 461 | |
Robert Richter | 85cf9db | 2009-04-29 12:47:20 +0200 | [diff] [blame] | 462 | if (!x86_pmu_initialized()) |
| 463 | return -ENODEV; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 464 | |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 465 | err = 0; |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 466 | if (!atomic_inc_not_zero(&active_events)) { |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 467 | mutex_lock(&pmc_reserve_mutex); |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 468 | if (atomic_read(&active_events) == 0) { |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 469 | if (!reserve_pmc_hardware()) |
| 470 | err = -EBUSY; |
Peter Zijlstra | f80c9e3 | 2010-10-19 14:50:02 +0200 | [diff] [blame] | 471 | else |
| 472 | reserve_ds_buffers(); |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 473 | } |
| 474 | if (!err) |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 475 | atomic_inc(&active_events); |
Peter Zijlstra | 4e935e4 | 2009-03-30 19:07:16 +0200 | [diff] [blame] | 476 | mutex_unlock(&pmc_reserve_mutex); |
| 477 | } |
| 478 | if (err) |
| 479 | return err; |
| 480 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 481 | event->destroy = hw_perf_event_destroy; |
Peter Zijlstra | a1792cdac | 2009-09-09 10:04:47 +0200 | [diff] [blame] | 482 | |
Robert Richter | 4261e0e | 2010-04-13 22:23:10 +0200 | [diff] [blame] | 483 | event->hw.idx = -1; |
| 484 | event->hw.last_cpu = -1; |
| 485 | event->hw.last_tag = ~0ULL; |
Stephane Eranian | b690081 | 2009-10-06 16:42:09 +0200 | [diff] [blame] | 486 | |
Stephane Eranian | efc9f05 | 2011-06-06 16:57:03 +0200 | [diff] [blame] | 487 | /* mark unused */ |
| 488 | event->hw.extra_reg.idx = EXTRA_REG_NONE; |
Stephane Eranian | b36817e | 2012-02-09 23:20:53 +0100 | [diff] [blame] | 489 | event->hw.branch_reg.idx = EXTRA_REG_NONE; |
| 490 | |
Robert Richter | 9d0fcba6 | 2010-04-13 22:23:12 +0200 | [diff] [blame] | 491 | return x86_pmu.hw_config(event); |
Robert Richter | 4261e0e | 2010-04-13 22:23:10 +0200 | [diff] [blame] | 492 | } |
| 493 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 494 | void x86_pmu_disable_all(void) |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 495 | { |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 496 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
Peter Zijlstra | 9e35ad3 | 2009-05-13 16:21:38 +0200 | [diff] [blame] | 497 | int idx; |
Peter Zijlstra | b0f3f28 | 2009-03-05 18:08:27 +0100 | [diff] [blame] | 498 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 499 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
Peter Zijlstra | b0f3f28 | 2009-03-05 18:08:27 +0100 | [diff] [blame] | 500 | u64 val; |
| 501 | |
Robert Richter | 43f6201 | 2009-04-29 16:55:56 +0200 | [diff] [blame] | 502 | if (!test_bit(idx, cpuc->active_mask)) |
Robert Richter | 4295ee6 | 2009-04-29 12:47:01 +0200 | [diff] [blame] | 503 | continue; |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 504 | rdmsrl(x86_pmu_config_addr(idx), val); |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 505 | if (!(val & ARCH_PERFMON_EVENTSEL_ENABLE)) |
Robert Richter | 4295ee6 | 2009-04-29 12:47:01 +0200 | [diff] [blame] | 506 | continue; |
Robert Richter | bb1165d | 2010-03-01 14:21:23 +0100 | [diff] [blame] | 507 | val &= ~ARCH_PERFMON_EVENTSEL_ENABLE; |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 508 | wrmsrl(x86_pmu_config_addr(idx), val); |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 509 | } |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 510 | } |
| 511 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 512 | static void x86_pmu_disable(struct pmu *pmu) |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 513 | { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 514 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
| 515 | |
Robert Richter | 85cf9db | 2009-04-29 12:47:20 +0200 | [diff] [blame] | 516 | if (!x86_pmu_initialized()) |
Peter Zijlstra | 9e35ad3 | 2009-05-13 16:21:38 +0200 | [diff] [blame] | 517 | return; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 518 | |
Peter Zijlstra | 1a6e21f | 2010-01-27 23:07:47 +0100 | [diff] [blame] | 519 | if (!cpuc->enabled) |
| 520 | return; |
| 521 | |
| 522 | cpuc->n_added = 0; |
| 523 | cpuc->enabled = 0; |
| 524 | barrier(); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 525 | |
| 526 | x86_pmu.disable_all(); |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 527 | } |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 528 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 529 | void x86_pmu_enable_all(int added) |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 530 | { |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 531 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 532 | int idx; |
| 533 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 534 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
Robert Richter | d45dd92 | 2011-02-02 17:40:56 +0100 | [diff] [blame] | 535 | struct hw_perf_event *hwc = &cpuc->events[idx]->hw; |
Peter Zijlstra | b0f3f28 | 2009-03-05 18:08:27 +0100 | [diff] [blame] | 536 | |
Robert Richter | 43f6201 | 2009-04-29 16:55:56 +0200 | [diff] [blame] | 537 | if (!test_bit(idx, cpuc->active_mask)) |
Robert Richter | 4295ee6 | 2009-04-29 12:47:01 +0200 | [diff] [blame] | 538 | continue; |
Peter Zijlstra | 984b838 | 2009-07-10 09:59:56 +0200 | [diff] [blame] | 539 | |
Robert Richter | d45dd92 | 2011-02-02 17:40:56 +0100 | [diff] [blame] | 540 | __x86_pmu_enable_event(hwc, ARCH_PERFMON_EVENTSEL_ENABLE); |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 541 | } |
| 542 | } |
| 543 | |
Peter Zijlstra | 51b0fe3 | 2010-06-11 13:35:57 +0200 | [diff] [blame] | 544 | static struct pmu pmu; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 545 | |
| 546 | static inline int is_x86_event(struct perf_event *event) |
| 547 | { |
| 548 | return event->pmu == &pmu; |
| 549 | } |
| 550 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 551 | /* |
| 552 | * Event scheduler state: |
| 553 | * |
| 554 | * Assign events iterating over all events and counters, beginning |
| 555 | * with events with least weights first. Keep the current iterator |
| 556 | * state in struct sched_state. |
| 557 | */ |
| 558 | struct sched_state { |
| 559 | int weight; |
| 560 | int event; /* event index */ |
| 561 | int counter; /* counter index */ |
| 562 | int unassigned; /* number of events to be assigned left */ |
| 563 | unsigned long used[BITS_TO_LONGS(X86_PMC_IDX_MAX)]; |
| 564 | }; |
| 565 | |
Robert Richter | bc1738f | 2011-11-18 12:35:22 +0100 | [diff] [blame] | 566 | /* Total max is X86_PMC_IDX_MAX, but we are O(n!) limited */ |
| 567 | #define SCHED_STATES_MAX 2 |
| 568 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 569 | struct perf_sched { |
| 570 | int max_weight; |
| 571 | int max_events; |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 572 | struct perf_event **events; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 573 | struct sched_state state; |
Robert Richter | bc1738f | 2011-11-18 12:35:22 +0100 | [diff] [blame] | 574 | int saved_states; |
| 575 | struct sched_state saved[SCHED_STATES_MAX]; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 576 | }; |
| 577 | |
| 578 | /* |
| 579 | * Initialize interator that runs through all events and counters. |
| 580 | */ |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 581 | static void perf_sched_init(struct perf_sched *sched, struct perf_event **events, |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 582 | int num, int wmin, int wmax) |
| 583 | { |
| 584 | int idx; |
| 585 | |
| 586 | memset(sched, 0, sizeof(*sched)); |
| 587 | sched->max_events = num; |
| 588 | sched->max_weight = wmax; |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 589 | sched->events = events; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 590 | |
| 591 | for (idx = 0; idx < num; idx++) { |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 592 | if (events[idx]->hw.constraint->weight == wmin) |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 593 | break; |
| 594 | } |
| 595 | |
| 596 | sched->state.event = idx; /* start with min weight */ |
| 597 | sched->state.weight = wmin; |
| 598 | sched->state.unassigned = num; |
| 599 | } |
| 600 | |
Robert Richter | bc1738f | 2011-11-18 12:35:22 +0100 | [diff] [blame] | 601 | static void perf_sched_save_state(struct perf_sched *sched) |
| 602 | { |
| 603 | if (WARN_ON_ONCE(sched->saved_states >= SCHED_STATES_MAX)) |
| 604 | return; |
| 605 | |
| 606 | sched->saved[sched->saved_states] = sched->state; |
| 607 | sched->saved_states++; |
| 608 | } |
| 609 | |
| 610 | static bool perf_sched_restore_state(struct perf_sched *sched) |
| 611 | { |
| 612 | if (!sched->saved_states) |
| 613 | return false; |
| 614 | |
| 615 | sched->saved_states--; |
| 616 | sched->state = sched->saved[sched->saved_states]; |
| 617 | |
| 618 | /* continue with next counter: */ |
| 619 | clear_bit(sched->state.counter++, sched->state.used); |
| 620 | |
| 621 | return true; |
| 622 | } |
| 623 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 624 | /* |
| 625 | * Select a counter for the current event to schedule. Return true on |
| 626 | * success. |
| 627 | */ |
Robert Richter | bc1738f | 2011-11-18 12:35:22 +0100 | [diff] [blame] | 628 | static bool __perf_sched_find_counter(struct perf_sched *sched) |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 629 | { |
| 630 | struct event_constraint *c; |
| 631 | int idx; |
| 632 | |
| 633 | if (!sched->state.unassigned) |
| 634 | return false; |
| 635 | |
| 636 | if (sched->state.event >= sched->max_events) |
| 637 | return false; |
| 638 | |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 639 | c = sched->events[sched->state.event]->hw.constraint; |
Peter Zijlstra | 4defea8 | 2011-11-10 15:15:42 +0100 | [diff] [blame] | 640 | /* Prefer fixed purpose counters */ |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 641 | if (c->idxmsk64 & (~0ULL << INTEL_PMC_IDX_FIXED)) { |
| 642 | idx = INTEL_PMC_IDX_FIXED; |
Akinobu Mita | 307b1cd | 2012-03-23 15:02:03 -0700 | [diff] [blame] | 643 | for_each_set_bit_from(idx, c->idxmsk, X86_PMC_IDX_MAX) { |
Peter Zijlstra | 4defea8 | 2011-11-10 15:15:42 +0100 | [diff] [blame] | 644 | if (!__test_and_set_bit(idx, sched->state.used)) |
| 645 | goto done; |
| 646 | } |
| 647 | } |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 648 | /* Grab the first unused counter starting with idx */ |
| 649 | idx = sched->state.counter; |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 650 | for_each_set_bit_from(idx, c->idxmsk, INTEL_PMC_IDX_FIXED) { |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 651 | if (!__test_and_set_bit(idx, sched->state.used)) |
Peter Zijlstra | 4defea8 | 2011-11-10 15:15:42 +0100 | [diff] [blame] | 652 | goto done; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 653 | } |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 654 | |
Peter Zijlstra | 4defea8 | 2011-11-10 15:15:42 +0100 | [diff] [blame] | 655 | return false; |
| 656 | |
| 657 | done: |
| 658 | sched->state.counter = idx; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 659 | |
Robert Richter | bc1738f | 2011-11-18 12:35:22 +0100 | [diff] [blame] | 660 | if (c->overlap) |
| 661 | perf_sched_save_state(sched); |
| 662 | |
| 663 | return true; |
| 664 | } |
| 665 | |
| 666 | static bool perf_sched_find_counter(struct perf_sched *sched) |
| 667 | { |
| 668 | while (!__perf_sched_find_counter(sched)) { |
| 669 | if (!perf_sched_restore_state(sched)) |
| 670 | return false; |
| 671 | } |
| 672 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 673 | return true; |
| 674 | } |
| 675 | |
| 676 | /* |
| 677 | * Go through all unassigned events and find the next one to schedule. |
| 678 | * Take events with the least weight first. Return true on success. |
| 679 | */ |
| 680 | static bool perf_sched_next_event(struct perf_sched *sched) |
| 681 | { |
| 682 | struct event_constraint *c; |
| 683 | |
| 684 | if (!sched->state.unassigned || !--sched->state.unassigned) |
| 685 | return false; |
| 686 | |
| 687 | do { |
| 688 | /* next event */ |
| 689 | sched->state.event++; |
| 690 | if (sched->state.event >= sched->max_events) { |
| 691 | /* next weight */ |
| 692 | sched->state.event = 0; |
| 693 | sched->state.weight++; |
| 694 | if (sched->state.weight > sched->max_weight) |
| 695 | return false; |
| 696 | } |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 697 | c = sched->events[sched->state.event]->hw.constraint; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 698 | } while (c->weight != sched->state.weight); |
| 699 | |
| 700 | sched->state.counter = 0; /* start with first counter */ |
| 701 | |
| 702 | return true; |
| 703 | } |
| 704 | |
| 705 | /* |
| 706 | * Assign a counter for each event. |
| 707 | */ |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 708 | int perf_assign_events(struct perf_event **events, int n, |
Yan, Zheng | 4b4969b | 2012-06-15 14:31:30 +0800 | [diff] [blame] | 709 | int wmin, int wmax, int *assign) |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 710 | { |
| 711 | struct perf_sched sched; |
| 712 | |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 713 | perf_sched_init(&sched, events, n, wmin, wmax); |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 714 | |
| 715 | do { |
| 716 | if (!perf_sched_find_counter(&sched)) |
| 717 | break; /* failed */ |
| 718 | if (assign) |
| 719 | assign[sched.state.event] = sched.state.counter; |
| 720 | } while (perf_sched_next_event(&sched)); |
| 721 | |
| 722 | return sched.state.unassigned; |
| 723 | } |
| 724 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 725 | int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign) |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 726 | { |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 727 | struct event_constraint *c; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 728 | unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)]; |
Stephane Eranian | 2f7f73a | 2013-06-20 18:42:54 +0200 | [diff] [blame] | 729 | struct perf_event *e; |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 730 | int i, wmin, wmax, num = 0; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 731 | struct hw_perf_event *hwc; |
| 732 | |
| 733 | bitmap_zero(used_mask, X86_PMC_IDX_MAX); |
| 734 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 735 | for (i = 0, wmin = X86_PMC_IDX_MAX, wmax = 0; i < n; i++) { |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 736 | hwc = &cpuc->event_list[i]->hw; |
Peter Zijlstra | b622d64 | 2010-02-01 15:36:30 +0100 | [diff] [blame] | 737 | c = x86_pmu.get_event_constraints(cpuc, cpuc->event_list[i]); |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 738 | hwc->constraint = c; |
| 739 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 740 | wmin = min(wmin, c->weight); |
| 741 | wmax = max(wmax, c->weight); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 742 | } |
| 743 | |
| 744 | /* |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 745 | * fastpath, try to reuse previous register |
| 746 | */ |
Peter Zijlstra | c933c1a | 2010-01-22 16:40:12 +0100 | [diff] [blame] | 747 | for (i = 0; i < n; i++) { |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 748 | hwc = &cpuc->event_list[i]->hw; |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 749 | c = hwc->constraint; |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 750 | |
| 751 | /* never assigned */ |
| 752 | if (hwc->idx == -1) |
| 753 | break; |
| 754 | |
| 755 | /* constraint still honored */ |
Peter Zijlstra | 63b1464 | 2010-01-22 16:32:17 +0100 | [diff] [blame] | 756 | if (!test_bit(hwc->idx, c->idxmsk)) |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 757 | break; |
| 758 | |
| 759 | /* not already used */ |
| 760 | if (test_bit(hwc->idx, used_mask)) |
| 761 | break; |
| 762 | |
Peter Zijlstra | 34538ee | 2010-03-02 21:16:55 +0100 | [diff] [blame] | 763 | __set_bit(hwc->idx, used_mask); |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 764 | if (assign) |
| 765 | assign[i] = hwc->idx; |
| 766 | } |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 767 | |
Robert Richter | 1e2ad28 | 2011-11-18 12:35:21 +0100 | [diff] [blame] | 768 | /* slow path */ |
| 769 | if (i != n) |
Andrew Hunter | 43b45780 | 2013-05-23 11:07:03 -0700 | [diff] [blame] | 770 | num = perf_assign_events(cpuc->event_list, n, wmin, |
| 771 | wmax, assign); |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 772 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 773 | /* |
Stephane Eranian | 2f7f73a | 2013-06-20 18:42:54 +0200 | [diff] [blame] | 774 | * Mark the event as committed, so we do not put_constraint() |
| 775 | * in case new events are added and fail scheduling. |
| 776 | */ |
| 777 | if (!num && assign) { |
| 778 | for (i = 0; i < n; i++) { |
| 779 | e = cpuc->event_list[i]; |
| 780 | e->hw.flags |= PERF_X86_EVENT_COMMITTED; |
| 781 | } |
| 782 | } |
| 783 | /* |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 784 | * scheduling failed or is just a simulation, |
| 785 | * free resources if necessary |
| 786 | */ |
| 787 | if (!assign || num) { |
| 788 | for (i = 0; i < n; i++) { |
Stephane Eranian | 2f7f73a | 2013-06-20 18:42:54 +0200 | [diff] [blame] | 789 | e = cpuc->event_list[i]; |
| 790 | /* |
| 791 | * do not put_constraint() on comitted events, |
| 792 | * because they are good to go |
| 793 | */ |
| 794 | if ((e->hw.flags & PERF_X86_EVENT_COMMITTED)) |
| 795 | continue; |
| 796 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 797 | if (x86_pmu.put_event_constraints) |
Stephane Eranian | 2f7f73a | 2013-06-20 18:42:54 +0200 | [diff] [blame] | 798 | x86_pmu.put_event_constraints(cpuc, e); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 799 | } |
| 800 | } |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 801 | return num ? -EINVAL : 0; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 802 | } |
| 803 | |
| 804 | /* |
| 805 | * dogrp: true if must collect siblings events (group) |
| 806 | * returns total number of events and error code |
| 807 | */ |
| 808 | static int collect_events(struct cpu_hw_events *cpuc, struct perf_event *leader, bool dogrp) |
| 809 | { |
| 810 | struct perf_event *event; |
| 811 | int n, max_count; |
| 812 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 813 | max_count = x86_pmu.num_counters + x86_pmu.num_counters_fixed; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 814 | |
| 815 | /* current number of events already accepted */ |
| 816 | n = cpuc->n_events; |
| 817 | |
| 818 | if (is_x86_event(leader)) { |
| 819 | if (n >= max_count) |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 820 | return -EINVAL; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 821 | cpuc->event_list[n] = leader; |
| 822 | n++; |
| 823 | } |
| 824 | if (!dogrp) |
| 825 | return n; |
| 826 | |
| 827 | list_for_each_entry(event, &leader->sibling_list, group_entry) { |
| 828 | if (!is_x86_event(event) || |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 829 | event->state <= PERF_EVENT_STATE_OFF) |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 830 | continue; |
| 831 | |
| 832 | if (n >= max_count) |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 833 | return -EINVAL; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 834 | |
| 835 | cpuc->event_list[n] = event; |
| 836 | n++; |
| 837 | } |
| 838 | return n; |
| 839 | } |
| 840 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 841 | static inline void x86_assign_hw_event(struct perf_event *event, |
Stephane Eranian | 447a194 | 2010-02-01 14:50:01 +0200 | [diff] [blame] | 842 | struct cpu_hw_events *cpuc, int i) |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 843 | { |
Stephane Eranian | 447a194 | 2010-02-01 14:50:01 +0200 | [diff] [blame] | 844 | struct hw_perf_event *hwc = &event->hw; |
| 845 | |
| 846 | hwc->idx = cpuc->assign[i]; |
| 847 | hwc->last_cpu = smp_processor_id(); |
| 848 | hwc->last_tag = ++cpuc->tags[i]; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 849 | |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 850 | if (hwc->idx == INTEL_PMC_IDX_FIXED_BTS) { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 851 | hwc->config_base = 0; |
| 852 | hwc->event_base = 0; |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 853 | } else if (hwc->idx >= INTEL_PMC_IDX_FIXED) { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 854 | hwc->config_base = MSR_ARCH_PERFMON_FIXED_CTR_CTRL; |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 855 | hwc->event_base = MSR_ARCH_PERFMON_FIXED_CTR0 + (hwc->idx - INTEL_PMC_IDX_FIXED); |
| 856 | hwc->event_base_rdpmc = (hwc->idx - INTEL_PMC_IDX_FIXED) | 1<<30; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 857 | } else { |
Robert Richter | 73d6e52 | 2011-02-02 17:40:59 +0100 | [diff] [blame] | 858 | hwc->config_base = x86_pmu_config_addr(hwc->idx); |
| 859 | hwc->event_base = x86_pmu_event_addr(hwc->idx); |
Jacob Shin | 0fbdad0 | 2013-02-06 11:26:28 -0600 | [diff] [blame] | 860 | hwc->event_base_rdpmc = x86_pmu_rdpmc_index(hwc->idx); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 861 | } |
| 862 | } |
| 863 | |
Stephane Eranian | 447a194 | 2010-02-01 14:50:01 +0200 | [diff] [blame] | 864 | static inline int match_prev_assignment(struct hw_perf_event *hwc, |
| 865 | struct cpu_hw_events *cpuc, |
| 866 | int i) |
| 867 | { |
| 868 | return hwc->idx == cpuc->assign[i] && |
| 869 | hwc->last_cpu == smp_processor_id() && |
| 870 | hwc->last_tag == cpuc->tags[i]; |
| 871 | } |
| 872 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 873 | static void x86_pmu_start(struct perf_event *event, int flags); |
Peter Zijlstra | 2e84187 | 2010-01-25 15:58:43 +0100 | [diff] [blame] | 874 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 875 | static void x86_pmu_enable(struct pmu *pmu) |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 876 | { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 877 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
| 878 | struct perf_event *event; |
| 879 | struct hw_perf_event *hwc; |
Peter Zijlstra | 11164cd | 2010-03-26 14:08:44 +0100 | [diff] [blame] | 880 | int i, added = cpuc->n_added; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 881 | |
Robert Richter | 85cf9db | 2009-04-29 12:47:20 +0200 | [diff] [blame] | 882 | if (!x86_pmu_initialized()) |
Ingo Molnar | 2b9ff0d | 2008-12-14 18:36:30 +0100 | [diff] [blame] | 883 | return; |
Peter Zijlstra | 1a6e21f | 2010-01-27 23:07:47 +0100 | [diff] [blame] | 884 | |
| 885 | if (cpuc->enabled) |
| 886 | return; |
| 887 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 888 | if (cpuc->n_added) { |
Peter Zijlstra | 19925ce | 2010-03-06 13:20:40 +0100 | [diff] [blame] | 889 | int n_running = cpuc->n_events - cpuc->n_added; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 890 | /* |
| 891 | * apply assignment obtained either from |
| 892 | * hw_perf_group_sched_in() or x86_pmu_enable() |
| 893 | * |
| 894 | * step1: save events moving to new counters |
| 895 | * step2: reprogram moved events into new counters |
| 896 | */ |
Peter Zijlstra | 19925ce | 2010-03-06 13:20:40 +0100 | [diff] [blame] | 897 | for (i = 0; i < n_running; i++) { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 898 | event = cpuc->event_list[i]; |
| 899 | hwc = &event->hw; |
| 900 | |
Stephane Eranian | 447a194 | 2010-02-01 14:50:01 +0200 | [diff] [blame] | 901 | /* |
| 902 | * we can avoid reprogramming counter if: |
| 903 | * - assigned same counter as last time |
| 904 | * - running on same CPU as last time |
| 905 | * - no other event has used the counter since |
| 906 | */ |
| 907 | if (hwc->idx == -1 || |
| 908 | match_prev_assignment(hwc, cpuc, i)) |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 909 | continue; |
| 910 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 911 | /* |
| 912 | * Ensure we don't accidentally enable a stopped |
| 913 | * counter simply because we rescheduled. |
| 914 | */ |
| 915 | if (hwc->state & PERF_HES_STOPPED) |
| 916 | hwc->state |= PERF_HES_ARCH; |
| 917 | |
| 918 | x86_pmu_stop(event, PERF_EF_UPDATE); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 919 | } |
| 920 | |
| 921 | for (i = 0; i < cpuc->n_events; i++) { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 922 | event = cpuc->event_list[i]; |
| 923 | hwc = &event->hw; |
| 924 | |
Peter Zijlstra | 45e16a6 | 2010-03-11 13:40:30 +0100 | [diff] [blame] | 925 | if (!match_prev_assignment(hwc, cpuc, i)) |
Stephane Eranian | 447a194 | 2010-02-01 14:50:01 +0200 | [diff] [blame] | 926 | x86_assign_hw_event(event, cpuc, i); |
Peter Zijlstra | 45e16a6 | 2010-03-11 13:40:30 +0100 | [diff] [blame] | 927 | else if (i < n_running) |
| 928 | continue; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 929 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 930 | if (hwc->state & PERF_HES_ARCH) |
| 931 | continue; |
| 932 | |
| 933 | x86_pmu_start(event, PERF_EF_RELOAD); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 934 | } |
| 935 | cpuc->n_added = 0; |
| 936 | perf_events_lapic_init(); |
| 937 | } |
Peter Zijlstra | 1a6e21f | 2010-01-27 23:07:47 +0100 | [diff] [blame] | 938 | |
| 939 | cpuc->enabled = 1; |
| 940 | barrier(); |
| 941 | |
Peter Zijlstra | 11164cd | 2010-03-26 14:08:44 +0100 | [diff] [blame] | 942 | x86_pmu.enable_all(added); |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 943 | } |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 944 | |
Tejun Heo | 245b2e7 | 2009-06-24 15:13:48 +0900 | [diff] [blame] | 945 | static DEFINE_PER_CPU(u64 [X86_PMC_IDX_MAX], pmc_prev_left); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 946 | |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 947 | /* |
| 948 | * Set the next IRQ period, based on the hwc->period_left value. |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 949 | * To be called with the event disabled in hw: |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 950 | */ |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 951 | int x86_perf_event_set_period(struct perf_event *event) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 952 | { |
Peter Zijlstra | 07088ed | 2010-03-02 20:16:01 +0100 | [diff] [blame] | 953 | struct hw_perf_event *hwc = &event->hw; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 954 | s64 left = local64_read(&hwc->period_left); |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 955 | s64 period = hwc->sample_period; |
Peter Zijlstra | 7645a24 | 2010-03-08 13:51:31 +0100 | [diff] [blame] | 956 | int ret = 0, idx = hwc->idx; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 957 | |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 958 | if (idx == INTEL_PMC_IDX_FIXED_BTS) |
Markus Metzger | 30dd568 | 2009-07-21 15:56:48 +0200 | [diff] [blame] | 959 | return 0; |
| 960 | |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 961 | /* |
André Goddard Rosa | af901ca | 2009-11-14 13:09:05 -0200 | [diff] [blame] | 962 | * If we are way outside a reasonable range then just skip forward: |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 963 | */ |
| 964 | if (unlikely(left <= -period)) { |
| 965 | left = period; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 966 | local64_set(&hwc->period_left, left); |
Peter Zijlstra | 9e350de | 2009-06-10 21:34:59 +0200 | [diff] [blame] | 967 | hwc->last_period = period; |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 968 | ret = 1; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 969 | } |
| 970 | |
| 971 | if (unlikely(left <= 0)) { |
| 972 | left += period; |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 973 | local64_set(&hwc->period_left, left); |
Peter Zijlstra | 9e350de | 2009-06-10 21:34:59 +0200 | [diff] [blame] | 974 | hwc->last_period = period; |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 975 | ret = 1; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 976 | } |
Ingo Molnar | 1c80f4b | 2009-05-15 08:25:22 +0200 | [diff] [blame] | 977 | /* |
Ingo Molnar | dfc6509 | 2009-09-21 11:31:35 +0200 | [diff] [blame] | 978 | * Quirk: certain CPUs dont like it if just 1 hw_event is left: |
Ingo Molnar | 1c80f4b | 2009-05-15 08:25:22 +0200 | [diff] [blame] | 979 | */ |
| 980 | if (unlikely(left < 2)) |
| 981 | left = 2; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 982 | |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 983 | if (left > x86_pmu.max_period) |
| 984 | left = x86_pmu.max_period; |
| 985 | |
Tejun Heo | 245b2e7 | 2009-06-24 15:13:48 +0900 | [diff] [blame] | 986 | per_cpu(pmc_prev_left[idx], smp_processor_id()) = left; |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 987 | |
| 988 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 989 | * The hw event starts counting from this event offset, |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 990 | * mark it to be able to extra future deltas: |
| 991 | */ |
Peter Zijlstra | e785059 | 2010-05-21 14:43:08 +0200 | [diff] [blame] | 992 | local64_set(&hwc->prev_count, (u64)-left); |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 993 | |
Robert Richter | 73d6e52 | 2011-02-02 17:40:59 +0100 | [diff] [blame] | 994 | wrmsrl(hwc->event_base, (u64)(-left) & x86_pmu.cntval_mask); |
Cyrill Gorcunov | 68aa00a | 2010-06-03 01:23:04 +0400 | [diff] [blame] | 995 | |
| 996 | /* |
| 997 | * Due to erratum on certan cpu we need |
| 998 | * a second write to be sure the register |
| 999 | * is updated properly |
| 1000 | */ |
| 1001 | if (x86_pmu.perfctr_second_write) { |
Robert Richter | 73d6e52 | 2011-02-02 17:40:59 +0100 | [diff] [blame] | 1002 | wrmsrl(hwc->event_base, |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1003 | (u64)(-left) & x86_pmu.cntval_mask); |
Cyrill Gorcunov | 68aa00a | 2010-06-03 01:23:04 +0400 | [diff] [blame] | 1004 | } |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 1005 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1006 | perf_event_update_userpage(event); |
Peter Zijlstra | 194002b | 2009-06-22 16:35:24 +0200 | [diff] [blame] | 1007 | |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 1008 | return ret; |
Ingo Molnar | 2f18d1e | 2008-12-22 11:10:42 +0100 | [diff] [blame] | 1009 | } |
| 1010 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 1011 | void x86_pmu_enable_event(struct perf_event *event) |
Robert Richter | 7c90cc4 | 2009-04-29 12:47:18 +0200 | [diff] [blame] | 1012 | { |
Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 1013 | if (__this_cpu_read(cpu_hw_events.enabled)) |
Robert Richter | 31fa58a | 2010-04-13 22:23:14 +0200 | [diff] [blame] | 1014 | __x86_pmu_enable_event(&event->hw, |
| 1015 | ARCH_PERFMON_EVENTSEL_ENABLE); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1016 | } |
| 1017 | |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 1018 | /* |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1019 | * Add a single event to the PMU. |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1020 | * |
| 1021 | * The event is added to the group of enabled events |
| 1022 | * but only if it can be scehduled with existing events. |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1023 | */ |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1024 | static int x86_pmu_add(struct perf_event *event, int flags) |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1025 | { |
| 1026 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1027 | struct hw_perf_event *hwc; |
| 1028 | int assign[X86_PMC_IDX_MAX]; |
| 1029 | int n, n0, ret; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1030 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1031 | hwc = &event->hw; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1032 | |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 1033 | perf_pmu_disable(event->pmu); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1034 | n0 = cpuc->n_events; |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 1035 | ret = n = collect_events(cpuc, event, false); |
| 1036 | if (ret < 0) |
| 1037 | goto out; |
Ingo Molnar | 53b441a | 2009-05-25 21:41:28 +0200 | [diff] [blame] | 1038 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1039 | hwc->state = PERF_HES_UPTODATE | PERF_HES_STOPPED; |
| 1040 | if (!(flags & PERF_EF_START)) |
| 1041 | hwc->state |= PERF_HES_ARCH; |
| 1042 | |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1043 | /* |
| 1044 | * If group events scheduling transaction was started, |
Lucas De Marchi | 0d2eb44 | 2011-03-17 16:24:16 -0300 | [diff] [blame] | 1045 | * skip the schedulability test here, it will be performed |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1046 | * at commit time (->commit_txn) as a whole |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1047 | */ |
Peter Zijlstra | 8d2cacb | 2010-05-25 17:49:05 +0200 | [diff] [blame] | 1048 | if (cpuc->group_flag & PERF_EVENT_TXN) |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 1049 | goto done_collect; |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1050 | |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 1051 | ret = x86_pmu.schedule_events(cpuc, n, assign); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1052 | if (ret) |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 1053 | goto out; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1054 | /* |
| 1055 | * copy new assignment, now we know it is possible |
| 1056 | * will be used by hw_perf_enable() |
| 1057 | */ |
| 1058 | memcpy(cpuc->assign, assign, n*sizeof(int)); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1059 | |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 1060 | done_collect: |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1061 | cpuc->n_events = n; |
Peter Zijlstra | 356e1f2 | 2010-03-06 13:49:56 +0100 | [diff] [blame] | 1062 | cpuc->n_added += n - n0; |
Stephane Eranian | 90151c35 | 2010-05-25 16:23:10 +0200 | [diff] [blame] | 1063 | cpuc->n_txn += n - n0; |
Ingo Molnar | 7e2ae34 | 2008-12-09 11:40:46 +0100 | [diff] [blame] | 1064 | |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 1065 | ret = 0; |
| 1066 | out: |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 1067 | perf_pmu_enable(event->pmu); |
Peter Zijlstra | 24cd7f5 | 2010-06-11 17:32:03 +0200 | [diff] [blame] | 1068 | return ret; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1069 | } |
| 1070 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1071 | static void x86_pmu_start(struct perf_event *event, int flags) |
Stephane Eranian | d76a081 | 2010-02-08 17:06:01 +0200 | [diff] [blame] | 1072 | { |
Peter Zijlstra | c08053e | 2010-03-06 13:19:24 +0100 | [diff] [blame] | 1073 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
| 1074 | int idx = event->hw.idx; |
| 1075 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1076 | if (WARN_ON_ONCE(!(event->hw.state & PERF_HES_STOPPED))) |
| 1077 | return; |
Stephane Eranian | d76a081 | 2010-02-08 17:06:01 +0200 | [diff] [blame] | 1078 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1079 | if (WARN_ON_ONCE(idx == -1)) |
| 1080 | return; |
| 1081 | |
| 1082 | if (flags & PERF_EF_RELOAD) { |
| 1083 | WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE)); |
| 1084 | x86_perf_event_set_period(event); |
| 1085 | } |
| 1086 | |
| 1087 | event->hw.state = 0; |
| 1088 | |
Peter Zijlstra | c08053e | 2010-03-06 13:19:24 +0100 | [diff] [blame] | 1089 | cpuc->events[idx] = event; |
| 1090 | __set_bit(idx, cpuc->active_mask); |
Robert Richter | 63e6be6 | 2010-09-15 18:20:34 +0200 | [diff] [blame] | 1091 | __set_bit(idx, cpuc->running); |
Peter Zijlstra | aff3d91 | 2010-03-02 20:32:08 +0100 | [diff] [blame] | 1092 | x86_pmu.enable(event); |
Peter Zijlstra | c08053e | 2010-03-06 13:19:24 +0100 | [diff] [blame] | 1093 | perf_event_update_userpage(event); |
Peter Zijlstra | a78ac32 | 2009-05-25 17:39:05 +0200 | [diff] [blame] | 1094 | } |
| 1095 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1096 | void perf_event_print_debug(void) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1097 | { |
Ingo Molnar | 2f18d1e | 2008-12-22 11:10:42 +0100 | [diff] [blame] | 1098 | u64 ctrl, status, overflow, pmc_ctrl, pmc_count, prev_left, fixed; |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1099 | u64 pebs; |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1100 | struct cpu_hw_events *cpuc; |
Peter Zijlstra | 5bb9efe | 2009-05-13 08:12:51 +0200 | [diff] [blame] | 1101 | unsigned long flags; |
Ingo Molnar | 1e12567 | 2008-12-09 12:18:18 +0100 | [diff] [blame] | 1102 | int cpu, idx; |
| 1103 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1104 | if (!x86_pmu.num_counters) |
Ingo Molnar | 1e12567 | 2008-12-09 12:18:18 +0100 | [diff] [blame] | 1105 | return; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1106 | |
Peter Zijlstra | 5bb9efe | 2009-05-13 08:12:51 +0200 | [diff] [blame] | 1107 | local_irq_save(flags); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1108 | |
| 1109 | cpu = smp_processor_id(); |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1110 | cpuc = &per_cpu(cpu_hw_events, cpu); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1111 | |
Robert Richter | faa28ae | 2009-04-29 12:47:13 +0200 | [diff] [blame] | 1112 | if (x86_pmu.version >= 2) { |
Jaswinder Singh Rajput | a1ef58f | 2009-02-28 18:45:39 +0530 | [diff] [blame] | 1113 | rdmsrl(MSR_CORE_PERF_GLOBAL_CTRL, ctrl); |
| 1114 | rdmsrl(MSR_CORE_PERF_GLOBAL_STATUS, status); |
| 1115 | rdmsrl(MSR_CORE_PERF_GLOBAL_OVF_CTRL, overflow); |
| 1116 | rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR_CTRL, fixed); |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1117 | rdmsrl(MSR_IA32_PEBS_ENABLE, pebs); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1118 | |
Jaswinder Singh Rajput | a1ef58f | 2009-02-28 18:45:39 +0530 | [diff] [blame] | 1119 | pr_info("\n"); |
| 1120 | pr_info("CPU#%d: ctrl: %016llx\n", cpu, ctrl); |
| 1121 | pr_info("CPU#%d: status: %016llx\n", cpu, status); |
| 1122 | pr_info("CPU#%d: overflow: %016llx\n", cpu, overflow); |
| 1123 | pr_info("CPU#%d: fixed: %016llx\n", cpu, fixed); |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1124 | pr_info("CPU#%d: pebs: %016llx\n", cpu, pebs); |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 1125 | } |
Peter Zijlstra | 7645a24 | 2010-03-08 13:51:31 +0100 | [diff] [blame] | 1126 | pr_info("CPU#%d: active: %016llx\n", cpu, *(u64 *)cpuc->active_mask); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1127 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1128 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
Robert Richter | 41bf498 | 2011-02-02 17:40:57 +0100 | [diff] [blame] | 1129 | rdmsrl(x86_pmu_config_addr(idx), pmc_ctrl); |
| 1130 | rdmsrl(x86_pmu_event_addr(idx), pmc_count); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1131 | |
Tejun Heo | 245b2e7 | 2009-06-24 15:13:48 +0900 | [diff] [blame] | 1132 | prev_left = per_cpu(pmc_prev_left[idx], cpu); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1133 | |
Jaswinder Singh Rajput | a1ef58f | 2009-02-28 18:45:39 +0530 | [diff] [blame] | 1134 | pr_info("CPU#%d: gen-PMC%d ctrl: %016llx\n", |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1135 | cpu, idx, pmc_ctrl); |
Jaswinder Singh Rajput | a1ef58f | 2009-02-28 18:45:39 +0530 | [diff] [blame] | 1136 | pr_info("CPU#%d: gen-PMC%d count: %016llx\n", |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1137 | cpu, idx, pmc_count); |
Jaswinder Singh Rajput | a1ef58f | 2009-02-28 18:45:39 +0530 | [diff] [blame] | 1138 | pr_info("CPU#%d: gen-PMC%d left: %016llx\n", |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 1139 | cpu, idx, prev_left); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1140 | } |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1141 | for (idx = 0; idx < x86_pmu.num_counters_fixed; idx++) { |
Ingo Molnar | 2f18d1e | 2008-12-22 11:10:42 +0100 | [diff] [blame] | 1142 | rdmsrl(MSR_ARCH_PERFMON_FIXED_CTR0 + idx, pmc_count); |
| 1143 | |
Jaswinder Singh Rajput | a1ef58f | 2009-02-28 18:45:39 +0530 | [diff] [blame] | 1144 | pr_info("CPU#%d: fixed-PMC%d count: %016llx\n", |
Ingo Molnar | 2f18d1e | 2008-12-22 11:10:42 +0100 | [diff] [blame] | 1145 | cpu, idx, pmc_count); |
| 1146 | } |
Peter Zijlstra | 5bb9efe | 2009-05-13 08:12:51 +0200 | [diff] [blame] | 1147 | local_irq_restore(flags); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1148 | } |
| 1149 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 1150 | void x86_pmu_stop(struct perf_event *event, int flags) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1151 | { |
Stephane Eranian | d76a081 | 2010-02-08 17:06:01 +0200 | [diff] [blame] | 1152 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1153 | struct hw_perf_event *hwc = &event->hw; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1154 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1155 | if (__test_and_clear_bit(hwc->idx, cpuc->active_mask)) { |
| 1156 | x86_pmu.disable(event); |
| 1157 | cpuc->events[hwc->idx] = NULL; |
| 1158 | WARN_ON_ONCE(hwc->state & PERF_HES_STOPPED); |
| 1159 | hwc->state |= PERF_HES_STOPPED; |
| 1160 | } |
Peter Zijlstra | 71e2d28 | 2010-03-08 17:51:33 +0100 | [diff] [blame] | 1161 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1162 | if ((flags & PERF_EF_UPDATE) && !(hwc->state & PERF_HES_UPTODATE)) { |
| 1163 | /* |
| 1164 | * Drain the remaining delta count out of a event |
| 1165 | * that we are disabling: |
| 1166 | */ |
| 1167 | x86_perf_event_update(event); |
| 1168 | hwc->state |= PERF_HES_UPTODATE; |
| 1169 | } |
Peter Zijlstra | 2e84187 | 2010-01-25 15:58:43 +0100 | [diff] [blame] | 1170 | } |
| 1171 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1172 | static void x86_pmu_del(struct perf_event *event, int flags) |
Peter Zijlstra | 2e84187 | 2010-01-25 15:58:43 +0100 | [diff] [blame] | 1173 | { |
| 1174 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
| 1175 | int i; |
| 1176 | |
Stephane Eranian | 90151c35 | 2010-05-25 16:23:10 +0200 | [diff] [blame] | 1177 | /* |
Stephane Eranian | 2f7f73a | 2013-06-20 18:42:54 +0200 | [diff] [blame] | 1178 | * event is descheduled |
| 1179 | */ |
| 1180 | event->hw.flags &= ~PERF_X86_EVENT_COMMITTED; |
| 1181 | |
| 1182 | /* |
Stephane Eranian | 90151c35 | 2010-05-25 16:23:10 +0200 | [diff] [blame] | 1183 | * If we're called during a txn, we don't need to do anything. |
| 1184 | * The events never got scheduled and ->cancel_txn will truncate |
| 1185 | * the event_list. |
| 1186 | */ |
Peter Zijlstra | 8d2cacb | 2010-05-25 17:49:05 +0200 | [diff] [blame] | 1187 | if (cpuc->group_flag & PERF_EVENT_TXN) |
Stephane Eranian | 90151c35 | 2010-05-25 16:23:10 +0200 | [diff] [blame] | 1188 | return; |
| 1189 | |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1190 | x86_pmu_stop(event, PERF_EF_UPDATE); |
Peter Zijlstra | 194002b | 2009-06-22 16:35:24 +0200 | [diff] [blame] | 1191 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1192 | for (i = 0; i < cpuc->n_events; i++) { |
| 1193 | if (event == cpuc->event_list[i]) { |
| 1194 | |
| 1195 | if (x86_pmu.put_event_constraints) |
| 1196 | x86_pmu.put_event_constraints(cpuc, event); |
| 1197 | |
| 1198 | while (++i < cpuc->n_events) |
| 1199 | cpuc->event_list[i-1] = cpuc->event_list[i]; |
| 1200 | |
| 1201 | --cpuc->n_events; |
Peter Zijlstra | 6c9687a | 2010-01-25 11:57:25 +0100 | [diff] [blame] | 1202 | break; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1203 | } |
| 1204 | } |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1205 | perf_event_update_userpage(event); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1206 | } |
| 1207 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 1208 | int x86_pmu_handle_irq(struct pt_regs *regs) |
Robert Richter | a29aa8a | 2009-04-29 12:47:21 +0200 | [diff] [blame] | 1209 | { |
Peter Zijlstra | df1a132 | 2009-06-10 21:02:22 +0200 | [diff] [blame] | 1210 | struct perf_sample_data data; |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1211 | struct cpu_hw_events *cpuc; |
| 1212 | struct perf_event *event; |
Vince Weaver | 11d1578 | 2009-07-08 17:46:14 -0400 | [diff] [blame] | 1213 | int idx, handled = 0; |
Ingo Molnar | 9029a5e | 2009-05-15 08:26:20 +0200 | [diff] [blame] | 1214 | u64 val; |
| 1215 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1216 | cpuc = &__get_cpu_var(cpu_hw_events); |
Robert Richter | a29aa8a | 2009-04-29 12:47:21 +0200 | [diff] [blame] | 1217 | |
Don Zickus | 2bce5da | 2011-04-27 06:32:33 -0400 | [diff] [blame] | 1218 | /* |
| 1219 | * Some chipsets need to unmask the LVTPC in a particular spot |
| 1220 | * inside the nmi handler. As a result, the unmasking was pushed |
| 1221 | * into all the nmi handlers. |
| 1222 | * |
| 1223 | * This generic handler doesn't seem to have any issues where the |
| 1224 | * unmasking occurs so it was left at the top. |
| 1225 | */ |
| 1226 | apic_write(APIC_LVTPC, APIC_DM_NMI); |
| 1227 | |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1228 | for (idx = 0; idx < x86_pmu.num_counters; idx++) { |
Robert Richter | 63e6be6 | 2010-09-15 18:20:34 +0200 | [diff] [blame] | 1229 | if (!test_bit(idx, cpuc->active_mask)) { |
| 1230 | /* |
| 1231 | * Though we deactivated the counter some cpus |
| 1232 | * might still deliver spurious interrupts still |
| 1233 | * in flight. Catch them: |
| 1234 | */ |
| 1235 | if (__test_and_clear_bit(idx, cpuc->running)) |
| 1236 | handled++; |
Robert Richter | a29aa8a | 2009-04-29 12:47:21 +0200 | [diff] [blame] | 1237 | continue; |
Robert Richter | 63e6be6 | 2010-09-15 18:20:34 +0200 | [diff] [blame] | 1238 | } |
Peter Zijlstra | 962bf7a | 2009-05-13 13:21:36 +0200 | [diff] [blame] | 1239 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1240 | event = cpuc->events[idx]; |
Peter Zijlstra | a4016a7 | 2009-05-14 14:52:17 +0200 | [diff] [blame] | 1241 | |
Peter Zijlstra | cc2ad4b | 2010-03-02 20:18:39 +0100 | [diff] [blame] | 1242 | val = x86_perf_event_update(event); |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1243 | if (val & (1ULL << (x86_pmu.cntval_bits - 1))) |
Peter Zijlstra | 48e22d5 | 2009-05-25 17:39:04 +0200 | [diff] [blame] | 1244 | continue; |
Peter Zijlstra | 962bf7a | 2009-05-13 13:21:36 +0200 | [diff] [blame] | 1245 | |
Peter Zijlstra | 9e350de | 2009-06-10 21:34:59 +0200 | [diff] [blame] | 1246 | /* |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1247 | * event overflow |
Peter Zijlstra | 9e350de | 2009-06-10 21:34:59 +0200 | [diff] [blame] | 1248 | */ |
Robert Richter | 4177c42 | 2010-09-02 15:07:48 -0400 | [diff] [blame] | 1249 | handled++; |
Robert Richter | fd0d000 | 2012-04-02 20:19:08 +0200 | [diff] [blame] | 1250 | perf_sample_data_init(&data, 0, event->hw.last_period); |
Peter Zijlstra | 9e350de | 2009-06-10 21:34:59 +0200 | [diff] [blame] | 1251 | |
Peter Zijlstra | 07088ed | 2010-03-02 20:16:01 +0100 | [diff] [blame] | 1252 | if (!x86_perf_event_set_period(event)) |
Peter Zijlstra | e4abb5d | 2009-06-02 16:08:20 +0200 | [diff] [blame] | 1253 | continue; |
| 1254 | |
Peter Zijlstra | a8b0ca1 | 2011-06-27 14:41:57 +0200 | [diff] [blame] | 1255 | if (perf_event_overflow(event, &data, regs)) |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1256 | x86_pmu_stop(event, 0); |
Robert Richter | a29aa8a | 2009-04-29 12:47:21 +0200 | [diff] [blame] | 1257 | } |
Peter Zijlstra | 962bf7a | 2009-05-13 13:21:36 +0200 | [diff] [blame] | 1258 | |
Peter Zijlstra | 9e350de | 2009-06-10 21:34:59 +0200 | [diff] [blame] | 1259 | if (handled) |
| 1260 | inc_irq_stat(apic_perf_irqs); |
| 1261 | |
Robert Richter | a29aa8a | 2009-04-29 12:47:21 +0200 | [diff] [blame] | 1262 | return handled; |
| 1263 | } |
Robert Richter | 39d81ea | 2009-04-29 12:47:05 +0200 | [diff] [blame] | 1264 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1265 | void perf_events_lapic_init(void) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1266 | { |
Ingo Molnar | 04da8a4 | 2009-08-11 10:40:08 +0200 | [diff] [blame] | 1267 | if (!x86_pmu.apic || !x86_pmu_initialized()) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1268 | return; |
Robert Richter | 85cf9db | 2009-04-29 12:47:20 +0200 | [diff] [blame] | 1269 | |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1270 | /* |
Yong Wang | c323d95 | 2009-05-29 13:28:35 +0800 | [diff] [blame] | 1271 | * Always use NMI for PMU |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1272 | */ |
Yong Wang | c323d95 | 2009-05-29 13:28:35 +0800 | [diff] [blame] | 1273 | apic_write(APIC_LVTPC, APIC_DM_NMI); |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1274 | } |
| 1275 | |
| 1276 | static int __kprobes |
Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 1277 | perf_event_nmi_handler(unsigned int cmd, struct pt_regs *regs) |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1278 | { |
Dave Hansen | 14c63f1 | 2013-06-21 08:51:36 -0700 | [diff] [blame] | 1279 | u64 start_clock; |
| 1280 | u64 finish_clock; |
Peter Zijlstra | e8a923c | 2013-10-17 15:32:10 +0200 | [diff] [blame] | 1281 | int ret; |
Dave Hansen | 14c63f1 | 2013-06-21 08:51:36 -0700 | [diff] [blame] | 1282 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1283 | if (!atomic_read(&active_events)) |
Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 1284 | return NMI_DONE; |
Peter Zijlstra | 63a809a | 2009-05-01 12:23:17 +0200 | [diff] [blame] | 1285 | |
Peter Zijlstra | e8a923c | 2013-10-17 15:32:10 +0200 | [diff] [blame] | 1286 | start_clock = sched_clock(); |
Dave Hansen | 14c63f1 | 2013-06-21 08:51:36 -0700 | [diff] [blame] | 1287 | ret = x86_pmu.handle_irq(regs); |
Peter Zijlstra | e8a923c | 2013-10-17 15:32:10 +0200 | [diff] [blame] | 1288 | finish_clock = sched_clock(); |
Dave Hansen | 14c63f1 | 2013-06-21 08:51:36 -0700 | [diff] [blame] | 1289 | |
| 1290 | perf_sample_event_took(finish_clock - start_clock); |
| 1291 | |
| 1292 | return ret; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1293 | } |
| 1294 | |
Kevin Winchester | de0428a | 2011-08-30 20:41:05 -0300 | [diff] [blame] | 1295 | struct event_constraint emptyconstraint; |
| 1296 | struct event_constraint unconstrained; |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 1297 | |
Paul Gortmaker | 148f9bb | 2013-06-18 18:23:59 -0400 | [diff] [blame] | 1298 | static int |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1299 | x86_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu) |
| 1300 | { |
| 1301 | unsigned int cpu = (long)hcpu; |
Peter Zijlstra | 7fdba1c | 2011-07-22 13:41:54 +0200 | [diff] [blame] | 1302 | struct cpu_hw_events *cpuc = &per_cpu(cpu_hw_events, cpu); |
Peter Zijlstra | b38b24e | 2010-03-23 19:31:15 +0100 | [diff] [blame] | 1303 | int ret = NOTIFY_OK; |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1304 | |
| 1305 | switch (action & ~CPU_TASKS_FROZEN) { |
| 1306 | case CPU_UP_PREPARE: |
Peter Zijlstra | 7fdba1c | 2011-07-22 13:41:54 +0200 | [diff] [blame] | 1307 | cpuc->kfree_on_online = NULL; |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1308 | if (x86_pmu.cpu_prepare) |
Peter Zijlstra | b38b24e | 2010-03-23 19:31:15 +0100 | [diff] [blame] | 1309 | ret = x86_pmu.cpu_prepare(cpu); |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1310 | break; |
| 1311 | |
| 1312 | case CPU_STARTING: |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1313 | if (x86_pmu.attr_rdpmc) |
| 1314 | set_in_cr4(X86_CR4_PCE); |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1315 | if (x86_pmu.cpu_starting) |
| 1316 | x86_pmu.cpu_starting(cpu); |
| 1317 | break; |
| 1318 | |
Peter Zijlstra | 7fdba1c | 2011-07-22 13:41:54 +0200 | [diff] [blame] | 1319 | case CPU_ONLINE: |
| 1320 | kfree(cpuc->kfree_on_online); |
| 1321 | break; |
| 1322 | |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1323 | case CPU_DYING: |
| 1324 | if (x86_pmu.cpu_dying) |
| 1325 | x86_pmu.cpu_dying(cpu); |
| 1326 | break; |
| 1327 | |
Peter Zijlstra | b38b24e | 2010-03-23 19:31:15 +0100 | [diff] [blame] | 1328 | case CPU_UP_CANCELED: |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1329 | case CPU_DEAD: |
| 1330 | if (x86_pmu.cpu_dead) |
| 1331 | x86_pmu.cpu_dead(cpu); |
| 1332 | break; |
| 1333 | |
| 1334 | default: |
| 1335 | break; |
| 1336 | } |
| 1337 | |
Peter Zijlstra | b38b24e | 2010-03-23 19:31:15 +0100 | [diff] [blame] | 1338 | return ret; |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1339 | } |
| 1340 | |
Cyrill Gorcunov | 1255803 | 2009-12-10 19:56:34 +0300 | [diff] [blame] | 1341 | static void __init pmu_check_apic(void) |
| 1342 | { |
| 1343 | if (cpu_has_apic) |
| 1344 | return; |
| 1345 | |
| 1346 | x86_pmu.apic = 0; |
| 1347 | pr_info("no APIC, boot with the \"lapic\" boot parameter to force-enable it.\n"); |
| 1348 | pr_info("no hardware sampling interrupt available.\n"); |
| 1349 | } |
| 1350 | |
Jiri Olsa | 641cc93 | 2012-03-15 20:09:14 +0100 | [diff] [blame] | 1351 | static struct attribute_group x86_pmu_format_group = { |
| 1352 | .name = "format", |
| 1353 | .attrs = NULL, |
| 1354 | }; |
| 1355 | |
Jiri Olsa | 8300daa | 2012-10-10 14:53:12 +0200 | [diff] [blame] | 1356 | /* |
| 1357 | * Remove all undefined events (x86_pmu.event_map(id) == 0) |
| 1358 | * out of events_attr attributes. |
| 1359 | */ |
| 1360 | static void __init filter_events(struct attribute **attrs) |
| 1361 | { |
Stephane Eranian | 3a54aaa | 2013-01-24 16:10:26 +0100 | [diff] [blame] | 1362 | struct device_attribute *d; |
| 1363 | struct perf_pmu_events_attr *pmu_attr; |
Jiri Olsa | 8300daa | 2012-10-10 14:53:12 +0200 | [diff] [blame] | 1364 | int i, j; |
| 1365 | |
| 1366 | for (i = 0; attrs[i]; i++) { |
Stephane Eranian | 3a54aaa | 2013-01-24 16:10:26 +0100 | [diff] [blame] | 1367 | d = (struct device_attribute *)attrs[i]; |
| 1368 | pmu_attr = container_of(d, struct perf_pmu_events_attr, attr); |
| 1369 | /* str trumps id */ |
| 1370 | if (pmu_attr->event_str) |
| 1371 | continue; |
Jiri Olsa | 8300daa | 2012-10-10 14:53:12 +0200 | [diff] [blame] | 1372 | if (x86_pmu.event_map(i)) |
| 1373 | continue; |
| 1374 | |
| 1375 | for (j = i; attrs[j]; j++) |
| 1376 | attrs[j] = attrs[j + 1]; |
| 1377 | |
| 1378 | /* Check the shifted attr. */ |
| 1379 | i--; |
| 1380 | } |
| 1381 | } |
| 1382 | |
Andi Kleen | 1a6461b | 2013-01-24 16:10:25 +0100 | [diff] [blame] | 1383 | /* Merge two pointer arrays */ |
| 1384 | static __init struct attribute **merge_attr(struct attribute **a, struct attribute **b) |
| 1385 | { |
| 1386 | struct attribute **new; |
| 1387 | int j, i; |
| 1388 | |
| 1389 | for (j = 0; a[j]; j++) |
| 1390 | ; |
| 1391 | for (i = 0; b[i]; i++) |
| 1392 | j++; |
| 1393 | j++; |
| 1394 | |
| 1395 | new = kmalloc(sizeof(struct attribute *) * j, GFP_KERNEL); |
| 1396 | if (!new) |
| 1397 | return NULL; |
| 1398 | |
| 1399 | j = 0; |
| 1400 | for (i = 0; a[i]; i++) |
| 1401 | new[j++] = a[i]; |
| 1402 | for (i = 0; b[i]; i++) |
| 1403 | new[j++] = b[i]; |
| 1404 | new[j] = NULL; |
| 1405 | |
| 1406 | return new; |
| 1407 | } |
| 1408 | |
Stephane Eranian | f20093e | 2013-01-24 16:10:32 +0100 | [diff] [blame] | 1409 | ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr, |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1410 | char *page) |
| 1411 | { |
| 1412 | struct perf_pmu_events_attr *pmu_attr = \ |
| 1413 | container_of(attr, struct perf_pmu_events_attr, attr); |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1414 | u64 config = x86_pmu.event_map(pmu_attr->id); |
Stephane Eranian | 3a54aaa | 2013-01-24 16:10:26 +0100 | [diff] [blame] | 1415 | |
| 1416 | /* string trumps id */ |
| 1417 | if (pmu_attr->event_str) |
| 1418 | return sprintf(page, "%s", pmu_attr->event_str); |
| 1419 | |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1420 | return x86_pmu.events_sysfs_show(page, config); |
| 1421 | } |
| 1422 | |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1423 | EVENT_ATTR(cpu-cycles, CPU_CYCLES ); |
| 1424 | EVENT_ATTR(instructions, INSTRUCTIONS ); |
| 1425 | EVENT_ATTR(cache-references, CACHE_REFERENCES ); |
| 1426 | EVENT_ATTR(cache-misses, CACHE_MISSES ); |
| 1427 | EVENT_ATTR(branch-instructions, BRANCH_INSTRUCTIONS ); |
| 1428 | EVENT_ATTR(branch-misses, BRANCH_MISSES ); |
| 1429 | EVENT_ATTR(bus-cycles, BUS_CYCLES ); |
| 1430 | EVENT_ATTR(stalled-cycles-frontend, STALLED_CYCLES_FRONTEND ); |
| 1431 | EVENT_ATTR(stalled-cycles-backend, STALLED_CYCLES_BACKEND ); |
| 1432 | EVENT_ATTR(ref-cycles, REF_CPU_CYCLES ); |
| 1433 | |
| 1434 | static struct attribute *empty_attrs; |
| 1435 | |
Peter Huewe | 95d18aa | 2012-10-29 21:48:17 +0100 | [diff] [blame] | 1436 | static struct attribute *events_attr[] = { |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1437 | EVENT_PTR(CPU_CYCLES), |
| 1438 | EVENT_PTR(INSTRUCTIONS), |
| 1439 | EVENT_PTR(CACHE_REFERENCES), |
| 1440 | EVENT_PTR(CACHE_MISSES), |
| 1441 | EVENT_PTR(BRANCH_INSTRUCTIONS), |
| 1442 | EVENT_PTR(BRANCH_MISSES), |
| 1443 | EVENT_PTR(BUS_CYCLES), |
| 1444 | EVENT_PTR(STALLED_CYCLES_FRONTEND), |
| 1445 | EVENT_PTR(STALLED_CYCLES_BACKEND), |
| 1446 | EVENT_PTR(REF_CPU_CYCLES), |
| 1447 | NULL, |
| 1448 | }; |
| 1449 | |
| 1450 | static struct attribute_group x86_pmu_events_group = { |
| 1451 | .name = "events", |
| 1452 | .attrs = events_attr, |
| 1453 | }; |
| 1454 | |
Jiri Olsa | 0bf79d4 | 2012-10-10 14:53:14 +0200 | [diff] [blame] | 1455 | ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event) |
Jiri Olsa | 43c032f | 2012-10-10 14:53:13 +0200 | [diff] [blame] | 1456 | { |
Jiri Olsa | 43c032f | 2012-10-10 14:53:13 +0200 | [diff] [blame] | 1457 | u64 umask = (config & ARCH_PERFMON_EVENTSEL_UMASK) >> 8; |
| 1458 | u64 cmask = (config & ARCH_PERFMON_EVENTSEL_CMASK) >> 24; |
| 1459 | bool edge = (config & ARCH_PERFMON_EVENTSEL_EDGE); |
| 1460 | bool pc = (config & ARCH_PERFMON_EVENTSEL_PIN_CONTROL); |
| 1461 | bool any = (config & ARCH_PERFMON_EVENTSEL_ANY); |
| 1462 | bool inv = (config & ARCH_PERFMON_EVENTSEL_INV); |
| 1463 | ssize_t ret; |
| 1464 | |
| 1465 | /* |
| 1466 | * We have whole page size to spend and just little data |
| 1467 | * to write, so we can safely use sprintf. |
| 1468 | */ |
| 1469 | ret = sprintf(page, "event=0x%02llx", event); |
| 1470 | |
| 1471 | if (umask) |
| 1472 | ret += sprintf(page + ret, ",umask=0x%02llx", umask); |
| 1473 | |
| 1474 | if (edge) |
| 1475 | ret += sprintf(page + ret, ",edge"); |
| 1476 | |
| 1477 | if (pc) |
| 1478 | ret += sprintf(page + ret, ",pc"); |
| 1479 | |
| 1480 | if (any) |
| 1481 | ret += sprintf(page + ret, ",any"); |
| 1482 | |
| 1483 | if (inv) |
| 1484 | ret += sprintf(page + ret, ",inv"); |
| 1485 | |
| 1486 | if (cmask) |
| 1487 | ret += sprintf(page + ret, ",cmask=0x%02llx", cmask); |
| 1488 | |
| 1489 | ret += sprintf(page + ret, "\n"); |
| 1490 | |
| 1491 | return ret; |
| 1492 | } |
| 1493 | |
Yinghai Lu | dda9911 | 2011-01-21 15:30:01 -0800 | [diff] [blame] | 1494 | static int __init init_hw_perf_events(void) |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 1495 | { |
Peter Zijlstra | c1d6f42 | 2011-12-06 14:07:15 +0100 | [diff] [blame] | 1496 | struct x86_pmu_quirk *quirk; |
Robert Richter | 72eae04 | 2009-04-29 12:47:10 +0200 | [diff] [blame] | 1497 | int err; |
| 1498 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1499 | pr_info("Performance Events: "); |
Ingo Molnar | 1123e3a | 2009-05-29 11:25:09 +0200 | [diff] [blame] | 1500 | |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 1501 | switch (boot_cpu_data.x86_vendor) { |
| 1502 | case X86_VENDOR_INTEL: |
Robert Richter | 72eae04 | 2009-04-29 12:47:10 +0200 | [diff] [blame] | 1503 | err = intel_pmu_init(); |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 1504 | break; |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 1505 | case X86_VENDOR_AMD: |
Robert Richter | 72eae04 | 2009-04-29 12:47:10 +0200 | [diff] [blame] | 1506 | err = amd_pmu_init(); |
Jaswinder Singh Rajput | f87ad35 | 2009-02-27 20:15:14 +0530 | [diff] [blame] | 1507 | break; |
Robert Richter | 4138960 | 2009-04-29 12:47:00 +0200 | [diff] [blame] | 1508 | default: |
Ingo Molnar | 8a3da6c7 | 2013-09-28 15:48:48 +0200 | [diff] [blame] | 1509 | err = -ENOTSUPP; |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 1510 | } |
Ingo Molnar | 1123e3a | 2009-05-29 11:25:09 +0200 | [diff] [blame] | 1511 | if (err != 0) { |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1512 | pr_cont("no PMU driver, software events only.\n"); |
Peter Zijlstra | 004417a | 2010-11-25 18:38:29 +0100 | [diff] [blame] | 1513 | return 0; |
Ingo Molnar | 1123e3a | 2009-05-29 11:25:09 +0200 | [diff] [blame] | 1514 | } |
Jaswinder Singh Rajput | b56a380 | 2009-02-27 18:09:09 +0530 | [diff] [blame] | 1515 | |
Cyrill Gorcunov | 1255803 | 2009-12-10 19:56:34 +0300 | [diff] [blame] | 1516 | pmu_check_apic(); |
| 1517 | |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 1518 | /* sanity check that the hardware exists or is emulated */ |
Peter Zijlstra | 4407204 | 2010-12-08 15:56:23 +0100 | [diff] [blame] | 1519 | if (!check_hw_exists()) |
Peter Zijlstra | 004417a | 2010-11-25 18:38:29 +0100 | [diff] [blame] | 1520 | return 0; |
Don Zickus | 33c6d6a | 2010-11-22 16:55:23 -0500 | [diff] [blame] | 1521 | |
Ingo Molnar | 1123e3a | 2009-05-29 11:25:09 +0200 | [diff] [blame] | 1522 | pr_cont("%s PMU driver.\n", x86_pmu.name); |
Robert Richter | faa28ae | 2009-04-29 12:47:13 +0200 | [diff] [blame] | 1523 | |
Peter Zijlstra | c1d6f42 | 2011-12-06 14:07:15 +0100 | [diff] [blame] | 1524 | for (quirk = x86_pmu.quirks; quirk; quirk = quirk->next) |
| 1525 | quirk->func(); |
Peter Zijlstra | 3c44780 | 2010-03-04 21:49:01 +0100 | [diff] [blame] | 1526 | |
Robert Richter | a1eac7a | 2012-06-20 20:46:34 +0200 | [diff] [blame] | 1527 | if (!x86_pmu.intel_ctrl) |
| 1528 | x86_pmu.intel_ctrl = (1 << x86_pmu.num_counters) - 1; |
Ingo Molnar | 862a1a5 | 2008-12-17 13:09:20 +0100 | [diff] [blame] | 1529 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1530 | perf_events_lapic_init(); |
Don Zickus | 9c48f1c | 2011-09-30 15:06:21 -0400 | [diff] [blame] | 1531 | register_nmi_handler(NMI_LOCAL, perf_event_nmi_handler, 0, "PMI"); |
Ingo Molnar | 1123e3a | 2009-05-29 11:25:09 +0200 | [diff] [blame] | 1532 | |
Peter Zijlstra | 63b1464 | 2010-01-22 16:32:17 +0100 | [diff] [blame] | 1533 | unconstrained = (struct event_constraint) |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1534 | __EVENT_CONSTRAINT(0, (1ULL << x86_pmu.num_counters) - 1, |
Stephane Eranian | 9fac2cf | 2013-01-24 16:10:27 +0100 | [diff] [blame] | 1535 | 0, x86_pmu.num_counters, 0, 0); |
Peter Zijlstra | 63b1464 | 2010-01-22 16:32:17 +0100 | [diff] [blame] | 1536 | |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1537 | x86_pmu.attr_rdpmc = 1; /* enable userspace RDPMC usage by default */ |
Jiri Olsa | 641cc93 | 2012-03-15 20:09:14 +0100 | [diff] [blame] | 1538 | x86_pmu_format_group.attrs = x86_pmu.format_attrs; |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1539 | |
Stephane Eranian | f20093e | 2013-01-24 16:10:32 +0100 | [diff] [blame] | 1540 | if (x86_pmu.event_attrs) |
| 1541 | x86_pmu_events_group.attrs = x86_pmu.event_attrs; |
| 1542 | |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1543 | if (!x86_pmu.events_sysfs_show) |
| 1544 | x86_pmu_events_group.attrs = &empty_attrs; |
Jiri Olsa | 8300daa | 2012-10-10 14:53:12 +0200 | [diff] [blame] | 1545 | else |
| 1546 | filter_events(x86_pmu_events_group.attrs); |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1547 | |
Andi Kleen | 1a6461b | 2013-01-24 16:10:25 +0100 | [diff] [blame] | 1548 | if (x86_pmu.cpu_events) { |
| 1549 | struct attribute **tmp; |
| 1550 | |
| 1551 | tmp = merge_attr(x86_pmu_events_group.attrs, x86_pmu.cpu_events); |
| 1552 | if (!WARN_ON(!tmp)) |
| 1553 | x86_pmu_events_group.attrs = tmp; |
| 1554 | } |
| 1555 | |
Ingo Molnar | 57c0c15 | 2009-09-21 12:20:38 +0200 | [diff] [blame] | 1556 | pr_info("... version: %d\n", x86_pmu.version); |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1557 | pr_info("... bit width: %d\n", x86_pmu.cntval_bits); |
| 1558 | pr_info("... generic registers: %d\n", x86_pmu.num_counters); |
| 1559 | pr_info("... value mask: %016Lx\n", x86_pmu.cntval_mask); |
Ingo Molnar | 57c0c15 | 2009-09-21 12:20:38 +0200 | [diff] [blame] | 1560 | pr_info("... max period: %016Lx\n", x86_pmu.max_period); |
Robert Richter | 948b1bb | 2010-03-29 18:36:50 +0200 | [diff] [blame] | 1561 | pr_info("... fixed-purpose events: %d\n", x86_pmu.num_counters_fixed); |
Robert Richter | d6dc0b4 | 2010-03-17 12:49:13 +0100 | [diff] [blame] | 1562 | pr_info("... event mask: %016Lx\n", x86_pmu.intel_ctrl); |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1563 | |
Peter Zijlstra | 2e80a82 | 2010-11-17 23:17:36 +0100 | [diff] [blame] | 1564 | perf_pmu_register(&pmu, "cpu", PERF_TYPE_RAW); |
Peter Zijlstra | 3f6da39 | 2010-03-05 13:01:18 +0100 | [diff] [blame] | 1565 | perf_cpu_notifier(x86_pmu_notifier); |
Peter Zijlstra | 004417a | 2010-11-25 18:38:29 +0100 | [diff] [blame] | 1566 | |
| 1567 | return 0; |
Ingo Molnar | 241771e | 2008-12-03 10:39:53 +0100 | [diff] [blame] | 1568 | } |
Peter Zijlstra | 004417a | 2010-11-25 18:38:29 +0100 | [diff] [blame] | 1569 | early_initcall(init_hw_perf_events); |
Ingo Molnar | 621a01e | 2008-12-11 12:46:46 +0100 | [diff] [blame] | 1570 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1571 | static inline void x86_pmu_read(struct perf_event *event) |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 1572 | { |
Peter Zijlstra | cc2ad4b | 2010-03-02 20:18:39 +0100 | [diff] [blame] | 1573 | x86_perf_event_update(event); |
Ingo Molnar | ee06094 | 2008-12-13 09:00:03 +0100 | [diff] [blame] | 1574 | } |
| 1575 | |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1576 | /* |
| 1577 | * Start group events scheduling transaction |
| 1578 | * Set the flag to make pmu::enable() not perform the |
| 1579 | * schedulability test, it will be performed at commit time |
| 1580 | */ |
Peter Zijlstra | 51b0fe3 | 2010-06-11 13:35:57 +0200 | [diff] [blame] | 1581 | static void x86_pmu_start_txn(struct pmu *pmu) |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1582 | { |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 1583 | perf_pmu_disable(pmu); |
Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 1584 | __this_cpu_or(cpu_hw_events.group_flag, PERF_EVENT_TXN); |
| 1585 | __this_cpu_write(cpu_hw_events.n_txn, 0); |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1586 | } |
| 1587 | |
| 1588 | /* |
| 1589 | * Stop group events scheduling transaction |
| 1590 | * Clear the flag and pmu::enable() will perform the |
| 1591 | * schedulability test. |
| 1592 | */ |
Peter Zijlstra | 51b0fe3 | 2010-06-11 13:35:57 +0200 | [diff] [blame] | 1593 | static void x86_pmu_cancel_txn(struct pmu *pmu) |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1594 | { |
Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 1595 | __this_cpu_and(cpu_hw_events.group_flag, ~PERF_EVENT_TXN); |
Stephane Eranian | 90151c35 | 2010-05-25 16:23:10 +0200 | [diff] [blame] | 1596 | /* |
| 1597 | * Truncate the collected events. |
| 1598 | */ |
Tejun Heo | 0a3aee0 | 2010-12-18 16:28:55 +0100 | [diff] [blame] | 1599 | __this_cpu_sub(cpu_hw_events.n_added, __this_cpu_read(cpu_hw_events.n_txn)); |
| 1600 | __this_cpu_sub(cpu_hw_events.n_events, __this_cpu_read(cpu_hw_events.n_txn)); |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 1601 | perf_pmu_enable(pmu); |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1602 | } |
| 1603 | |
| 1604 | /* |
| 1605 | * Commit group events scheduling transaction |
| 1606 | * Perform the group schedulability test as a whole |
| 1607 | * Return 0 if success |
| 1608 | */ |
Peter Zijlstra | 51b0fe3 | 2010-06-11 13:35:57 +0200 | [diff] [blame] | 1609 | static int x86_pmu_commit_txn(struct pmu *pmu) |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1610 | { |
| 1611 | struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events); |
| 1612 | int assign[X86_PMC_IDX_MAX]; |
| 1613 | int n, ret; |
| 1614 | |
| 1615 | n = cpuc->n_events; |
| 1616 | |
| 1617 | if (!x86_pmu_initialized()) |
| 1618 | return -EAGAIN; |
| 1619 | |
| 1620 | ret = x86_pmu.schedule_events(cpuc, n, assign); |
| 1621 | if (ret) |
| 1622 | return ret; |
| 1623 | |
| 1624 | /* |
| 1625 | * copy new assignment, now we know it is possible |
| 1626 | * will be used by hw_perf_enable() |
| 1627 | */ |
| 1628 | memcpy(cpuc->assign, assign, n*sizeof(int)); |
| 1629 | |
Peter Zijlstra | 8d2cacb | 2010-05-25 17:49:05 +0200 | [diff] [blame] | 1630 | cpuc->group_flag &= ~PERF_EVENT_TXN; |
Peter Zijlstra | 33696fc | 2010-06-14 08:49:00 +0200 | [diff] [blame] | 1631 | perf_pmu_enable(pmu); |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1632 | return 0; |
| 1633 | } |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1634 | /* |
| 1635 | * a fake_cpuc is used to validate event groups. Due to |
| 1636 | * the extra reg logic, we need to also allocate a fake |
| 1637 | * per_core and per_cpu structure. Otherwise, group events |
| 1638 | * using extra reg may conflict without the kernel being |
| 1639 | * able to catch this when the last event gets added to |
| 1640 | * the group. |
| 1641 | */ |
| 1642 | static void free_fake_cpuc(struct cpu_hw_events *cpuc) |
| 1643 | { |
| 1644 | kfree(cpuc->shared_regs); |
| 1645 | kfree(cpuc); |
| 1646 | } |
| 1647 | |
| 1648 | static struct cpu_hw_events *allocate_fake_cpuc(void) |
| 1649 | { |
| 1650 | struct cpu_hw_events *cpuc; |
| 1651 | int cpu = raw_smp_processor_id(); |
| 1652 | |
| 1653 | cpuc = kzalloc(sizeof(*cpuc), GFP_KERNEL); |
| 1654 | if (!cpuc) |
| 1655 | return ERR_PTR(-ENOMEM); |
| 1656 | |
| 1657 | /* only needed, if we have extra_regs */ |
| 1658 | if (x86_pmu.extra_regs) { |
| 1659 | cpuc->shared_regs = allocate_shared_regs(cpu); |
| 1660 | if (!cpuc->shared_regs) |
| 1661 | goto error; |
| 1662 | } |
Peter Zijlstra | b430f7c | 2012-06-05 15:30:31 +0200 | [diff] [blame] | 1663 | cpuc->is_fake = 1; |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1664 | return cpuc; |
| 1665 | error: |
| 1666 | free_fake_cpuc(cpuc); |
| 1667 | return ERR_PTR(-ENOMEM); |
| 1668 | } |
Lin Ming | 4d1c52b | 2010-04-23 13:56:12 +0800 | [diff] [blame] | 1669 | |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1670 | /* |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1671 | * validate that we can schedule this event |
| 1672 | */ |
| 1673 | static int validate_event(struct perf_event *event) |
| 1674 | { |
| 1675 | struct cpu_hw_events *fake_cpuc; |
| 1676 | struct event_constraint *c; |
| 1677 | int ret = 0; |
| 1678 | |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1679 | fake_cpuc = allocate_fake_cpuc(); |
| 1680 | if (IS_ERR(fake_cpuc)) |
| 1681 | return PTR_ERR(fake_cpuc); |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1682 | |
| 1683 | c = x86_pmu.get_event_constraints(fake_cpuc, event); |
| 1684 | |
| 1685 | if (!c || !c->weight) |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 1686 | ret = -EINVAL; |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1687 | |
| 1688 | if (x86_pmu.put_event_constraints) |
| 1689 | x86_pmu.put_event_constraints(fake_cpuc, event); |
| 1690 | |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1691 | free_fake_cpuc(fake_cpuc); |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1692 | |
| 1693 | return ret; |
| 1694 | } |
| 1695 | |
| 1696 | /* |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1697 | * validate a single event group |
| 1698 | * |
| 1699 | * validation include: |
Ingo Molnar | 184f412 | 2010-01-27 08:39:39 +0100 | [diff] [blame] | 1700 | * - check events are compatible which each other |
| 1701 | * - events do not compete for the same counter |
| 1702 | * - number of events <= number of counters |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1703 | * |
| 1704 | * validation ensures the group can be loaded onto the |
| 1705 | * PMU if it was the only group available. |
| 1706 | */ |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1707 | static int validate_group(struct perf_event *event) |
| 1708 | { |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1709 | struct perf_event *leader = event->group_leader; |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1710 | struct cpu_hw_events *fake_cpuc; |
Peter Zijlstra | aa2bc1a | 2011-11-09 17:56:37 +0100 | [diff] [blame] | 1711 | int ret = -EINVAL, n; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1712 | |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1713 | fake_cpuc = allocate_fake_cpuc(); |
| 1714 | if (IS_ERR(fake_cpuc)) |
| 1715 | return PTR_ERR(fake_cpuc); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1716 | /* |
| 1717 | * the event is not yet connected with its |
| 1718 | * siblings therefore we must first collect |
| 1719 | * existing siblings, then add the new event |
| 1720 | * before we can simulate the scheduling |
| 1721 | */ |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1722 | n = collect_events(fake_cpuc, leader, true); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1723 | if (n < 0) |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1724 | goto out; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1725 | |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1726 | fake_cpuc->n_events = n; |
| 1727 | n = collect_events(fake_cpuc, event, false); |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1728 | if (n < 0) |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1729 | goto out; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1730 | |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1731 | fake_cpuc->n_events = n; |
Stephane Eranian | 1da53e0 | 2010-01-18 10:58:01 +0200 | [diff] [blame] | 1732 | |
Cyrill Gorcunov | a072738 | 2010-03-11 19:54:39 +0300 | [diff] [blame] | 1733 | ret = x86_pmu.schedule_events(fake_cpuc, n, NULL); |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1734 | |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1735 | out: |
Stephane Eranian | cd8a38d | 2011-06-06 16:57:08 +0200 | [diff] [blame] | 1736 | free_fake_cpuc(fake_cpuc); |
Peter Zijlstra | 502568d | 2010-01-22 14:35:46 +0100 | [diff] [blame] | 1737 | return ret; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1738 | } |
| 1739 | |
Yinghai Lu | dda9911 | 2011-01-21 15:30:01 -0800 | [diff] [blame] | 1740 | static int x86_pmu_event_init(struct perf_event *event) |
Ingo Molnar | 621a01e | 2008-12-11 12:46:46 +0100 | [diff] [blame] | 1741 | { |
Peter Zijlstra | 51b0fe3 | 2010-06-11 13:35:57 +0200 | [diff] [blame] | 1742 | struct pmu *tmp; |
Ingo Molnar | 621a01e | 2008-12-11 12:46:46 +0100 | [diff] [blame] | 1743 | int err; |
| 1744 | |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 1745 | switch (event->attr.type) { |
| 1746 | case PERF_TYPE_RAW: |
| 1747 | case PERF_TYPE_HARDWARE: |
| 1748 | case PERF_TYPE_HW_CACHE: |
| 1749 | break; |
| 1750 | |
| 1751 | default: |
| 1752 | return -ENOENT; |
| 1753 | } |
| 1754 | |
| 1755 | err = __x86_pmu_event_init(event); |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1756 | if (!err) { |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 1757 | /* |
| 1758 | * we temporarily connect event to its pmu |
| 1759 | * such that validate_group() can classify |
| 1760 | * it as an x86 event using is_x86_event() |
| 1761 | */ |
| 1762 | tmp = event->pmu; |
| 1763 | event->pmu = &pmu; |
| 1764 | |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1765 | if (event->group_leader != event) |
| 1766 | err = validate_group(event); |
Peter Zijlstra | ca03770 | 2010-03-02 19:52:12 +0100 | [diff] [blame] | 1767 | else |
| 1768 | err = validate_event(event); |
Stephane Eranian | 8113070 | 2010-01-21 17:39:01 +0200 | [diff] [blame] | 1769 | |
| 1770 | event->pmu = tmp; |
Peter Zijlstra | fe9081c | 2009-10-08 11:56:07 +0200 | [diff] [blame] | 1771 | } |
Peter Zijlstra | a1792cdac | 2009-09-09 10:04:47 +0200 | [diff] [blame] | 1772 | if (err) { |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1773 | if (event->destroy) |
| 1774 | event->destroy(event); |
Peter Zijlstra | a1792cdac | 2009-09-09 10:04:47 +0200 | [diff] [blame] | 1775 | } |
Ingo Molnar | 621a01e | 2008-12-11 12:46:46 +0100 | [diff] [blame] | 1776 | |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 1777 | return err; |
Ingo Molnar | 621a01e | 2008-12-11 12:46:46 +0100 | [diff] [blame] | 1778 | } |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1779 | |
Peter Zijlstra | fe4a330 | 2011-11-20 20:44:06 +0100 | [diff] [blame] | 1780 | static int x86_pmu_event_idx(struct perf_event *event) |
| 1781 | { |
| 1782 | int idx = event->hw.idx; |
| 1783 | |
Peter Zijlstra | c720620 | 2012-03-22 17:26:36 +0100 | [diff] [blame] | 1784 | if (!x86_pmu.attr_rdpmc) |
| 1785 | return 0; |
| 1786 | |
Robert Richter | 15c7ad5 | 2012-06-20 20:46:33 +0200 | [diff] [blame] | 1787 | if (x86_pmu.num_counters_fixed && idx >= INTEL_PMC_IDX_FIXED) { |
| 1788 | idx -= INTEL_PMC_IDX_FIXED; |
Peter Zijlstra | fe4a330 | 2011-11-20 20:44:06 +0100 | [diff] [blame] | 1789 | idx |= 1 << 30; |
| 1790 | } |
| 1791 | |
| 1792 | return idx + 1; |
| 1793 | } |
| 1794 | |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1795 | static ssize_t get_attr_rdpmc(struct device *cdev, |
| 1796 | struct device_attribute *attr, |
| 1797 | char *buf) |
| 1798 | { |
| 1799 | return snprintf(buf, 40, "%d\n", x86_pmu.attr_rdpmc); |
| 1800 | } |
| 1801 | |
| 1802 | static void change_rdpmc(void *info) |
| 1803 | { |
| 1804 | bool enable = !!(unsigned long)info; |
| 1805 | |
| 1806 | if (enable) |
| 1807 | set_in_cr4(X86_CR4_PCE); |
| 1808 | else |
| 1809 | clear_in_cr4(X86_CR4_PCE); |
| 1810 | } |
| 1811 | |
| 1812 | static ssize_t set_attr_rdpmc(struct device *cdev, |
| 1813 | struct device_attribute *attr, |
| 1814 | const char *buf, size_t count) |
| 1815 | { |
Shuah Khan | e2b297f | 2012-06-10 21:13:41 -0600 | [diff] [blame] | 1816 | unsigned long val; |
| 1817 | ssize_t ret; |
| 1818 | |
| 1819 | ret = kstrtoul(buf, 0, &val); |
| 1820 | if (ret) |
| 1821 | return ret; |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1822 | |
| 1823 | if (!!val != !!x86_pmu.attr_rdpmc) { |
| 1824 | x86_pmu.attr_rdpmc = !!val; |
| 1825 | smp_call_function(change_rdpmc, (void *)val, 1); |
| 1826 | } |
| 1827 | |
| 1828 | return count; |
| 1829 | } |
| 1830 | |
| 1831 | static DEVICE_ATTR(rdpmc, S_IRUSR | S_IWUSR, get_attr_rdpmc, set_attr_rdpmc); |
| 1832 | |
| 1833 | static struct attribute *x86_pmu_attrs[] = { |
| 1834 | &dev_attr_rdpmc.attr, |
| 1835 | NULL, |
| 1836 | }; |
| 1837 | |
| 1838 | static struct attribute_group x86_pmu_attr_group = { |
| 1839 | .attrs = x86_pmu_attrs, |
| 1840 | }; |
| 1841 | |
| 1842 | static const struct attribute_group *x86_pmu_attr_groups[] = { |
| 1843 | &x86_pmu_attr_group, |
Jiri Olsa | 641cc93 | 2012-03-15 20:09:14 +0100 | [diff] [blame] | 1844 | &x86_pmu_format_group, |
Jiri Olsa | a474739 | 2012-10-10 14:53:11 +0200 | [diff] [blame] | 1845 | &x86_pmu_events_group, |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1846 | NULL, |
| 1847 | }; |
| 1848 | |
Stephane Eranian | d010b33 | 2012-02-09 23:21:00 +0100 | [diff] [blame] | 1849 | static void x86_pmu_flush_branch_stack(void) |
| 1850 | { |
| 1851 | if (x86_pmu.flush_branch_stack) |
| 1852 | x86_pmu.flush_branch_stack(); |
| 1853 | } |
| 1854 | |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 1855 | void perf_check_microcode(void) |
| 1856 | { |
| 1857 | if (x86_pmu.check_microcode) |
| 1858 | x86_pmu.check_microcode(); |
| 1859 | } |
| 1860 | EXPORT_SYMBOL_GPL(perf_check_microcode); |
| 1861 | |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 1862 | static struct pmu pmu = { |
Stephane Eranian | d010b33 | 2012-02-09 23:21:00 +0100 | [diff] [blame] | 1863 | .pmu_enable = x86_pmu_enable, |
| 1864 | .pmu_disable = x86_pmu_disable, |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1865 | |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 1866 | .attr_groups = x86_pmu_attr_groups, |
Peter Zijlstra | 0c9d42e | 2011-11-20 23:30:47 +0100 | [diff] [blame] | 1867 | |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 1868 | .event_init = x86_pmu_event_init, |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1869 | |
Stephane Eranian | d010b33 | 2012-02-09 23:21:00 +0100 | [diff] [blame] | 1870 | .add = x86_pmu_add, |
| 1871 | .del = x86_pmu_del, |
| 1872 | .start = x86_pmu_start, |
| 1873 | .stop = x86_pmu_stop, |
| 1874 | .read = x86_pmu_read, |
Peter Zijlstra | a4eaf7f | 2010-06-16 14:37:10 +0200 | [diff] [blame] | 1875 | |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 1876 | .start_txn = x86_pmu_start_txn, |
| 1877 | .cancel_txn = x86_pmu_cancel_txn, |
| 1878 | .commit_txn = x86_pmu_commit_txn, |
Peter Zijlstra | fe4a330 | 2011-11-20 20:44:06 +0100 | [diff] [blame] | 1879 | |
Peter Zijlstra | c93dc84 | 2012-06-08 14:50:50 +0200 | [diff] [blame] | 1880 | .event_idx = x86_pmu_event_idx, |
Stephane Eranian | d010b33 | 2012-02-09 23:21:00 +0100 | [diff] [blame] | 1881 | .flush_branch_stack = x86_pmu_flush_branch_stack, |
Peter Zijlstra | b0a873e | 2010-06-11 13:35:08 +0200 | [diff] [blame] | 1882 | }; |
| 1883 | |
Peter Zijlstra | c720620 | 2012-03-22 17:26:36 +0100 | [diff] [blame] | 1884 | void arch_perf_update_userpage(struct perf_event_mmap_page *userpg, u64 now) |
Peter Zijlstra | e3f3541 | 2011-11-21 11:43:53 +0100 | [diff] [blame] | 1885 | { |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 1886 | struct cyc2ns_data *data; |
| 1887 | |
Peter Zijlstra | fa731587 | 2013-09-19 10:16:42 +0200 | [diff] [blame] | 1888 | userpg->cap_user_time = 0; |
| 1889 | userpg->cap_user_time_zero = 0; |
| 1890 | userpg->cap_user_rdpmc = x86_pmu.attr_rdpmc; |
Peter Zijlstra | c720620 | 2012-03-22 17:26:36 +0100 | [diff] [blame] | 1891 | userpg->pmc_width = x86_pmu.cntval_bits; |
| 1892 | |
Peter Zijlstra | 35af99e | 2013-11-28 19:38:42 +0100 | [diff] [blame^] | 1893 | if (!sched_clock_stable()) |
Peter Zijlstra | e3f3541 | 2011-11-21 11:43:53 +0100 | [diff] [blame] | 1894 | return; |
| 1895 | |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 1896 | data = cyc2ns_read_begin(); |
| 1897 | |
Peter Zijlstra | fa731587 | 2013-09-19 10:16:42 +0200 | [diff] [blame] | 1898 | userpg->cap_user_time = 1; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 1899 | userpg->time_mult = data->cyc2ns_mul; |
| 1900 | userpg->time_shift = data->cyc2ns_shift; |
| 1901 | userpg->time_offset = data->cyc2ns_offset - now; |
Adrian Hunter | c73deb6 | 2013-06-28 16:22:18 +0300 | [diff] [blame] | 1902 | |
Peter Zijlstra | d8b11a0 | 2013-10-03 16:00:14 +0200 | [diff] [blame] | 1903 | userpg->cap_user_time_zero = 1; |
Peter Zijlstra | 20d1c86 | 2013-11-29 15:40:29 +0100 | [diff] [blame] | 1904 | userpg->time_zero = data->cyc2ns_offset; |
| 1905 | |
| 1906 | cyc2ns_read_end(data); |
Peter Zijlstra | e3f3541 | 2011-11-21 11:43:53 +0100 | [diff] [blame] | 1907 | } |
| 1908 | |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1909 | /* |
| 1910 | * callchain support |
| 1911 | */ |
| 1912 | |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1913 | static int backtrace_stack(void *data, char *name) |
| 1914 | { |
Ingo Molnar | 038e836 | 2009-06-15 09:57:59 +0200 | [diff] [blame] | 1915 | return 0; |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1916 | } |
| 1917 | |
| 1918 | static void backtrace_address(void *data, unsigned long addr, int reliable) |
| 1919 | { |
| 1920 | struct perf_callchain_entry *entry = data; |
| 1921 | |
Frederic Weisbecker | 70791ce | 2010-06-29 19:34:05 +0200 | [diff] [blame] | 1922 | perf_callchain_store(entry, addr); |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1923 | } |
| 1924 | |
| 1925 | static const struct stacktrace_ops backtrace_ops = { |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1926 | .stack = backtrace_stack, |
| 1927 | .address = backtrace_address, |
Frederic Weisbecker | 06d65bd | 2009-12-17 05:40:34 +0100 | [diff] [blame] | 1928 | .walk_stack = print_context_stack_bp, |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1929 | }; |
| 1930 | |
Frederic Weisbecker | 56962b444 | 2010-06-30 23:03:51 +0200 | [diff] [blame] | 1931 | void |
| 1932 | perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs) |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1933 | { |
Frederic Weisbecker | 927c7a9 | 2010-07-01 16:20:36 +0200 | [diff] [blame] | 1934 | if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) { |
| 1935 | /* TODO: We don't support guest os callchain now */ |
Peter Zijlstra | ed80526 | 2010-08-20 14:30:41 +0200 | [diff] [blame] | 1936 | return; |
Frederic Weisbecker | 927c7a9 | 2010-07-01 16:20:36 +0200 | [diff] [blame] | 1937 | } |
| 1938 | |
Frederic Weisbecker | 70791ce | 2010-06-29 19:34:05 +0200 | [diff] [blame] | 1939 | perf_callchain_store(entry, regs->ip); |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1940 | |
Namhyung Kim | e8e999cf | 2011-03-18 11:40:06 +0900 | [diff] [blame] | 1941 | dump_trace(NULL, regs, NULL, 0, &backtrace_ops, entry); |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 1942 | } |
| 1943 | |
Arun Sharma | bc6ca7b | 2012-04-20 15:41:35 -0700 | [diff] [blame] | 1944 | static inline int |
| 1945 | valid_user_frame(const void __user *fp, unsigned long size) |
| 1946 | { |
| 1947 | return (__range_not_ok(fp, size, TASK_SIZE) == 0); |
| 1948 | } |
| 1949 | |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 1950 | static unsigned long get_segment_base(unsigned int segment) |
| 1951 | { |
| 1952 | struct desc_struct *desc; |
| 1953 | int idx = segment >> 3; |
| 1954 | |
| 1955 | if ((segment & SEGMENT_TI_MASK) == SEGMENT_LDT) { |
| 1956 | if (idx > LDT_ENTRIES) |
| 1957 | return 0; |
| 1958 | |
| 1959 | if (idx > current->active_mm->context.size) |
| 1960 | return 0; |
| 1961 | |
| 1962 | desc = current->active_mm->context.ldt; |
| 1963 | } else { |
| 1964 | if (idx > GDT_ENTRIES) |
| 1965 | return 0; |
| 1966 | |
| 1967 | desc = __this_cpu_ptr(&gdt_page.gdt[0]); |
| 1968 | } |
| 1969 | |
| 1970 | return get_desc_base(desc + idx); |
| 1971 | } |
| 1972 | |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1973 | #ifdef CONFIG_COMPAT |
H. Peter Anvin | d1a797f | 2012-02-19 10:06:34 -0800 | [diff] [blame] | 1974 | |
| 1975 | #include <asm/compat.h> |
| 1976 | |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1977 | static inline int |
| 1978 | perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry) |
Peter Zijlstra | 74193ef | 2009-06-15 13:07:24 +0200 | [diff] [blame] | 1979 | { |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1980 | /* 32-bit process in 64-bit kernel. */ |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 1981 | unsigned long ss_base, cs_base; |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1982 | struct stack_frame_ia32 frame; |
| 1983 | const void __user *fp; |
Peter Zijlstra | 74193ef | 2009-06-15 13:07:24 +0200 | [diff] [blame] | 1984 | |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1985 | if (!test_thread_flag(TIF_IA32)) |
| 1986 | return 0; |
Peter Zijlstra | 74193ef | 2009-06-15 13:07:24 +0200 | [diff] [blame] | 1987 | |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 1988 | cs_base = get_segment_base(regs->cs); |
| 1989 | ss_base = get_segment_base(regs->ss); |
| 1990 | |
| 1991 | fp = compat_ptr(ss_base + regs->bp); |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1992 | while (entry->nr < PERF_MAX_STACK_DEPTH) { |
| 1993 | unsigned long bytes; |
| 1994 | frame.next_frame = 0; |
| 1995 | frame.return_address = 0; |
| 1996 | |
| 1997 | bytes = copy_from_user_nmi(&frame, fp, sizeof(frame)); |
Peter Zijlstra | 0a19684 | 2013-10-30 21:16:22 +0100 | [diff] [blame] | 1998 | if (bytes != 0) |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 1999 | break; |
| 2000 | |
Arun Sharma | bc6ca7b | 2012-04-20 15:41:35 -0700 | [diff] [blame] | 2001 | if (!valid_user_frame(fp, sizeof(frame))) |
| 2002 | break; |
| 2003 | |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 2004 | perf_callchain_store(entry, cs_base + frame.return_address); |
| 2005 | fp = compat_ptr(ss_base + frame.next_frame); |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 2006 | } |
| 2007 | return 1; |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2008 | } |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 2009 | #else |
| 2010 | static inline int |
| 2011 | perf_callchain_user32(struct pt_regs *regs, struct perf_callchain_entry *entry) |
| 2012 | { |
| 2013 | return 0; |
| 2014 | } |
| 2015 | #endif |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2016 | |
Frederic Weisbecker | 56962b444 | 2010-06-30 23:03:51 +0200 | [diff] [blame] | 2017 | void |
| 2018 | perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs) |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2019 | { |
| 2020 | struct stack_frame frame; |
| 2021 | const void __user *fp; |
| 2022 | |
Frederic Weisbecker | 927c7a9 | 2010-07-01 16:20:36 +0200 | [diff] [blame] | 2023 | if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) { |
| 2024 | /* TODO: We don't support guest os callchain now */ |
Peter Zijlstra | ed80526 | 2010-08-20 14:30:41 +0200 | [diff] [blame] | 2025 | return; |
Frederic Weisbecker | 927c7a9 | 2010-07-01 16:20:36 +0200 | [diff] [blame] | 2026 | } |
Ingo Molnar | 5a6cec3 | 2009-05-29 11:25:09 +0200 | [diff] [blame] | 2027 | |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 2028 | /* |
| 2029 | * We don't know what to do with VM86 stacks.. ignore them for now. |
| 2030 | */ |
| 2031 | if (regs->flags & (X86_VM_MASK | PERF_EFLAGS_VM)) |
| 2032 | return; |
| 2033 | |
Peter Zijlstra | 74193ef | 2009-06-15 13:07:24 +0200 | [diff] [blame] | 2034 | fp = (void __user *)regs->bp; |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2035 | |
Frederic Weisbecker | 70791ce | 2010-06-29 19:34:05 +0200 | [diff] [blame] | 2036 | perf_callchain_store(entry, regs->ip); |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2037 | |
Andrey Vagin | 20afc60 | 2011-08-30 12:32:36 +0400 | [diff] [blame] | 2038 | if (!current->mm) |
| 2039 | return; |
| 2040 | |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 2041 | if (perf_callchain_user32(regs, entry)) |
| 2042 | return; |
| 2043 | |
Peter Zijlstra | f9188e0 | 2009-06-18 22:20:52 +0200 | [diff] [blame] | 2044 | while (entry->nr < PERF_MAX_STACK_DEPTH) { |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 2045 | unsigned long bytes; |
Ingo Molnar | 038e836 | 2009-06-15 09:57:59 +0200 | [diff] [blame] | 2046 | frame.next_frame = NULL; |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2047 | frame.return_address = 0; |
| 2048 | |
Torok Edwin | 257ef9d | 2010-03-17 12:07:16 +0200 | [diff] [blame] | 2049 | bytes = copy_from_user_nmi(&frame, fp, sizeof(frame)); |
Peter Zijlstra | 0a19684 | 2013-10-30 21:16:22 +0100 | [diff] [blame] | 2050 | if (bytes != 0) |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2051 | break; |
| 2052 | |
Arun Sharma | bc6ca7b | 2012-04-20 15:41:35 -0700 | [diff] [blame] | 2053 | if (!valid_user_frame(fp, sizeof(frame))) |
| 2054 | break; |
| 2055 | |
Frederic Weisbecker | 70791ce | 2010-06-29 19:34:05 +0200 | [diff] [blame] | 2056 | perf_callchain_store(entry, frame.return_address); |
Ingo Molnar | 038e836 | 2009-06-15 09:57:59 +0200 | [diff] [blame] | 2057 | fp = frame.next_frame; |
Peter Zijlstra | d7d59fb | 2009-03-30 19:07:15 +0200 | [diff] [blame] | 2058 | } |
| 2059 | } |
| 2060 | |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 2061 | /* |
| 2062 | * Deal with code segment offsets for the various execution modes: |
| 2063 | * |
| 2064 | * VM86 - the good olde 16 bit days, where the linear address is |
| 2065 | * 20 bits and we use regs->ip + 0x10 * regs->cs. |
| 2066 | * |
| 2067 | * IA32 - Where we need to look at GDT/LDT segment descriptor tables |
| 2068 | * to figure out what the 32bit base address is. |
| 2069 | * |
| 2070 | * X32 - has TIF_X32 set, but is running in x86_64 |
| 2071 | * |
| 2072 | * X86_64 - CS,DS,SS,ES are all zero based. |
| 2073 | */ |
| 2074 | static unsigned long code_segment_base(struct pt_regs *regs) |
| 2075 | { |
| 2076 | /* |
| 2077 | * If we are in VM86 mode, add the segment offset to convert to a |
| 2078 | * linear address. |
| 2079 | */ |
| 2080 | if (regs->flags & X86_VM_MASK) |
| 2081 | return 0x10 * regs->cs; |
| 2082 | |
| 2083 | /* |
| 2084 | * For IA32 we look at the GDT/LDT segment base to convert the |
| 2085 | * effective IP to a linear address. |
| 2086 | */ |
| 2087 | #ifdef CONFIG_X86_32 |
| 2088 | if (user_mode(regs) && regs->cs != __USER_CS) |
| 2089 | return get_segment_base(regs->cs); |
| 2090 | #else |
| 2091 | if (test_thread_flag(TIF_IA32)) { |
| 2092 | if (user_mode(regs) && regs->cs != __USER32_CS) |
| 2093 | return get_segment_base(regs->cs); |
| 2094 | } |
| 2095 | #endif |
| 2096 | return 0; |
| 2097 | } |
| 2098 | |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 2099 | unsigned long perf_instruction_pointer(struct pt_regs *regs) |
| 2100 | { |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 2101 | if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 2102 | return perf_guest_cbs->get_guest_ip(); |
Zhang, Yanmin | dcf46b9 | 2010-04-20 10:13:58 +0800 | [diff] [blame] | 2103 | |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 2104 | return regs->ip + code_segment_base(regs); |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 2105 | } |
| 2106 | |
| 2107 | unsigned long perf_misc_flags(struct pt_regs *regs) |
| 2108 | { |
| 2109 | int misc = 0; |
Zhang, Yanmin | dcf46b9 | 2010-04-20 10:13:58 +0800 | [diff] [blame] | 2110 | |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 2111 | if (perf_guest_cbs && perf_guest_cbs->is_in_guest()) { |
Zhang, Yanmin | dcf46b9 | 2010-04-20 10:13:58 +0800 | [diff] [blame] | 2112 | if (perf_guest_cbs->is_user_mode()) |
| 2113 | misc |= PERF_RECORD_MISC_GUEST_USER; |
| 2114 | else |
| 2115 | misc |= PERF_RECORD_MISC_GUEST_KERNEL; |
| 2116 | } else { |
Peter Zijlstra | d07bdfd | 2012-07-10 09:42:15 +0200 | [diff] [blame] | 2117 | if (user_mode(regs)) |
Zhang, Yanmin | dcf46b9 | 2010-04-20 10:13:58 +0800 | [diff] [blame] | 2118 | misc |= PERF_RECORD_MISC_USER; |
| 2119 | else |
| 2120 | misc |= PERF_RECORD_MISC_KERNEL; |
| 2121 | } |
| 2122 | |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 2123 | if (regs->flags & PERF_EFLAGS_EXACT) |
Peter Zijlstra | ab60834 | 2010-04-08 23:03:20 +0200 | [diff] [blame] | 2124 | misc |= PERF_RECORD_MISC_EXACT_IP; |
Zhang, Yanmin | 39447b3 | 2010-04-19 13:32:41 +0800 | [diff] [blame] | 2125 | |
| 2126 | return misc; |
| 2127 | } |
Gleb Natapov | b3d9468 | 2011-11-10 14:57:27 +0200 | [diff] [blame] | 2128 | |
| 2129 | void perf_get_x86_pmu_capability(struct x86_pmu_capability *cap) |
| 2130 | { |
| 2131 | cap->version = x86_pmu.version; |
| 2132 | cap->num_counters_gp = x86_pmu.num_counters; |
| 2133 | cap->num_counters_fixed = x86_pmu.num_counters_fixed; |
| 2134 | cap->bit_width_gp = x86_pmu.cntval_bits; |
| 2135 | cap->bit_width_fixed = x86_pmu.cntval_bits; |
| 2136 | cap->events_mask = (unsigned int)x86_pmu.events_maskl; |
| 2137 | cap->events_mask_len = x86_pmu.events_mask_len; |
| 2138 | } |
| 2139 | EXPORT_SYMBOL_GPL(perf_get_x86_pmu_capability); |