blob: c9c15881e9824ac19d8339f9433243ee27930c2a [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Feng Tange24c7452009-12-14 14:20:22 -08002#ifndef DW_SPI_HEADER_H
3#define DW_SPI_HEADER_H
Feng Tang7063c0d2010-12-24 13:59:11 +08004
Feng Tange24c7452009-12-14 14:20:22 -08005#include <linux/io.h>
Jiri Slaby46165a32011-03-18 10:41:17 +01006#include <linux/scatterlist.h>
Baruch Siachd9c73bb2014-01-31 12:07:47 +02007#include <linux/gpio.h>
Feng Tange24c7452009-12-14 14:20:22 -08008
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -07009/* Register offsets */
10#define DW_SPI_CTRL0 0x00
11#define DW_SPI_CTRL1 0x04
12#define DW_SPI_SSIENR 0x08
13#define DW_SPI_MWCR 0x0c
14#define DW_SPI_SER 0x10
15#define DW_SPI_BAUDR 0x14
16#define DW_SPI_TXFLTR 0x18
17#define DW_SPI_RXFLTR 0x1c
18#define DW_SPI_TXFLR 0x20
19#define DW_SPI_RXFLR 0x24
20#define DW_SPI_SR 0x28
21#define DW_SPI_IMR 0x2c
22#define DW_SPI_ISR 0x30
23#define DW_SPI_RISR 0x34
24#define DW_SPI_TXOICR 0x38
25#define DW_SPI_RXOICR 0x3c
26#define DW_SPI_RXUICR 0x40
27#define DW_SPI_MSTICR 0x44
28#define DW_SPI_ICR 0x48
29#define DW_SPI_DMACR 0x4c
30#define DW_SPI_DMATDLR 0x50
31#define DW_SPI_DMARDLR 0x54
32#define DW_SPI_IDR 0x58
33#define DW_SPI_VERSION 0x5c
34#define DW_SPI_DR 0x60
Talel Shenharf2d70472018-10-11 14:20:07 +030035#define DW_SPI_CS_OVERRIDE 0xf4
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -070036
Feng Tange24c7452009-12-14 14:20:22 -080037/* Bit fields in CTRLR0 */
38#define SPI_DFS_OFFSET 0
39
40#define SPI_FRF_OFFSET 4
41#define SPI_FRF_SPI 0x0
42#define SPI_FRF_SSP 0x1
43#define SPI_FRF_MICROWIRE 0x2
44#define SPI_FRF_RESV 0x3
45
46#define SPI_MODE_OFFSET 6
47#define SPI_SCPH_OFFSET 6
48#define SPI_SCOL_OFFSET 7
Feng Tange3e55ff2010-09-07 15:52:06 +080049
Feng Tange24c7452009-12-14 14:20:22 -080050#define SPI_TMOD_OFFSET 8
Feng Tange3e55ff2010-09-07 15:52:06 +080051#define SPI_TMOD_MASK (0x3 << SPI_TMOD_OFFSET)
Feng Tange24c7452009-12-14 14:20:22 -080052#define SPI_TMOD_TR 0x0 /* xmit & recv */
53#define SPI_TMOD_TO 0x1 /* xmit only */
54#define SPI_TMOD_RO 0x2 /* recv only */
55#define SPI_TMOD_EPROMREAD 0x3 /* eeprom read mode */
56
57#define SPI_SLVOE_OFFSET 10
58#define SPI_SRL_OFFSET 11
59#define SPI_CFS_OFFSET 12
60
61/* Bit fields in SR, 7 bits */
62#define SR_MASK 0x7f /* cover 7 bits */
63#define SR_BUSY (1 << 0)
64#define SR_TF_NOT_FULL (1 << 1)
65#define SR_TF_EMPT (1 << 2)
66#define SR_RF_NOT_EMPT (1 << 3)
67#define SR_RF_FULL (1 << 4)
68#define SR_TX_ERR (1 << 5)
69#define SR_DCOL (1 << 6)
70
71/* Bit fields in ISR, IMR, RISR, 7 bits */
72#define SPI_INT_TXEI (1 << 0)
73#define SPI_INT_TXOI (1 << 1)
74#define SPI_INT_RXUI (1 << 2)
75#define SPI_INT_RXOI (1 << 3)
76#define SPI_INT_RXFI (1 << 4)
77#define SPI_INT_MSTI (1 << 5)
78
Andy Shevchenko15ee3be2014-10-02 16:31:07 +030079/* Bit fields in DMACR */
80#define SPI_DMA_RDMAE (1 << 0)
81#define SPI_DMA_TDMAE (1 << 1)
82
Lucas De Marchi25985ed2011-03-30 22:57:33 -030083/* TX RX interrupt level threshold, max can be 256 */
Feng Tange24c7452009-12-14 14:20:22 -080084#define SPI_INT_THRESHOLD 32
85
86enum dw_ssi_type {
87 SSI_MOTO_SPI = 0,
88 SSI_TI_SSP,
89 SSI_NS_MICROWIRE,
90};
91
Feng Tang7063c0d2010-12-24 13:59:11 +080092struct dw_spi;
93struct dw_spi_dma_ops {
94 int (*dma_init)(struct dw_spi *dws);
95 void (*dma_exit)(struct dw_spi *dws);
Andy Shevchenkof89a6d82015-03-09 16:48:49 +020096 int (*dma_setup)(struct dw_spi *dws, struct spi_transfer *xfer);
Jarkko Nikula721483e2018-02-01 17:17:29 +020097 bool (*can_dma)(struct spi_controller *master, struct spi_device *spi,
Andy Shevchenkof89a6d82015-03-09 16:48:49 +020098 struct spi_transfer *xfer);
99 int (*dma_transfer)(struct dw_spi *dws, struct spi_transfer *xfer);
Andy Shevchenko4d5ac1e2015-03-09 16:48:48 +0200100 void (*dma_stop)(struct dw_spi *dws);
Feng Tang7063c0d2010-12-24 13:59:11 +0800101};
102
Feng Tange24c7452009-12-14 14:20:22 -0800103struct dw_spi {
Jarkko Nikula721483e2018-02-01 17:17:29 +0200104 struct spi_controller *master;
Feng Tange24c7452009-12-14 14:20:22 -0800105 enum dw_ssi_type type;
106
107 void __iomem *regs;
108 unsigned long paddr;
Feng Tange24c7452009-12-14 14:20:22 -0800109 int irq;
Feng Tang552e4502010-01-20 13:49:45 -0700110 u32 fifo_len; /* depth of the FIFO buffer */
Feng Tange24c7452009-12-14 14:20:22 -0800111 u32 max_freq; /* max bus freq supported */
112
Talel Shenharf2d70472018-10-11 14:20:07 +0300113 int cs_override;
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200114 u32 reg_io_width; /* DR I/O width in bytes */
Feng Tange24c7452009-12-14 14:20:22 -0800115 u16 bus_num;
116 u16 num_cs; /* supported slave numbers */
Alexandre Belloni62dbbae2018-07-17 16:23:11 +0200117 void (*set_cs)(struct spi_device *spi, bool enable);
Feng Tange24c7452009-12-14 14:20:22 -0800118
Feng Tange24c7452009-12-14 14:20:22 -0800119 /* Current message transfer state info */
Feng Tange24c7452009-12-14 14:20:22 -0800120 size_t len;
121 void *tx;
122 void *tx_end;
123 void *rx;
124 void *rx_end;
125 int dma_mapped;
Feng Tange24c7452009-12-14 14:20:22 -0800126 u8 n_bytes; /* current is a 1/2 bytes op */
Feng Tange24c7452009-12-14 14:20:22 -0800127 u32 dma_width;
Feng Tange24c7452009-12-14 14:20:22 -0800128 irqreturn_t (*transfer_handler)(struct dw_spi *dws);
Matthias Seidel13b10302016-09-04 02:04:49 +0200129 u32 current_freq; /* frequency in hz */
Feng Tange24c7452009-12-14 14:20:22 -0800130
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200131 /* DMA info */
Feng Tange24c7452009-12-14 14:20:22 -0800132 int dma_inited;
133 struct dma_chan *txchan;
134 struct dma_chan *rxchan;
Andy Shevchenko30c8eb52014-10-28 18:25:02 +0200135 unsigned long dma_chan_busy;
Feng Tang7063c0d2010-12-24 13:59:11 +0800136 dma_addr_t dma_addr; /* phy address of the Data register */
Julia Lawall4fe338c2015-11-28 15:09:38 +0100137 const struct dw_spi_dma_ops *dma_ops;
Andy Shevchenkod744f822015-03-09 16:48:50 +0200138 void *dma_tx;
139 void *dma_rx;
Feng Tange24c7452009-12-14 14:20:22 -0800140
141 /* Bus interface info */
142 void *priv;
143#ifdef CONFIG_DEBUG_FS
144 struct dentry *debugfs;
145#endif
146};
147
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700148static inline u32 dw_readl(struct dw_spi *dws, u32 offset)
149{
150 return __raw_readl(dws->regs + offset);
151}
152
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200153static inline u16 dw_readw(struct dw_spi *dws, u32 offset)
154{
155 return __raw_readw(dws->regs + offset);
156}
157
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700158static inline void dw_writel(struct dw_spi *dws, u32 offset, u32 val)
159{
160 __raw_writel(val, dws->regs + offset);
161}
162
Michael van der Westhuizenc4fe57f2015-08-18 22:21:53 +0200163static inline void dw_writew(struct dw_spi *dws, u32 offset, u16 val)
164{
165 __raw_writew(val, dws->regs + offset);
166}
167
168static inline u32 dw_read_io_reg(struct dw_spi *dws, u32 offset)
169{
170 switch (dws->reg_io_width) {
171 case 2:
172 return dw_readw(dws, offset);
173 case 4:
174 default:
175 return dw_readl(dws, offset);
176 }
177}
178
179static inline void dw_write_io_reg(struct dw_spi *dws, u32 offset, u32 val)
180{
181 switch (dws->reg_io_width) {
182 case 2:
183 dw_writew(dws, offset, val);
184 break;
185 case 4:
186 default:
187 dw_writel(dws, offset, val);
188 break;
189 }
190}
191
Feng Tange24c7452009-12-14 14:20:22 -0800192static inline void spi_enable_chip(struct dw_spi *dws, int enable)
193{
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700194 dw_writel(dws, DW_SPI_SSIENR, (enable ? 1 : 0));
Feng Tange24c7452009-12-14 14:20:22 -0800195}
196
197static inline void spi_set_clk(struct dw_spi *dws, u16 div)
198{
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700199 dw_writel(dws, DW_SPI_BAUDR, div);
Feng Tange24c7452009-12-14 14:20:22 -0800200}
201
Feng Tange24c7452009-12-14 14:20:22 -0800202/* Disable IRQ bits */
203static inline void spi_mask_intr(struct dw_spi *dws, u32 mask)
204{
205 u32 new_mask;
206
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700207 new_mask = dw_readl(dws, DW_SPI_IMR) & ~mask;
208 dw_writel(dws, DW_SPI_IMR, new_mask);
Feng Tange24c7452009-12-14 14:20:22 -0800209}
210
211/* Enable IRQ bits */
212static inline void spi_umask_intr(struct dw_spi *dws, u32 mask)
213{
214 u32 new_mask;
215
H Hartley Sweeten7eb187b2011-09-20 11:06:17 -0700216 new_mask = dw_readl(dws, DW_SPI_IMR) | mask;
217 dw_writel(dws, DW_SPI_IMR, new_mask);
Feng Tange24c7452009-12-14 14:20:22 -0800218}
219
220/*
Andy Shevchenko45746e82015-03-02 14:58:55 +0200221 * This does disable the SPI controller, interrupts, and re-enable the
222 * controller back. Transmit and receive FIFO buffers are cleared when the
223 * device is disabled.
224 */
225static inline void spi_reset_chip(struct dw_spi *dws)
226{
227 spi_enable_chip(dws, 0);
228 spi_mask_intr(dws, 0xff);
229 spi_enable_chip(dws, 1);
230}
231
Andy Shevchenko1cc3f142015-10-14 23:12:23 +0300232static inline void spi_shutdown_chip(struct dw_spi *dws)
233{
234 spi_enable_chip(dws, 0);
235 spi_set_clk(dws, 0);
236}
237
Andy Shevchenko45746e82015-03-02 14:58:55 +0200238/*
Feng Tange24c7452009-12-14 14:20:22 -0800239 * Each SPI slave device to work with dw_api controller should
Andy Shevchenkof89a6d82015-03-09 16:48:49 +0200240 * has such a structure claiming its working mode (poll or PIO/DMA),
Feng Tange24c7452009-12-14 14:20:22 -0800241 * which can be save in the "controller_data" member of the
Andy Shevchenko05ed2ae2014-09-12 15:11:57 +0300242 * struct spi_device.
Feng Tange24c7452009-12-14 14:20:22 -0800243 */
244struct dw_spi_chip {
Andy Shevchenko05ed2ae2014-09-12 15:11:57 +0300245 u8 poll_mode; /* 1 for controller polling mode */
246 u8 type; /* SPI/SSP/MicroWire */
Feng Tange24c7452009-12-14 14:20:22 -0800247 void (*cs_control)(u32 command);
248};
249
Alexandre Bellonic79bdbb2018-07-27 21:53:54 +0200250extern void dw_spi_set_cs(struct spi_device *spi, bool enable);
Baruch Siach04f421e2013-12-30 20:30:44 +0200251extern int dw_spi_add_host(struct device *dev, struct dw_spi *dws);
Feng Tange24c7452009-12-14 14:20:22 -0800252extern void dw_spi_remove_host(struct dw_spi *dws);
253extern int dw_spi_suspend_host(struct dw_spi *dws);
254extern int dw_spi_resume_host(struct dw_spi *dws);
Feng Tang7063c0d2010-12-24 13:59:11 +0800255
256/* platform related setup */
257extern int dw_spi_mid_init(struct dw_spi *dws); /* Intel MID platforms */
Feng Tange24c7452009-12-14 14:20:22 -0800258#endif /* DW_SPI_HEADER_H */