blob: dc4fe579d460e754cd2975b193faf36f098434bd [file] [log] [blame]
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05001#define pr_fmt(fmt) "SVM: " fmt
2
Avi Kivityedf88412007-12-16 11:02:48 +02003#include <linux/kvm_host.h>
4
Eddie Dong85f455f2007-07-06 12:20:49 +03005#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +08006#include "mmu.h"
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007#include "kvm_cache_regs.h"
Gleb Natapovfe4c7b12009-03-23 11:23:18 +02008#include "x86.h"
Julian Stecklina66f7b722012-12-05 15:26:19 +01009#include "cpuid.h"
Wei Huang25462f72015-06-19 15:45:05 +020010#include "pmu.h"
Avi Kivitye4956062007-06-28 14:15:57 -040011
Avi Kivity6aa8b732006-12-10 02:21:36 -080012#include <linux/module.h>
Josh Triplettae759542012-03-28 11:32:28 -070013#include <linux/mod_devicetable.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020014#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080015#include <linux/vmalloc.h>
16#include <linux/highmem.h>
Joerg Roedelef0f6492020-03-31 12:17:38 -040017#include <linux/amd-iommu.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040018#include <linux/sched.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040019#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Suravee Suthikulpanit5881f732016-08-23 13:52:42 -050021#include <linux/hashtable.h>
Josh Poimboeufc207aee2017-06-28 10:11:06 -050022#include <linux/frame.h>
Brijesh Singhe9df0942017-12-04 10:57:33 -060023#include <linux/psp-sev.h>
Brijesh Singh1654efc2017-12-04 10:57:34 -060024#include <linux/file.h>
Brijesh Singh89c50582017-12-04 10:57:35 -060025#include <linux/pagemap.h>
26#include <linux/swap.h>
Tom Lendacky33af3a72019-10-03 21:17:48 +000027#include <linux/rwsem.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080028
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -050029#include <asm/apic.h>
Joerg Roedel1018faa2012-02-29 14:57:32 +010030#include <asm/perf_event.h>
Joerg Roedel67ec6602010-05-17 14:43:35 +020031#include <asm/tlbflush.h>
Avi Kivitye4956062007-06-28 14:15:57 -040032#include <asm/desc.h>
Paolo Bonzinifacb0132014-02-21 10:32:27 +010033#include <asm/debugreg.h>
Gleb Natapov631bc482010-10-14 11:22:52 +020034#include <asm/kvm_para.h>
Suravee Suthikulpanit411b44b2016-08-23 13:52:43 -050035#include <asm/irq_remapping.h>
Uros Bizjak1c164cb2020-04-11 17:36:27 +020036#include <asm/mce.h>
Thomas Gleixner28a27752018-04-29 15:01:37 +020037#include <asm/spec-ctrl.h>
Thomas Gleixnerba5bade2020-03-20 14:13:46 +010038#include <asm/cpu_device_id.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080039
Eduardo Habkost63d11422008-11-17 19:03:20 -020040#include <asm/virtext.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030041#include "trace.h"
Eduardo Habkost63d11422008-11-17 19:03:20 -020042
Joerg Roedel883b0a92020-03-24 10:41:52 +010043#include "svm.h"
44
Avi Kivity4ecac3f2008-05-13 13:23:38 +030045#define __ex(x) __kvm_handle_fault_on_reboot(x)
46
Avi Kivity6aa8b732006-12-10 02:21:36 -080047MODULE_AUTHOR("Qumranet");
48MODULE_LICENSE("GPL");
49
Valdis Klētnieks575b2552020-02-27 21:49:52 -050050#ifdef MODULE
Josh Triplettae759542012-03-28 11:32:28 -070051static const struct x86_cpu_id svm_cpu_id[] = {
Thomas Gleixner320debe2020-03-20 14:13:50 +010052 X86_MATCH_FEATURE(X86_FEATURE_SVM, NULL),
Josh Triplettae759542012-03-28 11:32:28 -070053 {}
54};
55MODULE_DEVICE_TABLE(x86cpu, svm_cpu_id);
Valdis Klētnieks575b2552020-02-27 21:49:52 -050056#endif
Josh Triplettae759542012-03-28 11:32:28 -070057
Avi Kivity6aa8b732006-12-10 02:21:36 -080058#define IOPM_ALLOC_ORDER 2
59#define MSRPM_ALLOC_ORDER 1
60
Avi Kivity6aa8b732006-12-10 02:21:36 -080061#define SEG_TYPE_LDT 2
62#define SEG_TYPE_BUSY_TSS16 3
63
Andre Przywara6bc31bd2010-04-11 23:07:28 +020064#define SVM_FEATURE_LBRV (1 << 1)
65#define SVM_FEATURE_SVML (1 << 2)
Andre Przywaraddce97a2010-12-21 11:12:03 +010066#define SVM_FEATURE_TSC_RATE (1 << 4)
67#define SVM_FEATURE_VMCB_CLEAN (1 << 5)
68#define SVM_FEATURE_FLUSH_ASID (1 << 6)
69#define SVM_FEATURE_DECODE_ASSIST (1 << 7)
Andre Przywara6bc31bd2010-04-11 23:07:28 +020070#define SVM_FEATURE_PAUSE_FILTER (1 << 10)
Joerg Roedel80b77062007-03-30 17:02:14 +030071
Joerg Roedel24e09cb2008-02-13 18:58:47 +010072#define DEBUGCTL_RESERVED_BITS (~(0x3fULL))
73
Joerg Roedelfbc0db72011-03-25 09:44:46 +010074#define TSC_RATIO_RSVD 0xffffff0000000000ULL
Joerg Roedel92a1f122011-03-25 09:44:51 +010075#define TSC_RATIO_MIN 0x0000000000000001ULL
76#define TSC_RATIO_MAX 0x000000ffffffffffULL
Joerg Roedelfbc0db72011-03-25 09:44:46 +010077
Joerg Roedel67ec6602010-05-17 14:43:35 +020078static bool erratum_383_found __read_mostly;
79
Joerg Roedel883b0a92020-03-24 10:41:52 +010080u32 msrpm_offsets[MSRPM_OFFSETS] __read_mostly;
Joerg Roedel323c3d82010-03-01 15:34:37 +010081
Boris Ostrovsky2b036c62012-01-09 14:00:35 -050082/*
83 * Set osvw_len to higher value when updated Revision Guides
84 * are published and we know what the new status bits are
85 */
86static uint64_t osvw_len = 4, osvw_status;
87
Joerg Roedelfbc0db72011-03-25 09:44:46 +010088static DEFINE_PER_CPU(u64, current_tsc_ratio);
89#define TSC_RATIO_DEFAULT 0x0100000000ULL
90
Mathias Krause09941fb2012-08-30 01:30:20 +020091static const struct svm_direct_access_msrs {
Joerg Roedelac72a9b2010-03-01 15:34:36 +010092 u32 index; /* Index of the MSR */
93 bool always; /* True if intercept is always on */
Alexander Graffd6fa732020-09-25 16:34:19 +020094} direct_access_msrs[MAX_DIRECT_ACCESS_MSRS] = {
Brian Gerst8c065852010-07-17 09:03:26 -040095 { .index = MSR_STAR, .always = true },
Joerg Roedelac72a9b2010-03-01 15:34:36 +010096 { .index = MSR_IA32_SYSENTER_CS, .always = true },
97#ifdef CONFIG_X86_64
98 { .index = MSR_GS_BASE, .always = true },
99 { .index = MSR_FS_BASE, .always = true },
100 { .index = MSR_KERNEL_GS_BASE, .always = true },
101 { .index = MSR_LSTAR, .always = true },
102 { .index = MSR_CSTAR, .always = true },
103 { .index = MSR_SYSCALL_MASK, .always = true },
104#endif
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +0100105 { .index = MSR_IA32_SPEC_CTRL, .always = false },
Ashok Raj15d45072018-02-01 22:59:43 +0100106 { .index = MSR_IA32_PRED_CMD, .always = false },
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100107 { .index = MSR_IA32_LASTBRANCHFROMIP, .always = false },
108 { .index = MSR_IA32_LASTBRANCHTOIP, .always = false },
109 { .index = MSR_IA32_LASTINTFROMIP, .always = false },
110 { .index = MSR_IA32_LASTINTTOIP, .always = false },
111 { .index = MSR_INVALID, .always = false },
Avi Kivity6c8166a2009-05-31 18:15:37 +0300112};
113
Joerg Roedel709ddeb2008-02-07 13:47:45 +0100114/* enable NPT for AMD64 and X86 with PAE */
115#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Joerg Roedel883b0a92020-03-24 10:41:52 +0100116bool npt_enabled = true;
Joerg Roedel709ddeb2008-02-07 13:47:45 +0100117#else
Joerg Roedel883b0a92020-03-24 10:41:52 +0100118bool npt_enabled;
Joerg Roedel709ddeb2008-02-07 13:47:45 +0100119#endif
Joerg Roedel6c7dac72008-02-07 13:47:40 +0100120
Babu Moger8566ac82018-03-16 16:37:26 -0400121/*
122 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
123 * pause_filter_count: On processors that support Pause filtering(indicated
124 * by CPUID Fn8000_000A_EDX), the VMCB provides a 16 bit pause filter
125 * count value. On VMRUN this value is loaded into an internal counter.
126 * Each time a pause instruction is executed, this counter is decremented
127 * until it reaches zero at which time a #VMEXIT is generated if pause
128 * intercept is enabled. Refer to AMD APM Vol 2 Section 15.14.4 Pause
129 * Intercept Filtering for more details.
130 * This also indicate if ple logic enabled.
131 *
132 * pause_filter_thresh: In addition, some processor families support advanced
133 * pause filtering (indicated by CPUID Fn8000_000A_EDX) upper bound on
134 * the amount of time a guest is allowed to execute in a pause loop.
135 * In this mode, a 16-bit pause filter threshold field is added in the
136 * VMCB. The threshold value is a cycle count that is used to reset the
137 * pause counter. As with simple pause filtering, VMRUN loads the pause
138 * count value from VMCB into an internal counter. Then, on each pause
139 * instruction the hardware checks the elapsed number of cycles since
140 * the most recent pause instruction against the pause filter threshold.
141 * If the elapsed cycle count is greater than the pause filter threshold,
142 * then the internal pause count is reloaded from the VMCB and execution
143 * continues. If the elapsed cycle count is less than the pause filter
144 * threshold, then the internal pause count is decremented. If the count
145 * value is less than zero and PAUSE intercept is enabled, a #VMEXIT is
146 * triggered. If advanced pause filtering is supported and pause filter
147 * threshold field is set to zero, the filter will operate in the simpler,
148 * count only mode.
149 */
150
151static unsigned short pause_filter_thresh = KVM_DEFAULT_PLE_GAP;
152module_param(pause_filter_thresh, ushort, 0444);
153
154static unsigned short pause_filter_count = KVM_SVM_DEFAULT_PLE_WINDOW;
155module_param(pause_filter_count, ushort, 0444);
156
157/* Default doubles per-vcpu window every exit. */
158static unsigned short pause_filter_count_grow = KVM_DEFAULT_PLE_WINDOW_GROW;
159module_param(pause_filter_count_grow, ushort, 0444);
160
161/* Default resets per-vcpu window every exit to pause_filter_count. */
162static unsigned short pause_filter_count_shrink = KVM_DEFAULT_PLE_WINDOW_SHRINK;
163module_param(pause_filter_count_shrink, ushort, 0444);
164
165/* Default is to compute the maximum so we can never overflow. */
166static unsigned short pause_filter_count_max = KVM_SVM_DEFAULT_PLE_WINDOW_MAX;
167module_param(pause_filter_count_max, ushort, 0444);
168
Davidlohr Buesoe2358852012-01-17 14:09:50 +0100169/* allow nested paging (virtualized MMU) for all guests */
170static int npt = true;
Joerg Roedel6c7dac72008-02-07 13:47:40 +0100171module_param(npt, int, S_IRUGO);
Joerg Roedele3da3ac2008-02-07 13:47:39 +0100172
Davidlohr Buesoe2358852012-01-17 14:09:50 +0100173/* allow nested virtualization in KVM/SVM */
174static int nested = true;
Alexander Graf236de052008-11-25 20:17:10 +0100175module_param(nested, int, S_IRUGO);
176
Paolo Bonzinid647eb62019-06-20 14:13:33 +0200177/* enable/disable Next RIP Save */
178static int nrips = true;
179module_param(nrips, int, 0444);
180
Janakarajan Natarajan89c8a492017-07-06 15:50:47 -0500181/* enable/disable Virtual VMLOAD VMSAVE */
182static int vls = true;
183module_param(vls, int, 0444);
184
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -0500185/* enable/disable Virtual GIF */
186static int vgif = true;
187module_param(vgif, int, 0444);
Suravee Suthikulpanit5ea11f22016-08-23 13:52:41 -0500188
Brijesh Singhe9df0942017-12-04 10:57:33 -0600189/* enable/disable SEV support */
190static int sev = IS_ENABLED(CONFIG_AMD_MEM_ENCRYPT_ACTIVE_BY_DEFAULT);
191module_param(sev, int, 0444);
192
Paolo Bonzini6f2f8452019-05-20 15:34:35 +0200193static bool __read_mostly dump_invalid_vmcb = 0;
194module_param(dump_invalid_vmcb, bool, 0644);
195
Brijesh Singh7607b712018-02-19 10:14:44 -0600196static u8 rsm_ins_bytes[] = "\x0f\xaa";
197
Joerg Roedela5c38322009-08-07 11:49:32 +0200198static void svm_complete_interrupts(struct vcpu_svm *svm);
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -0500199
Harvey Harrison4866d5e2008-02-19 10:32:02 -0800200static unsigned long iopm_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800201
202struct kvm_ldttss_desc {
203 u16 limit0;
204 u16 base0;
Joerg Roedele0231712010-02-24 18:59:10 +0100205 unsigned base1:8, type:5, dpl:2, p:1;
206 unsigned limit1:4, zero0:3, g:1, base2:8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800207 u32 base3;
208 u32 zero1;
209} __attribute__((packed));
210
Joerg Roedeleaf78262020-03-24 10:41:54 +0100211DEFINE_PER_CPU(struct svm_cpu_data *, svm_data);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800212
Mathias Krause09941fb2012-08-30 01:30:20 +0200213static const u32 msrpm_ranges[] = {0, 0xc0000000, 0xc0010000};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800214
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200215#define NUM_MSR_MAPS ARRAY_SIZE(msrpm_ranges)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800216#define MSRS_RANGE_SIZE 2048
217#define MSRS_IN_RANGE (MSRS_RANGE_SIZE * 8 / 2)
218
Joerg Roedel883b0a92020-03-24 10:41:52 +0100219u32 svm_msrpm_offset(u32 msr)
Joerg Roedel455716f2010-03-01 15:34:35 +0100220{
221 u32 offset;
222 int i;
223
224 for (i = 0; i < NUM_MSR_MAPS; i++) {
225 if (msr < msrpm_ranges[i] ||
226 msr >= msrpm_ranges[i] + MSRS_IN_RANGE)
227 continue;
228
229 offset = (msr - msrpm_ranges[i]) / 4; /* 4 msrs per u8 */
230 offset += (i * MSRS_RANGE_SIZE); /* add range offset */
231
232 /* Now we have the u8 offset - but need the u32 offset */
233 return offset / 4;
234 }
235
236 /* MSR not in any range */
237 return MSR_INVALID;
238}
239
Avi Kivity6aa8b732006-12-10 02:21:36 -0800240#define MAX_INST_SIZE 15
241
Avi Kivity6aa8b732006-12-10 02:21:36 -0800242static inline void clgi(void)
243{
Uros Bizjakac5ffda22018-11-26 17:00:08 +0100244 asm volatile (__ex("clgi"));
Avi Kivity6aa8b732006-12-10 02:21:36 -0800245}
246
247static inline void stgi(void)
248{
Uros Bizjakac5ffda22018-11-26 17:00:08 +0100249 asm volatile (__ex("stgi"));
Avi Kivity6aa8b732006-12-10 02:21:36 -0800250}
251
252static inline void invlpga(unsigned long addr, u32 asid)
253{
Uros Bizjakac5ffda22018-11-26 17:00:08 +0100254 asm volatile (__ex("invlpga %1, %0") : : "c"(asid), "a"(addr));
Avi Kivity6aa8b732006-12-10 02:21:36 -0800255}
256
Sean Christophersond468d942020-07-15 20:41:20 -0700257static int get_max_npt_level(void)
Joerg Roedel4b161842010-09-10 17:31:03 +0200258{
259#ifdef CONFIG_X86_64
Yu Zhang2a7266a2017-08-24 20:27:54 +0800260 return PT64_ROOT_4LEVEL;
Joerg Roedel4b161842010-09-10 17:31:03 +0200261#else
262 return PT32E_ROOT_LEVEL;
263#endif
264}
265
Maxim Levitsky72f211e2020-10-01 14:29:53 +0300266int svm_set_efer(struct kvm_vcpu *vcpu, u64 efer)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800267{
Paolo Bonzinic513f482020-05-18 13:08:37 -0400268 struct vcpu_svm *svm = to_svm(vcpu);
Maxim Levitsky2fcf4872020-10-01 14:29:54 +0300269 u64 old_efer = vcpu->arch.efer;
Zachary Amsden6dc696d2010-05-26 15:09:43 -1000270 vcpu->arch.efer = efer;
Paolo Bonzini9167ab72019-10-27 16:23:23 +0100271
272 if (!npt_enabled) {
273 /* Shadow paging assumes NX to be available. */
274 efer |= EFER_NX;
275
276 if (!(efer & EFER_LMA))
277 efer &= ~EFER_LME;
278 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800279
Maxim Levitsky2fcf4872020-10-01 14:29:54 +0300280 if ((old_efer & EFER_SVME) != (efer & EFER_SVME)) {
281 if (!(efer & EFER_SVME)) {
282 svm_leave_nested(svm);
283 svm_set_gif(svm, true);
284
285 /*
286 * Free the nested guest state, unless we are in SMM.
287 * In this case we will return to the nested guest
288 * as soon as we leave SMM.
289 */
290 if (!is_smm(&svm->vcpu))
291 svm_free_nested(svm);
292
293 } else {
294 int ret = svm_allocate_nested(svm);
295
296 if (ret) {
297 vcpu->arch.efer = old_efer;
298 return ret;
299 }
300 }
Paolo Bonzinic513f482020-05-18 13:08:37 -0400301 }
302
303 svm->vmcb->save.efer = efer | EFER_SVME;
Joerg Roedel06e78522020-06-25 10:03:23 +0200304 vmcb_mark_dirty(svm->vmcb, VMCB_CR);
Maxim Levitsky72f211e2020-10-01 14:29:53 +0300305 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800306}
307
Avi Kivity6aa8b732006-12-10 02:21:36 -0800308static int is_external_interrupt(u32 info)
309{
310 info &= SVM_EVTINJ_TYPE_MASK | SVM_EVTINJ_VALID;
311 return info == (SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR);
312}
313
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +0200314static u32 svm_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -0400315{
316 struct vcpu_svm *svm = to_svm(vcpu);
317 u32 ret = 0;
318
319 if (svm->vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK)
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +0200320 ret = KVM_X86_SHADOW_INT_STI | KVM_X86_SHADOW_INT_MOV_SS;
321 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -0400322}
323
324static void svm_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
325{
326 struct vcpu_svm *svm = to_svm(vcpu);
327
328 if (mask == 0)
329 svm->vmcb->control.int_state &= ~SVM_INTERRUPT_SHADOW_MASK;
330 else
331 svm->vmcb->control.int_state |= SVM_INTERRUPT_SHADOW_MASK;
332
333}
334
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +0200335static int skip_emulated_instruction(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800336{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400337 struct vcpu_svm *svm = to_svm(vcpu);
338
Paolo Bonzinid647eb62019-06-20 14:13:33 +0200339 if (nrips && svm->vmcb->control.next_rip != 0) {
Dirk Müllerd2922422015-10-01 13:43:42 +0200340 WARN_ON_ONCE(!static_cpu_has(X86_FEATURE_NRIPS));
Andre Przywara6bc31bd2010-04-11 23:07:28 +0200341 svm->next_rip = svm->vmcb->control.next_rip;
Bandan Dasf1047652015-06-11 02:05:33 -0400342 }
Andre Przywara6bc31bd2010-04-11 23:07:28 +0200343
Sean Christopherson1957aa62019-08-27 14:40:39 -0700344 if (!svm->next_rip) {
345 if (!kvm_emulate_instruction(vcpu, EMULTYPE_SKIP))
346 return 0;
347 } else {
Sean Christopherson1957aa62019-08-27 14:40:39 -0700348 kvm_rip_write(vcpu, svm->next_rip);
349 }
Glauber Costa2809f5d2009-05-12 16:21:05 -0400350 svm_set_interrupt_shadow(vcpu, 0);
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +0200351
Sean Christopherson60fc3d02019-08-27 14:40:38 -0700352 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800353}
354
Wanpeng Licfcd20e2017-07-13 18:30:39 -0700355static void svm_queue_exception(struct kvm_vcpu *vcpu)
Jan Kiszka116a4752010-02-23 17:47:54 +0100356{
357 struct vcpu_svm *svm = to_svm(vcpu);
Wanpeng Licfcd20e2017-07-13 18:30:39 -0700358 unsigned nr = vcpu->arch.exception.nr;
359 bool has_error_code = vcpu->arch.exception.has_error_code;
Wanpeng Licfcd20e2017-07-13 18:30:39 -0700360 u32 error_code = vcpu->arch.exception.error_code;
Jan Kiszka116a4752010-02-23 17:47:54 +0100361
Jim Mattsonda998b42018-10-16 14:29:22 -0700362 kvm_deliver_exception_payload(&svm->vcpu);
363
Paolo Bonzinid647eb62019-06-20 14:13:33 +0200364 if (nr == BP_VECTOR && !nrips) {
Jan Kiszka66b71382010-02-23 17:47:56 +0100365 unsigned long rip, old_rip = kvm_rip_read(&svm->vcpu);
366
367 /*
368 * For guest debugging where we have to reinject #BP if some
369 * INT3 is guest-owned:
370 * Emulate nRIP by moving RIP forward. Will fail if injection
371 * raises a fault that is not intercepted. Still better than
372 * failing in all cases.
373 */
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +0200374 (void)skip_emulated_instruction(&svm->vcpu);
Jan Kiszka66b71382010-02-23 17:47:56 +0100375 rip = kvm_rip_read(&svm->vcpu);
376 svm->int3_rip = rip + svm->vmcb->save.cs.base;
377 svm->int3_injected = rip - old_rip;
378 }
379
Jan Kiszka116a4752010-02-23 17:47:54 +0100380 svm->vmcb->control.event_inj = nr
381 | SVM_EVTINJ_VALID
382 | (has_error_code ? SVM_EVTINJ_VALID_ERR : 0)
383 | SVM_EVTINJ_TYPE_EXEPT;
384 svm->vmcb->control.event_inj_err = error_code;
385}
386
Joerg Roedel67ec6602010-05-17 14:43:35 +0200387static void svm_init_erratum_383(void)
388{
389 u32 low, high;
390 int err;
391 u64 val;
392
Borislav Petkove6ee94d2013-03-20 15:07:27 +0100393 if (!static_cpu_has_bug(X86_BUG_AMD_TLB_MMATCH))
Joerg Roedel67ec6602010-05-17 14:43:35 +0200394 return;
395
396 /* Use _safe variants to not break nested virtualization */
397 val = native_read_msr_safe(MSR_AMD64_DC_CFG, &err);
398 if (err)
399 return;
400
401 val |= (1ULL << 47);
402
403 low = lower_32_bits(val);
404 high = upper_32_bits(val);
405
406 native_write_msr_safe(MSR_AMD64_DC_CFG, low, high);
407
408 erratum_383_found = true;
409}
410
Boris Ostrovsky2b036c62012-01-09 14:00:35 -0500411static void svm_init_osvw(struct kvm_vcpu *vcpu)
412{
413 /*
414 * Guests should see errata 400 and 415 as fixed (assuming that
415 * HLT and IO instructions are intercepted).
416 */
417 vcpu->arch.osvw.length = (osvw_len >= 3) ? (osvw_len) : 3;
418 vcpu->arch.osvw.status = osvw_status & ~(6ULL);
419
420 /*
421 * By increasing VCPU's osvw.length to 3 we are telling the guest that
422 * all osvw.status bits inside that length, including bit 0 (which is
423 * reserved for erratum 298), are valid. However, if host processor's
424 * osvw_len is 0 then osvw_status[0] carries no information. We need to
425 * be conservative here and therefore we tell the guest that erratum 298
426 * is present (because we really don't know).
427 */
428 if (osvw_len == 0 && boot_cpu_data.x86 == 0x10)
429 vcpu->arch.osvw.status |= 1;
430}
431
Avi Kivity6aa8b732006-12-10 02:21:36 -0800432static int has_svm(void)
433{
Eduardo Habkost63d11422008-11-17 19:03:20 -0200434 const char *msg;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800435
Eduardo Habkost63d11422008-11-17 19:03:20 -0200436 if (!cpu_has_svm(&msg)) {
Joe Perchesff81ff12009-01-08 11:05:17 -0800437 printk(KERN_INFO "has_svm: %s\n", msg);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800438 return 0;
439 }
440
Avi Kivity6aa8b732006-12-10 02:21:36 -0800441 return 1;
442}
443
Radim Krčmář13a34e02014-08-28 15:13:03 +0200444static void svm_hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800445{
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100446 /* Make sure we clean up behind us */
447 if (static_cpu_has(X86_FEATURE_TSCRATEMSR))
448 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
449
Eduardo Habkost2c8dcee2008-11-17 19:03:21 -0200450 cpu_svm_disable();
Joerg Roedel1018faa2012-02-29 14:57:32 +0100451
452 amd_pmu_disable_virt();
Avi Kivity6aa8b732006-12-10 02:21:36 -0800453}
454
Radim Krčmář13a34e02014-08-28 15:13:03 +0200455static int svm_hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800456{
457
Tejun Heo0fe1e002009-10-29 22:34:14 +0900458 struct svm_cpu_data *sd;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800459 uint64_t efer;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800460 struct desc_struct *gdt;
461 int me = raw_smp_processor_id();
462
Alexander Graf10474ae2009-09-15 11:37:46 +0200463 rdmsrl(MSR_EFER, efer);
464 if (efer & EFER_SVME)
465 return -EBUSY;
466
Avi Kivity6aa8b732006-12-10 02:21:36 -0800467 if (!has_svm()) {
Borislav Petkov1f5b77f2012-10-20 20:20:04 +0200468 pr_err("%s: err EOPNOTSUPP on %d\n", __func__, me);
Alexander Graf10474ae2009-09-15 11:37:46 +0200469 return -EINVAL;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800470 }
Tejun Heo0fe1e002009-10-29 22:34:14 +0900471 sd = per_cpu(svm_data, me);
Tejun Heo0fe1e002009-10-29 22:34:14 +0900472 if (!sd) {
Borislav Petkov1f5b77f2012-10-20 20:20:04 +0200473 pr_err("%s: svm_data is NULL on %d\n", __func__, me);
Alexander Graf10474ae2009-09-15 11:37:46 +0200474 return -EINVAL;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800475 }
476
Tejun Heo0fe1e002009-10-29 22:34:14 +0900477 sd->asid_generation = 1;
478 sd->max_asid = cpuid_ebx(SVM_CPUID_FUNC) - 1;
479 sd->next_asid = sd->max_asid + 1;
Brijesh Singhed3cd232017-12-04 10:57:32 -0600480 sd->min_asid = max_sev_asid + 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800481
Thomas Garnier45fc8752017-03-14 10:05:08 -0700482 gdt = get_current_gdt_rw();
Tejun Heo0fe1e002009-10-29 22:34:14 +0900483 sd->tss_desc = (struct kvm_ldttss_desc *)(gdt + GDT_ENTRY_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800484
Alexander Graf9962d032008-11-25 20:17:02 +0100485 wrmsrl(MSR_EFER, efer | EFER_SVME);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800486
Linus Torvaldsd0316552009-12-14 09:58:24 -0800487 wrmsrl(MSR_VM_HSAVE_PA, page_to_pfn(sd->save_area) << PAGE_SHIFT);
Alexander Graf10474ae2009-09-15 11:37:46 +0200488
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100489 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
490 wrmsrl(MSR_AMD64_TSC_RATIO, TSC_RATIO_DEFAULT);
Christoph Lameter89cbc762014-08-17 12:30:40 -0500491 __this_cpu_write(current_tsc_ratio, TSC_RATIO_DEFAULT);
Joerg Roedelfbc0db72011-03-25 09:44:46 +0100492 }
493
Boris Ostrovsky2b036c62012-01-09 14:00:35 -0500494
495 /*
496 * Get OSVW bits.
497 *
498 * Note that it is possible to have a system with mixed processor
499 * revisions and therefore different OSVW bits. If bits are not the same
500 * on different processors then choose the worst case (i.e. if erratum
501 * is present on one processor and not on another then assume that the
502 * erratum is present everywhere).
503 */
504 if (cpu_has(&boot_cpu_data, X86_FEATURE_OSVW)) {
505 uint64_t len, status = 0;
506 int err;
507
508 len = native_read_msr_safe(MSR_AMD64_OSVW_ID_LENGTH, &err);
509 if (!err)
510 status = native_read_msr_safe(MSR_AMD64_OSVW_STATUS,
511 &err);
512
513 if (err)
514 osvw_status = osvw_len = 0;
515 else {
516 if (len < osvw_len)
517 osvw_len = len;
518 osvw_status |= status;
519 osvw_status &= (1ULL << osvw_len) - 1;
520 }
521 } else
522 osvw_status = osvw_len = 0;
523
Joerg Roedel67ec6602010-05-17 14:43:35 +0200524 svm_init_erratum_383();
525
Joerg Roedel1018faa2012-02-29 14:57:32 +0100526 amd_pmu_enable_virt();
527
Alexander Graf10474ae2009-09-15 11:37:46 +0200528 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800529}
530
Joerg Roedel0da1db752008-07-02 16:02:11 +0200531static void svm_cpu_uninit(int cpu)
532{
Tejun Heo0fe1e002009-10-29 22:34:14 +0900533 struct svm_cpu_data *sd = per_cpu(svm_data, raw_smp_processor_id());
Joerg Roedel0da1db752008-07-02 16:02:11 +0200534
Tejun Heo0fe1e002009-10-29 22:34:14 +0900535 if (!sd)
Joerg Roedel0da1db752008-07-02 16:02:11 +0200536 return;
537
538 per_cpu(svm_data, raw_smp_processor_id()) = NULL;
Brijesh Singh70cd94e2017-12-04 10:57:34 -0600539 kfree(sd->sev_vmcbs);
Tejun Heo0fe1e002009-10-29 22:34:14 +0900540 __free_page(sd->save_area);
541 kfree(sd);
Joerg Roedel0da1db752008-07-02 16:02:11 +0200542}
543
Avi Kivity6aa8b732006-12-10 02:21:36 -0800544static int svm_cpu_init(int cpu)
545{
Tejun Heo0fe1e002009-10-29 22:34:14 +0900546 struct svm_cpu_data *sd;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800547
Tejun Heo0fe1e002009-10-29 22:34:14 +0900548 sd = kzalloc(sizeof(struct svm_cpu_data), GFP_KERNEL);
549 if (!sd)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800550 return -ENOMEM;
Tejun Heo0fe1e002009-10-29 22:34:14 +0900551 sd->cpu = cpu;
Brijesh Singh70cd94e2017-12-04 10:57:34 -0600552 sd->save_area = alloc_page(GFP_KERNEL);
Tejun Heo0fe1e002009-10-29 22:34:14 +0900553 if (!sd->save_area)
Miaohe Lind80b64f2020-01-04 16:56:49 +0800554 goto free_cpu_data;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800555
Brijesh Singh70cd94e2017-12-04 10:57:34 -0600556 if (svm_sev_enabled()) {
Kees Cook6da2ec52018-06-12 13:55:00 -0700557 sd->sev_vmcbs = kmalloc_array(max_sev_asid + 1,
558 sizeof(void *),
559 GFP_KERNEL);
Brijesh Singh70cd94e2017-12-04 10:57:34 -0600560 if (!sd->sev_vmcbs)
Miaohe Lind80b64f2020-01-04 16:56:49 +0800561 goto free_save_area;
Brijesh Singh70cd94e2017-12-04 10:57:34 -0600562 }
563
Tejun Heo0fe1e002009-10-29 22:34:14 +0900564 per_cpu(svm_data, cpu) = sd;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800565
566 return 0;
567
Miaohe Lind80b64f2020-01-04 16:56:49 +0800568free_save_area:
569 __free_page(sd->save_area);
570free_cpu_data:
Tejun Heo0fe1e002009-10-29 22:34:14 +0900571 kfree(sd);
Miaohe Lind80b64f2020-01-04 16:56:49 +0800572 return -ENOMEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800573
574}
575
Alexander Graffd6fa732020-09-25 16:34:19 +0200576static int direct_access_msr_slot(u32 msr)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800577{
Alexander Graffd6fa732020-09-25 16:34:19 +0200578 u32 i;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800579
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100580 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++)
Alexander Graffd6fa732020-09-25 16:34:19 +0200581 if (direct_access_msrs[i].index == msr)
582 return i;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800583
Alexander Graffd6fa732020-09-25 16:34:19 +0200584 return -ENOENT;
585}
586
587static void set_shadow_msr_intercept(struct kvm_vcpu *vcpu, u32 msr, int read,
588 int write)
589{
590 struct vcpu_svm *svm = to_svm(vcpu);
591 int slot = direct_access_msr_slot(msr);
592
593 if (slot == -ENOENT)
594 return;
595
596 /* Set the shadow bitmaps to the desired intercept states */
597 if (read)
598 set_bit(slot, svm->shadow_msr_intercept.read);
599 else
600 clear_bit(slot, svm->shadow_msr_intercept.read);
601
602 if (write)
603 set_bit(slot, svm->shadow_msr_intercept.write);
604 else
605 clear_bit(slot, svm->shadow_msr_intercept.write);
606}
607
608static bool valid_msr_intercept(u32 index)
609{
610 return direct_access_msr_slot(index) != -ENOENT;
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100611}
612
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200613static bool msr_write_intercepted(struct kvm_vcpu *vcpu, u32 msr)
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +0100614{
615 u8 bit_write;
616 unsigned long tmp;
617 u32 offset;
618 u32 *msrpm;
619
620 msrpm = is_guest_mode(vcpu) ? to_svm(vcpu)->nested.msrpm:
621 to_svm(vcpu)->msrpm;
622
623 offset = svm_msrpm_offset(msr);
624 bit_write = 2 * (msr & 0x0f) + 1;
625 tmp = msrpm[offset];
626
627 BUG_ON(offset == MSR_INVALID);
628
629 return !!test_bit(bit_write, &tmp);
630}
631
Alexander Graffd6fa732020-09-25 16:34:19 +0200632static void set_msr_interception_bitmap(struct kvm_vcpu *vcpu, u32 *msrpm,
633 u32 msr, int read, int write)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800634{
Joerg Roedel455716f2010-03-01 15:34:35 +0100635 u8 bit_read, bit_write;
636 unsigned long tmp;
637 u32 offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800638
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100639 /*
640 * If this warning triggers extend the direct_access_msrs list at the
641 * beginning of the file
642 */
643 WARN_ON(!valid_msr_intercept(msr));
644
Alexander Graffd6fa732020-09-25 16:34:19 +0200645 /* Enforce non allowed MSRs to trap */
646 if (read && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_READ))
647 read = 0;
648
649 if (write && !kvm_msr_allowed(vcpu, msr, KVM_MSR_FILTER_WRITE))
650 write = 0;
651
Joerg Roedel455716f2010-03-01 15:34:35 +0100652 offset = svm_msrpm_offset(msr);
653 bit_read = 2 * (msr & 0x0f);
654 bit_write = 2 * (msr & 0x0f) + 1;
655 tmp = msrpm[offset];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800656
Joerg Roedel455716f2010-03-01 15:34:35 +0100657 BUG_ON(offset == MSR_INVALID);
658
659 read ? clear_bit(bit_read, &tmp) : set_bit(bit_read, &tmp);
660 write ? clear_bit(bit_write, &tmp) : set_bit(bit_write, &tmp);
661
662 msrpm[offset] = tmp;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800663}
664
Alexander Graffd6fa732020-09-25 16:34:19 +0200665static void set_msr_interception(struct kvm_vcpu *vcpu, u32 *msrpm, u32 msr,
666 int read, int write)
667{
668 set_shadow_msr_intercept(vcpu, msr, read, write);
669 set_msr_interception_bitmap(vcpu, msrpm, msr, read, write);
670}
671
Maxim Levitsky2fcf4872020-10-01 14:29:54 +0300672u32 *svm_vcpu_alloc_msrpm(void)
Joerg Roedelf65c2292008-02-13 18:58:46 +0100673{
Maxim Levitskyf4c847a2020-08-27 20:11:40 +0300674 struct page *pages = alloc_pages(GFP_KERNEL_ACCOUNT, MSRPM_ALLOC_ORDER);
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200675 u32 *msrpm;
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100676
Maxim Levitskyf4c847a2020-08-27 20:11:40 +0300677 if (!pages)
678 return NULL;
679
680 msrpm = page_address(pages);
Joerg Roedelf65c2292008-02-13 18:58:46 +0100681 memset(msrpm, 0xff, PAGE_SIZE * (1 << MSRPM_ALLOC_ORDER));
682
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200683 return msrpm;
684}
685
Maxim Levitsky2fcf4872020-10-01 14:29:54 +0300686void svm_vcpu_init_msrpm(struct kvm_vcpu *vcpu, u32 *msrpm)
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200687{
688 int i;
689
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100690 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
691 if (!direct_access_msrs[i].always)
692 continue;
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200693 set_msr_interception(vcpu, msrpm, direct_access_msrs[i].index, 1, 1);
Joerg Roedelac72a9b2010-03-01 15:34:36 +0100694 }
Maxim Levitskyf4c847a2020-08-27 20:11:40 +0300695}
696
Maxim Levitsky2fcf4872020-10-01 14:29:54 +0300697
698void svm_vcpu_free_msrpm(u32 *msrpm)
Maxim Levitskyf4c847a2020-08-27 20:11:40 +0300699{
700 __free_pages(virt_to_page(msrpm), MSRPM_ALLOC_ORDER);
Joerg Roedelf65c2292008-02-13 18:58:46 +0100701}
702
Alexander Graffd6fa732020-09-25 16:34:19 +0200703static void svm_msr_filter_changed(struct kvm_vcpu *vcpu)
704{
705 struct vcpu_svm *svm = to_svm(vcpu);
706 u32 i;
707
708 /*
709 * Set intercept permissions for all direct access MSRs again. They
710 * will automatically get filtered through the MSR filter, so we are
711 * back in sync after this.
712 */
713 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
714 u32 msr = direct_access_msrs[i].index;
715 u32 read = test_bit(i, svm->shadow_msr_intercept.read);
716 u32 write = test_bit(i, svm->shadow_msr_intercept.write);
717
718 set_msr_interception_bitmap(vcpu, svm->msrpm, msr, read, write);
719 }
720}
721
Joerg Roedel323c3d82010-03-01 15:34:37 +0100722static void add_msr_offset(u32 offset)
723{
724 int i;
725
726 for (i = 0; i < MSRPM_OFFSETS; ++i) {
727
728 /* Offset already in list? */
729 if (msrpm_offsets[i] == offset)
730 return;
731
732 /* Slot used by another offset? */
733 if (msrpm_offsets[i] != MSR_INVALID)
734 continue;
735
736 /* Add offset to list */
737 msrpm_offsets[i] = offset;
738
739 return;
740 }
741
742 /*
743 * If this BUG triggers the msrpm_offsets table has an overflow. Just
744 * increase MSRPM_OFFSETS in this case.
745 */
746 BUG();
747}
748
749static void init_msrpm_offsets(void)
750{
751 int i;
752
753 memset(msrpm_offsets, 0xff, sizeof(msrpm_offsets));
754
755 for (i = 0; direct_access_msrs[i].index != MSR_INVALID; i++) {
756 u32 offset;
757
758 offset = svm_msrpm_offset(direct_access_msrs[i].index);
759 BUG_ON(offset == MSR_INVALID);
760
761 add_msr_offset(offset);
762 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800763}
764
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200765static void svm_enable_lbrv(struct kvm_vcpu *vcpu)
Joerg Roedel24e09cb2008-02-13 18:58:47 +0100766{
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200767 struct vcpu_svm *svm = to_svm(vcpu);
Joerg Roedel24e09cb2008-02-13 18:58:47 +0100768
Janakarajan Natarajan0dc92112017-07-06 15:50:45 -0500769 svm->vmcb->control.virt_ext |= LBR_CTL_ENABLE_MASK;
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200770 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 1, 1);
771 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 1, 1);
772 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 1, 1);
773 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 1, 1);
Joerg Roedel24e09cb2008-02-13 18:58:47 +0100774}
775
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200776static void svm_disable_lbrv(struct kvm_vcpu *vcpu)
Joerg Roedel24e09cb2008-02-13 18:58:47 +0100777{
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200778 struct vcpu_svm *svm = to_svm(vcpu);
Joerg Roedel24e09cb2008-02-13 18:58:47 +0100779
Janakarajan Natarajan0dc92112017-07-06 15:50:45 -0500780 svm->vmcb->control.virt_ext &= ~LBR_CTL_ENABLE_MASK;
Aaron Lewis476c9bd2020-09-25 16:34:18 +0200781 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHFROMIP, 0, 0);
782 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTBRANCHTOIP, 0, 0);
783 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTFROMIP, 0, 0);
784 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_LASTINTTOIP, 0, 0);
Joerg Roedel24e09cb2008-02-13 18:58:47 +0100785}
786
Joerg Roedel883b0a92020-03-24 10:41:52 +0100787void disable_nmi_singlestep(struct vcpu_svm *svm)
Ladi Prosek4aebd0e2017-06-21 09:06:57 +0200788{
789 svm->nmi_singlestep = false;
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -0500790
Ladi Prosekab2f4d732017-06-21 09:06:58 +0200791 if (!(svm->vcpu.guest_debug & KVM_GUESTDBG_SINGLESTEP)) {
792 /* Clear our flags if they were not set by the guest */
793 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
794 svm->vmcb->save.rflags &= ~X86_EFLAGS_TF;
795 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
796 svm->vmcb->save.rflags &= ~X86_EFLAGS_RF;
797 }
Ladi Prosek4aebd0e2017-06-21 09:06:57 +0200798}
799
Babu Moger8566ac82018-03-16 16:37:26 -0400800static void grow_ple_window(struct kvm_vcpu *vcpu)
801{
802 struct vcpu_svm *svm = to_svm(vcpu);
803 struct vmcb_control_area *control = &svm->vmcb->control;
804 int old = control->pause_filter_count;
805
806 control->pause_filter_count = __grow_ple_window(old,
807 pause_filter_count,
808 pause_filter_count_grow,
809 pause_filter_count_max);
810
Peter Xu4f75bcc2019-09-06 10:17:22 +0800811 if (control->pause_filter_count != old) {
Joerg Roedel06e78522020-06-25 10:03:23 +0200812 vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
Peter Xu4f75bcc2019-09-06 10:17:22 +0800813 trace_kvm_ple_window_update(vcpu->vcpu_id,
814 control->pause_filter_count, old);
815 }
Babu Moger8566ac82018-03-16 16:37:26 -0400816}
817
818static void shrink_ple_window(struct kvm_vcpu *vcpu)
819{
820 struct vcpu_svm *svm = to_svm(vcpu);
821 struct vmcb_control_area *control = &svm->vmcb->control;
822 int old = control->pause_filter_count;
823
824 control->pause_filter_count =
825 __shrink_ple_window(old,
826 pause_filter_count,
827 pause_filter_count_shrink,
828 pause_filter_count);
Peter Xu4f75bcc2019-09-06 10:17:22 +0800829 if (control->pause_filter_count != old) {
Joerg Roedel06e78522020-06-25 10:03:23 +0200830 vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
Peter Xu4f75bcc2019-09-06 10:17:22 +0800831 trace_kvm_ple_window_update(vcpu->vcpu_id,
832 control->pause_filter_count, old);
833 }
Babu Moger8566ac82018-03-16 16:37:26 -0400834}
835
Tom Lendacky52918ed2020-01-09 17:42:16 -0600836/*
837 * The default MMIO mask is a single bit (excluding the present bit),
838 * which could conflict with the memory encryption bit. Check for
839 * memory encryption support and override the default MMIO mask if
840 * memory encryption is enabled.
841 */
842static __init void svm_adjust_mmio_mask(void)
843{
844 unsigned int enc_bit, mask_bit;
845 u64 msr, mask;
846
847 /* If there is no memory encryption support, use existing mask */
848 if (cpuid_eax(0x80000000) < 0x8000001f)
849 return;
850
851 /* If memory encryption is not enabled, use existing mask */
852 rdmsrl(MSR_K8_SYSCFG, msr);
853 if (!(msr & MSR_K8_SYSCFG_MEM_ENCRYPT))
854 return;
855
856 enc_bit = cpuid_ebx(0x8000001f) & 0x3f;
857 mask_bit = boot_cpu_data.x86_phys_bits;
858
859 /* Increment the mask bit if it is the same as the encryption bit */
860 if (enc_bit == mask_bit)
861 mask_bit++;
862
863 /*
864 * If the mask bit location is below 52, then some bits above the
865 * physical addressing limit will always be reserved, so use the
866 * rsvd_bits() function to generate the mask. This mask, along with
867 * the present bit, will be used to generate a page fault with
868 * PFER.RSV = 1.
869 *
870 * If the mask bit location is 52 (or above), then clear the mask.
871 */
872 mask = (mask_bit < 52) ? rsvd_bits(mask_bit, 51) | PT_PRESENT_MASK : 0;
873
Paolo Bonzinie7581ca2020-05-19 05:04:49 -0400874 kvm_mmu_set_mmio_spte_mask(mask, PT_WRITABLE_MASK | PT_USER_MASK);
Tom Lendacky52918ed2020-01-09 17:42:16 -0600875}
876
Li RongQingdd58f3c2020-02-23 16:13:12 +0800877static void svm_hardware_teardown(void)
878{
879 int cpu;
880
Joerg Roedeleaf78262020-03-24 10:41:54 +0100881 if (svm_sev_enabled())
882 sev_hardware_teardown();
Li RongQingdd58f3c2020-02-23 16:13:12 +0800883
884 for_each_possible_cpu(cpu)
885 svm_cpu_uninit(cpu);
886
887 __free_pages(pfn_to_page(iopm_base >> PAGE_SHIFT), IOPM_ALLOC_ORDER);
888 iopm_base = 0;
889}
890
Sean Christopherson9b58b982020-03-02 15:56:42 -0800891static __init void svm_set_cpu_caps(void)
892{
893 kvm_set_cpu_caps();
894
Paolo Bonzini408e9a32020-03-05 16:11:56 +0100895 supported_xss = 0;
896
Sean Christophersona50718c2020-03-02 15:57:07 -0800897 /* CPUID 0x80000001 and 0x8000000A (SVM features) */
898 if (nested) {
Sean Christopherson9b58b982020-03-02 15:56:42 -0800899 kvm_cpu_cap_set(X86_FEATURE_SVM);
900
Sean Christopherson4eb87462020-03-02 15:57:08 -0800901 if (nrips)
Sean Christophersona50718c2020-03-02 15:57:07 -0800902 kvm_cpu_cap_set(X86_FEATURE_NRIPS);
903
904 if (npt_enabled)
905 kvm_cpu_cap_set(X86_FEATURE_NPT);
906 }
907
Sean Christopherson93c380e2020-03-02 15:56:54 -0800908 /* CPUID 0x80000008 */
909 if (boot_cpu_has(X86_FEATURE_LS_CFG_SSBD) ||
910 boot_cpu_has(X86_FEATURE_AMD_SSBD))
911 kvm_cpu_cap_set(X86_FEATURE_VIRT_SSBD);
Babu Moger4407a792020-09-11 14:29:19 -0500912
913 /* Enable INVPCID feature */
914 kvm_cpu_cap_check_and_set(X86_FEATURE_INVPCID);
Sean Christopherson9b58b982020-03-02 15:56:42 -0800915}
916
Avi Kivity6aa8b732006-12-10 02:21:36 -0800917static __init int svm_hardware_setup(void)
918{
919 int cpu;
920 struct page *iopm_pages;
Joerg Roedelf65c2292008-02-13 18:58:46 +0100921 void *iopm_va;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800922 int r;
923
Avi Kivity6aa8b732006-12-10 02:21:36 -0800924 iopm_pages = alloc_pages(GFP_KERNEL, IOPM_ALLOC_ORDER);
925
926 if (!iopm_pages)
927 return -ENOMEM;
Anthony Liguoric8681332007-04-30 09:48:11 +0300928
929 iopm_va = page_address(iopm_pages);
930 memset(iopm_va, 0xff, PAGE_SIZE * (1 << IOPM_ALLOC_ORDER));
Avi Kivity6aa8b732006-12-10 02:21:36 -0800931 iopm_base = page_to_pfn(iopm_pages) << PAGE_SHIFT;
932
Joerg Roedel323c3d82010-03-01 15:34:37 +0100933 init_msrpm_offsets();
934
Sean Christophersoncfc48182020-03-02 15:56:23 -0800935 supported_xcr0 &= ~(XFEATURE_MASK_BNDREGS | XFEATURE_MASK_BNDCSR);
936
Joerg Roedel50a37eb2008-01-31 14:57:38 +0100937 if (boot_cpu_has(X86_FEATURE_NX))
938 kvm_enable_efer_bits(EFER_NX);
939
Alexander Graf1b2fd702009-02-02 16:23:51 +0100940 if (boot_cpu_has(X86_FEATURE_FXSR_OPT))
941 kvm_enable_efer_bits(EFER_FFXSR);
942
Joerg Roedel92a1f122011-03-25 09:44:51 +0100943 if (boot_cpu_has(X86_FEATURE_TSCRATEMSR)) {
Joerg Roedel92a1f122011-03-25 09:44:51 +0100944 kvm_has_tsc_control = true;
Haozhong Zhangbc9b9612015-10-20 15:39:01 +0800945 kvm_max_tsc_scaling_ratio = TSC_RATIO_MAX;
946 kvm_tsc_scaling_ratio_frac_bits = 32;
Joerg Roedel92a1f122011-03-25 09:44:51 +0100947 }
948
Babu Moger8566ac82018-03-16 16:37:26 -0400949 /* Check for pause filtering support */
950 if (!boot_cpu_has(X86_FEATURE_PAUSEFILTER)) {
951 pause_filter_count = 0;
952 pause_filter_thresh = 0;
953 } else if (!boot_cpu_has(X86_FEATURE_PFTHRESHOLD)) {
954 pause_filter_thresh = 0;
955 }
956
Alexander Graf236de052008-11-25 20:17:10 +0100957 if (nested) {
958 printk(KERN_INFO "kvm: Nested Virtualization enabled\n");
Joerg Roedeleec4b142010-05-05 16:04:44 +0200959 kvm_enable_efer_bits(EFER_SVME | EFER_LMSLE);
Alexander Graf236de052008-11-25 20:17:10 +0100960 }
961
Brijesh Singhe9df0942017-12-04 10:57:33 -0600962 if (sev) {
963 if (boot_cpu_has(X86_FEATURE_SEV) &&
964 IS_ENABLED(CONFIG_KVM_AMD_SEV)) {
965 r = sev_hardware_setup();
966 if (r)
967 sev = false;
968 } else {
969 sev = false;
970 }
971 }
972
Tom Lendacky52918ed2020-01-09 17:42:16 -0600973 svm_adjust_mmio_mask();
974
Zachary Amsden3230bb42009-09-29 11:38:37 -1000975 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 r = svm_cpu_init(cpu);
977 if (r)
Joerg Roedelf65c2292008-02-13 18:58:46 +0100978 goto err;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979 }
Joerg Roedel33bd6a02008-02-07 13:47:38 +0100980
Avi Kivity2a6b20b2010-11-09 16:15:42 +0200981 if (!boot_cpu_has(X86_FEATURE_NPT))
Joerg Roedele3da3ac2008-02-07 13:47:39 +0100982 npt_enabled = false;
983
Sean Christopherson213e0e12020-03-02 15:57:01 -0800984 if (npt_enabled && !npt)
Joerg Roedel6c7dac72008-02-07 13:47:40 +0100985 npt_enabled = false;
Joerg Roedel6c7dac72008-02-07 13:47:40 +0100986
Sean Christopherson83013052020-07-15 20:41:22 -0700987 kvm_configure_mmu(npt_enabled, get_max_npt_level(), PG_LEVEL_1G);
Sean Christopherson213e0e12020-03-02 15:57:01 -0800988 pr_info("kvm: Nested Paging %sabled\n", npt_enabled ? "en" : "dis");
Joerg Roedele3da3ac2008-02-07 13:47:39 +0100989
Paolo Bonzinid647eb62019-06-20 14:13:33 +0200990 if (nrips) {
991 if (!boot_cpu_has(X86_FEATURE_NRIPS))
992 nrips = false;
993 }
994
Suravee Suthikulpanit5b8abf12016-06-15 17:24:36 -0500995 if (avic) {
996 if (!npt_enabled ||
997 !boot_cpu_has(X86_FEATURE_AVIC) ||
Suravee Suthikulpanit5881f732016-08-23 13:52:42 -0500998 !IS_ENABLED(CONFIG_X86_LOCAL_APIC)) {
Suravee Suthikulpanit5b8abf12016-06-15 17:24:36 -0500999 avic = false;
Suravee Suthikulpanit5881f732016-08-23 13:52:42 -05001000 } else {
Suravee Suthikulpanit5b8abf12016-06-15 17:24:36 -05001001 pr_info("AVIC enabled\n");
Suravee Suthikulpanit5881f732016-08-23 13:52:42 -05001002
Suravee Suthikulpanit5881f732016-08-23 13:52:42 -05001003 amd_iommu_register_ga_log_notifier(&avic_ga_log_notifier);
1004 }
Suravee Suthikulpanit5b8abf12016-06-15 17:24:36 -05001005 }
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05001006
Janakarajan Natarajan89c8a492017-07-06 15:50:47 -05001007 if (vls) {
1008 if (!npt_enabled ||
Borislav Petkov5442c262017-08-01 20:55:52 +02001009 !boot_cpu_has(X86_FEATURE_V_VMSAVE_VMLOAD) ||
Janakarajan Natarajan89c8a492017-07-06 15:50:47 -05001010 !IS_ENABLED(CONFIG_X86_64)) {
1011 vls = false;
1012 } else {
1013 pr_info("Virtual VMLOAD VMSAVE supported\n");
1014 }
1015 }
1016
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -05001017 if (vgif) {
1018 if (!boot_cpu_has(X86_FEATURE_VGIF))
1019 vgif = false;
1020 else
1021 pr_info("Virtual GIF supported\n");
1022 }
1023
Sean Christopherson9b58b982020-03-02 15:56:42 -08001024 svm_set_cpu_caps();
Sean Christopherson66a69502020-03-02 15:56:41 -08001025
Mohammed Gamal3edd6832020-07-10 17:48:11 +02001026 /*
1027 * It seems that on AMD processors PTE's accessed bit is
1028 * being set by the CPU hardware before the NPF vmexit.
1029 * This is not expected behaviour and our tests fail because
1030 * of it.
1031 * A workaround here is to disable support for
1032 * GUEST_MAXPHYADDR < HOST_MAXPHYADDR if NPT is enabled.
1033 * In this case userspace can know if there is support using
1034 * KVM_CAP_SMALLER_MAXPHYADDR extension and decide how to handle
1035 * it
1036 * If future AMD CPU models change the behaviour described above,
1037 * this variable can be changed accordingly
1038 */
1039 allow_smaller_maxphyaddr = !npt_enabled;
1040
Avi Kivity6aa8b732006-12-10 02:21:36 -08001041 return 0;
1042
Joerg Roedelf65c2292008-02-13 18:58:46 +01001043err:
Li RongQingdd58f3c2020-02-23 16:13:12 +08001044 svm_hardware_teardown();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001045 return r;
1046}
1047
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048static void init_seg(struct vmcb_seg *seg)
1049{
1050 seg->selector = 0;
1051 seg->attrib = SVM_SELECTOR_P_MASK | SVM_SELECTOR_S_MASK |
Joerg Roedele0231712010-02-24 18:59:10 +01001052 SVM_SELECTOR_WRITE_MASK; /* Read/Write Data Segment */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053 seg->limit = 0xffff;
1054 seg->base = 0;
1055}
1056
1057static void init_sys_seg(struct vmcb_seg *seg, uint32_t type)
1058{
1059 seg->selector = 0;
1060 seg->attrib = SVM_SELECTOR_P_MASK | type;
1061 seg->limit = 0xffff;
1062 seg->base = 0;
1063}
1064
Leonid Shatz326e7422018-11-06 12:14:25 +02001065static u64 svm_write_l1_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Zachary Amsdenf4e1b3c2010-08-19 22:07:16 -10001066{
1067 struct vcpu_svm *svm = to_svm(vcpu);
1068 u64 g_tsc_offset = 0;
1069
Joerg Roedel20307532010-11-29 17:51:48 +01001070 if (is_guest_mode(vcpu)) {
KarimAllah Ahmede79f2452018-04-14 05:10:52 +02001071 /* Write L1's TSC offset. */
Zachary Amsdenf4e1b3c2010-08-19 22:07:16 -10001072 g_tsc_offset = svm->vmcb->control.tsc_offset -
1073 svm->nested.hsave->control.tsc_offset;
1074 svm->nested.hsave->control.tsc_offset = offset;
Paolo Bonzini45c3af92018-11-25 18:45:35 +01001075 }
1076
1077 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
1078 svm->vmcb->control.tsc_offset - g_tsc_offset,
1079 offset);
Zachary Amsdenf4e1b3c2010-08-19 22:07:16 -10001080
1081 svm->vmcb->control.tsc_offset = offset + g_tsc_offset;
Joerg Roedel116a0a22010-12-03 11:45:49 +01001082
Joerg Roedel06e78522020-06-25 10:03:23 +02001083 vmcb_mark_dirty(svm->vmcb, VMCB_INTERCEPTS);
Leonid Shatz326e7422018-11-06 12:14:25 +02001084 return svm->vmcb->control.tsc_offset;
Zachary Amsdenf4e1b3c2010-08-19 22:07:16 -10001085}
1086
Babu Moger4407a792020-09-11 14:29:19 -05001087static void svm_check_invpcid(struct vcpu_svm *svm)
1088{
1089 /*
1090 * Intercept INVPCID instruction only if shadow page table is
1091 * enabled. Interception is not required with nested page table
1092 * enabled.
1093 */
1094 if (kvm_cpu_cap_has(X86_FEATURE_INVPCID)) {
1095 if (!npt_enabled)
1096 svm_set_intercept(svm, INTERCEPT_INVPCID);
1097 else
1098 svm_clr_intercept(svm, INTERCEPT_INVPCID);
1099 }
1100}
1101
Paolo Bonzini56908912015-10-19 11:30:19 +02001102static void init_vmcb(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001103{
Joerg Roedele6101a92008-02-13 18:58:45 +01001104 struct vmcb_control_area *control = &svm->vmcb->control;
1105 struct vmcb_save_area *save = &svm->vmcb->save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001106
Roedel, Joerg4ee546b2010-12-03 10:50:51 +01001107 svm->vcpu.arch.hflags = 0;
Avi Kivitybff78272010-01-07 13:16:08 +02001108
Babu Moger830bd712020-09-11 14:28:50 -05001109 svm_set_intercept(svm, INTERCEPT_CR0_READ);
1110 svm_set_intercept(svm, INTERCEPT_CR3_READ);
1111 svm_set_intercept(svm, INTERCEPT_CR4_READ);
1112 svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
1113 svm_set_intercept(svm, INTERCEPT_CR3_WRITE);
1114 svm_set_intercept(svm, INTERCEPT_CR4_WRITE);
Suravee Suthikulpanit3bbf3562016-05-04 14:09:51 -05001115 if (!kvm_vcpu_apicv_active(&svm->vcpu))
Babu Moger830bd712020-09-11 14:28:50 -05001116 svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001117
Paolo Bonzini5315c712014-03-03 13:08:29 +01001118 set_dr_intercepts(svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001119
Joerg Roedel18c918c2010-11-30 18:03:59 +01001120 set_exception_intercept(svm, PF_VECTOR);
1121 set_exception_intercept(svm, UD_VECTOR);
1122 set_exception_intercept(svm, MC_VECTOR);
Eric Northup54a20552015-11-03 18:03:53 +01001123 set_exception_intercept(svm, AC_VECTOR);
Paolo Bonzinicbdb9672015-11-10 09:14:39 +01001124 set_exception_intercept(svm, DB_VECTOR);
Liran Alon97184202018-03-12 13:12:52 +02001125 /*
1126 * Guest access to VMware backdoor ports could legitimately
1127 * trigger #GP because of TSS I/O permission bitmap.
1128 * We intercept those #GP and allow access to them anyway
1129 * as VMware does.
1130 */
1131 if (enable_vmware_backdoor)
1132 set_exception_intercept(svm, GP_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001133
Joerg Roedela284ba52020-06-25 10:03:24 +02001134 svm_set_intercept(svm, INTERCEPT_INTR);
1135 svm_set_intercept(svm, INTERCEPT_NMI);
1136 svm_set_intercept(svm, INTERCEPT_SMI);
1137 svm_set_intercept(svm, INTERCEPT_SELECTIVE_CR0);
1138 svm_set_intercept(svm, INTERCEPT_RDPMC);
1139 svm_set_intercept(svm, INTERCEPT_CPUID);
1140 svm_set_intercept(svm, INTERCEPT_INVD);
1141 svm_set_intercept(svm, INTERCEPT_INVLPG);
1142 svm_set_intercept(svm, INTERCEPT_INVLPGA);
1143 svm_set_intercept(svm, INTERCEPT_IOIO_PROT);
1144 svm_set_intercept(svm, INTERCEPT_MSR_PROT);
1145 svm_set_intercept(svm, INTERCEPT_TASK_SWITCH);
1146 svm_set_intercept(svm, INTERCEPT_SHUTDOWN);
1147 svm_set_intercept(svm, INTERCEPT_VMRUN);
1148 svm_set_intercept(svm, INTERCEPT_VMMCALL);
1149 svm_set_intercept(svm, INTERCEPT_VMLOAD);
1150 svm_set_intercept(svm, INTERCEPT_VMSAVE);
1151 svm_set_intercept(svm, INTERCEPT_STGI);
1152 svm_set_intercept(svm, INTERCEPT_CLGI);
1153 svm_set_intercept(svm, INTERCEPT_SKINIT);
1154 svm_set_intercept(svm, INTERCEPT_WBINVD);
1155 svm_set_intercept(svm, INTERCEPT_XSETBV);
1156 svm_set_intercept(svm, INTERCEPT_RDPRU);
1157 svm_set_intercept(svm, INTERCEPT_RSM);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001158
Wanpeng Li4d5422c2018-03-12 04:53:02 -07001159 if (!kvm_mwait_in_guest(svm->vcpu.kvm)) {
Joerg Roedela284ba52020-06-25 10:03:24 +02001160 svm_set_intercept(svm, INTERCEPT_MONITOR);
1161 svm_set_intercept(svm, INTERCEPT_MWAIT);
Michael S. Tsirkin668fffa2017-04-21 12:27:17 +02001162 }
1163
Wanpeng Licaa057a2018-03-12 04:53:03 -07001164 if (!kvm_hlt_in_guest(svm->vcpu.kvm))
Joerg Roedela284ba52020-06-25 10:03:24 +02001165 svm_set_intercept(svm, INTERCEPT_HLT);
Wanpeng Licaa057a2018-03-12 04:53:03 -07001166
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05001167 control->iopm_base_pa = __sme_set(iopm_base);
1168 control->msrpm_base_pa = __sme_set(__pa(svm->msrpm));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001169 control->int_ctl = V_INTR_MASKING_MASK;
1170
1171 init_seg(&save->es);
1172 init_seg(&save->ss);
1173 init_seg(&save->ds);
1174 init_seg(&save->fs);
1175 init_seg(&save->gs);
1176
1177 save->cs.selector = 0xf000;
Paolo Bonzini04b66832013-03-19 16:30:26 +01001178 save->cs.base = 0xffff0000;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001179 /* Executable/Readable Code Segment */
1180 save->cs.attrib = SVM_SELECTOR_READ_MASK | SVM_SELECTOR_P_MASK |
1181 SVM_SELECTOR_S_MASK | SVM_SELECTOR_CODE_MASK;
1182 save->cs.limit = 0xffff;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001183
1184 save->gdtr.limit = 0xffff;
1185 save->idtr.limit = 0xffff;
1186
1187 init_sys_seg(&save->ldtr, SEG_TYPE_LDT);
1188 init_sys_seg(&save->tr, SEG_TYPE_BUSY_TSS16);
1189
Paolo Bonzini56908912015-10-19 11:30:19 +02001190 svm_set_efer(&svm->vcpu, 0);
Mike Dayd77c26f2007-10-08 09:02:08 -04001191 save->dr6 = 0xffff0ff0;
Avi Kivityf6e78472010-08-02 15:30:20 +03001192 kvm_set_rflags(&svm->vcpu, 2);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001193 save->rip = 0x0000fff0;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001194 svm->vcpu.arch.regs[VCPU_REGS_RIP] = save->rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001195
Joerg Roedele0231712010-02-24 18:59:10 +01001196 /*
Eduardo Habkost18fa0002009-10-24 02:49:59 -02001197 * svm_set_cr0() sets PG and WP and clears NW and CD on save->cr0.
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001198 * It also updates the guest-visible cr0 value.
Avi Kivity6aa8b732006-12-10 02:21:36 -08001199 */
Paolo Bonzini79a80592015-09-21 07:46:55 +02001200 svm_set_cr0(&svm->vcpu, X86_CR0_NW | X86_CR0_CD | X86_CR0_ET);
Igor Mammedovebae8712015-09-18 15:39:05 +02001201 kvm_mmu_reset_context(&svm->vcpu);
Eduardo Habkost18fa0002009-10-24 02:49:59 -02001202
Rusty Russell66aee912007-07-17 23:34:16 +10001203 save->cr4 = X86_CR4_PAE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001204 /* rdx = ?? */
Joerg Roedel709ddeb2008-02-07 13:47:45 +01001205
1206 if (npt_enabled) {
1207 /* Setup VMCB for Nested Paging */
Tom Lendackycea3a192017-12-04 10:57:24 -06001208 control->nested_ctl |= SVM_NESTED_CTL_NP_ENABLE;
Joerg Roedela284ba52020-06-25 10:03:24 +02001209 svm_clr_intercept(svm, INTERCEPT_INVLPG);
Joerg Roedel18c918c2010-11-30 18:03:59 +01001210 clr_exception_intercept(svm, PF_VECTOR);
Babu Moger830bd712020-09-11 14:28:50 -05001211 svm_clr_intercept(svm, INTERCEPT_CR3_READ);
1212 svm_clr_intercept(svm, INTERCEPT_CR3_WRITE);
Radim Krčmář74545702015-04-27 15:11:25 +02001213 save->g_pat = svm->vcpu.arch.pat;
Joerg Roedel709ddeb2008-02-07 13:47:45 +01001214 save->cr3 = 0;
1215 save->cr4 = 0;
1216 }
Joerg Roedelf40f6a42010-12-03 15:25:15 +01001217 svm->asid_generation = 0;
Alexander Graf1371d902008-11-25 20:17:04 +01001218
Maxim Levitsky0dd16b52020-08-27 20:11:39 +03001219 svm->nested.vmcb12_gpa = 0;
Joerg Roedel2af91942009-08-07 11:49:28 +02001220 svm->vcpu.arch.hflags = 0;
1221
Wanpeng Li830f01b2020-07-31 11:12:21 +08001222 if (!kvm_pause_in_guest(svm->vcpu.kvm)) {
Babu Moger8566ac82018-03-16 16:37:26 -04001223 control->pause_filter_count = pause_filter_count;
1224 if (pause_filter_thresh)
1225 control->pause_filter_thresh = pause_filter_thresh;
Joerg Roedela284ba52020-06-25 10:03:24 +02001226 svm_set_intercept(svm, INTERCEPT_PAUSE);
Babu Moger8566ac82018-03-16 16:37:26 -04001227 } else {
Joerg Roedela284ba52020-06-25 10:03:24 +02001228 svm_clr_intercept(svm, INTERCEPT_PAUSE);
Mark Langsdorf565d0992009-10-06 14:25:02 -05001229 }
1230
Babu Moger4407a792020-09-11 14:29:19 -05001231 svm_check_invpcid(svm);
1232
Suravee Suthikulpanit67034bb2017-09-12 10:42:42 -05001233 if (kvm_vcpu_apicv_active(&svm->vcpu))
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05001234 avic_init_vmcb(svm);
1235
Janakarajan Natarajan89c8a492017-07-06 15:50:47 -05001236 /*
1237 * If hardware supports Virtual VMLOAD VMSAVE then enable it
1238 * in VMCB and clear intercepts to avoid #VMEXIT.
1239 */
1240 if (vls) {
Joerg Roedela284ba52020-06-25 10:03:24 +02001241 svm_clr_intercept(svm, INTERCEPT_VMLOAD);
1242 svm_clr_intercept(svm, INTERCEPT_VMSAVE);
Janakarajan Natarajan89c8a492017-07-06 15:50:47 -05001243 svm->vmcb->control.virt_ext |= VIRTUAL_VMLOAD_VMSAVE_ENABLE_MASK;
1244 }
1245
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -05001246 if (vgif) {
Joerg Roedela284ba52020-06-25 10:03:24 +02001247 svm_clr_intercept(svm, INTERCEPT_STGI);
1248 svm_clr_intercept(svm, INTERCEPT_CLGI);
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -05001249 svm->vmcb->control.int_ctl |= V_GIF_ENABLE_MASK;
1250 }
1251
Brijesh Singh35c6f6492017-12-04 10:57:39 -06001252 if (sev_guest(svm->vcpu.kvm)) {
Brijesh Singh1654efc2017-12-04 10:57:34 -06001253 svm->vmcb->control.nested_ctl |= SVM_NESTED_CTL_SEV_ENABLE;
Brijesh Singh35c6f6492017-12-04 10:57:39 -06001254 clr_exception_intercept(svm, UD_VECTOR);
1255 }
Brijesh Singh1654efc2017-12-04 10:57:34 -06001256
Joerg Roedel06e78522020-06-25 10:03:23 +02001257 vmcb_mark_all_dirty(svm->vmcb);
Roedel, Joerg8d28fec2010-12-03 13:15:21 +01001258
Joerg Roedel2af91942009-08-07 11:49:28 +02001259 enable_gif(svm);
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05001260
1261}
1262
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001263static void svm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivity04d2cc72007-09-10 18:10:54 +03001264{
1265 struct vcpu_svm *svm = to_svm(vcpu);
Julian Stecklina66f7b722012-12-05 15:26:19 +01001266 u32 dummy;
1267 u32 eax = 1;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001268
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01001269 svm->spec_ctrl = 0;
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02001270 svm->virt_spec_ctrl = 0;
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01001271
Nadav Amitd28bc9d2015-04-13 14:34:08 +03001272 if (!init_event) {
1273 svm->vcpu.arch.apic_base = APIC_DEFAULT_PHYS_BASE |
1274 MSR_IA32_APICBASE_ENABLE;
1275 if (kvm_vcpu_is_reset_bsp(&svm->vcpu))
1276 svm->vcpu.arch.apic_base |= MSR_IA32_APICBASE_BSP;
1277 }
Paolo Bonzini56908912015-10-19 11:30:19 +02001278 init_vmcb(svm);
Avi Kivity70433382007-11-07 12:57:23 +02001279
Sean Christophersonf91af512020-03-04 17:34:37 -08001280 kvm_cpuid(vcpu, &eax, &dummy, &dummy, &dummy, false);
Sean Christophersonde3cd112019-04-30 10:36:17 -07001281 kvm_rdx_write(vcpu, eax);
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05001282
1283 if (kvm_vcpu_apicv_active(vcpu) && !init_event)
1284 avic_update_vapic_bar(svm, APIC_DEFAULT_PHYS_BASE);
Avi Kivity04d2cc72007-09-10 18:10:54 +03001285}
1286
Sean Christopherson987b2592019-12-18 13:54:55 -08001287static int svm_create_vcpu(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001288{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001289 struct vcpu_svm *svm;
Maxim Levitsky1feaba12020-08-27 20:11:38 +03001290 struct page *vmcb_page;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10001291 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292
Sean Christophersona9dd6f02019-12-18 13:54:52 -08001293 BUILD_BUG_ON(offsetof(struct vcpu_svm, vcpu) != 0);
1294 svm = to_svm(vcpu);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10001295
Joerg Roedelf65c2292008-02-13 18:58:46 +01001296 err = -ENOMEM;
Maxim Levitsky0681de12020-08-27 20:11:41 +03001297 vmcb_page = alloc_page(GFP_KERNEL_ACCOUNT | __GFP_ZERO);
Maxim Levitsky1feaba12020-08-27 20:11:38 +03001298 if (!vmcb_page)
Sean Christopherson987b2592019-12-18 13:54:55 -08001299 goto out;
Takuya Yoshikawab7af4042010-03-09 14:55:19 +09001300
Suravee Suthikulpanitdfa20092017-09-12 10:42:40 -05001301 err = avic_init_vcpu(svm);
1302 if (err)
Maxim Levitsky2fcf4872020-10-01 14:29:54 +03001303 goto error_free_vmcb_page;
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05001304
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -05001305 /* We initialize this flag to true to make sure that the is_running
1306 * bit would be set the first time the vcpu is loaded.
1307 */
Suravee Suthikulpanit6c3e4422019-11-14 14:15:12 -06001308 if (irqchip_in_kernel(vcpu->kvm) && kvm_apicv_activated(vcpu->kvm))
1309 svm->avic_is_running = true;
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -05001310
Aaron Lewis476c9bd2020-09-25 16:34:18 +02001311 svm->msrpm = svm_vcpu_alloc_msrpm();
Maxim Levitskyf4c847a2020-08-27 20:11:40 +03001312 if (!svm->msrpm)
Maxim Levitsky2fcf4872020-10-01 14:29:54 +03001313 goto error_free_vmcb_page;
Takuya Yoshikawab7af4042010-03-09 14:55:19 +09001314
Aaron Lewis476c9bd2020-09-25 16:34:18 +02001315 svm_vcpu_init_msrpm(vcpu, svm->msrpm);
1316
Maxim Levitsky1feaba12020-08-27 20:11:38 +03001317 svm->vmcb = page_address(vmcb_page);
Maxim Levitsky1feaba12020-08-27 20:11:38 +03001318 svm->vmcb_pa = __sme_set(page_to_pfn(vmcb_page) << PAGE_SHIFT);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001319 svm->asid_generation = 0;
Paolo Bonzini56908912015-10-19 11:30:19 +02001320 init_vmcb(svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321
Sean Christopherson7f271792019-12-18 13:54:51 -08001322 svm_init_osvw(vcpu);
Paolo Bonzinibab0c312020-02-11 18:40:58 +01001323 vcpu->arch.microcode_version = 0x01000065;
Boris Ostrovsky2b036c62012-01-09 14:00:35 -05001324
Sean Christophersona9dd6f02019-12-18 13:54:52 -08001325 return 0;
Avi Kivity36241b82006-12-22 01:05:20 -08001326
Maxim Levitsky8d22b902020-08-27 20:11:42 +03001327error_free_vmcb_page:
Maxim Levitsky1feaba12020-08-27 20:11:38 +03001328 __free_page(vmcb_page);
Sean Christopherson987b2592019-12-18 13:54:55 -08001329out:
Sean Christophersona9dd6f02019-12-18 13:54:52 -08001330 return err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001331}
1332
Jim Mattsonfd65d312018-05-22 09:54:20 -07001333static void svm_clear_current_vmcb(struct vmcb *vmcb)
1334{
1335 int i;
1336
1337 for_each_online_cpu(i)
1338 cmpxchg(&per_cpu(svm_data, i)->current_vmcb, vmcb, NULL);
1339}
1340
Avi Kivity6aa8b732006-12-10 02:21:36 -08001341static void svm_free_vcpu(struct kvm_vcpu *vcpu)
1342{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001343 struct vcpu_svm *svm = to_svm(vcpu);
1344
Jim Mattsonfd65d312018-05-22 09:54:20 -07001345 /*
1346 * The vmcb page can be recycled, causing a false negative in
1347 * svm_vcpu_load(). So, ensure that no logical CPU has this
1348 * vmcb page recorded as its current vmcb.
1349 */
1350 svm_clear_current_vmcb(svm->vmcb);
1351
Maxim Levitsky2fcf4872020-10-01 14:29:54 +03001352 svm_free_nested(svm);
1353
Tom Lendackyd0ec49d2017-07-17 16:10:27 -05001354 __free_page(pfn_to_page(__sme_clr(svm->vmcb_pa) >> PAGE_SHIFT));
Joerg Roedelf65c2292008-02-13 18:58:46 +01001355 __free_pages(virt_to_page(svm->msrpm), MSRPM_ALLOC_ORDER);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001356}
1357
Avi Kivity15ad7142007-07-11 18:17:21 +03001358static void svm_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001359{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001360 struct vcpu_svm *svm = to_svm(vcpu);
Ashok Raj15d45072018-02-01 22:59:43 +01001361 struct svm_cpu_data *sd = per_cpu(svm_data, cpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03001362 int i;
Avi Kivity0cc50642007-03-25 12:07:27 +02001363
Avi Kivity0cc50642007-03-25 12:07:27 +02001364 if (unlikely(cpu != vcpu->cpu)) {
Marcelo Tosatti4b656b12009-07-21 12:47:45 -03001365 svm->asid_generation = 0;
Joerg Roedel06e78522020-06-25 10:03:23 +02001366 vmcb_mark_all_dirty(svm->vmcb);
Avi Kivity0cc50642007-03-25 12:07:27 +02001367 }
Anthony Liguori94dfbdb2007-04-29 11:56:06 +03001368
Avi Kivity82ca2d12010-10-21 12:20:34 +02001369#ifdef CONFIG_X86_64
1370 rdmsrl(MSR_GS_BASE, to_svm(vcpu)->host.gs_base);
1371#endif
Avi Kivitydacccfd2010-10-21 12:20:33 +02001372 savesegment(fs, svm->host.fs);
1373 savesegment(gs, svm->host.gs);
1374 svm->host.ldt = kvm_read_ldt();
1375
Anthony Liguori94dfbdb2007-04-29 11:56:06 +03001376 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001377 rdmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
Joerg Roedelfbc0db72011-03-25 09:44:46 +01001378
Haozhong Zhangad7218832015-10-20 15:39:02 +08001379 if (static_cpu_has(X86_FEATURE_TSCRATEMSR)) {
1380 u64 tsc_ratio = vcpu->arch.tsc_scaling_ratio;
1381 if (tsc_ratio != __this_cpu_read(current_tsc_ratio)) {
1382 __this_cpu_write(current_tsc_ratio, tsc_ratio);
1383 wrmsrl(MSR_AMD64_TSC_RATIO, tsc_ratio);
1384 }
Joerg Roedelfbc0db72011-03-25 09:44:46 +01001385 }
Paolo Bonzini46896c72015-11-12 14:49:16 +01001386 /* This assumes that the kernel never uses MSR_TSC_AUX */
1387 if (static_cpu_has(X86_FEATURE_RDTSCP))
1388 wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -05001389
Ashok Raj15d45072018-02-01 22:59:43 +01001390 if (sd->current_vmcb != svm->vmcb) {
1391 sd->current_vmcb = svm->vmcb;
1392 indirect_branch_prediction_barrier();
1393 }
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -05001394 avic_vcpu_load(vcpu, cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395}
1396
1397static void svm_vcpu_put(struct kvm_vcpu *vcpu)
1398{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001399 struct vcpu_svm *svm = to_svm(vcpu);
Anthony Liguori94dfbdb2007-04-29 11:56:06 +03001400 int i;
1401
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -05001402 avic_vcpu_put(vcpu);
1403
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001404 ++vcpu->stat.host_state_reload;
Avi Kivitydacccfd2010-10-21 12:20:33 +02001405 kvm_load_ldt(svm->host.ldt);
1406#ifdef CONFIG_X86_64
1407 loadsegment(fs, svm->host.fs);
Andy Lutomirski296f7812016-04-26 12:23:29 -07001408 wrmsrl(MSR_KERNEL_GS_BASE, current->thread.gsbase);
Joerg Roedel893a5ab2011-01-14 16:45:01 +01001409 load_gs_index(svm->host.gs);
Avi Kivitydacccfd2010-10-21 12:20:33 +02001410#else
Avi Kivity831ca602011-03-08 16:09:51 +02001411#ifdef CONFIG_X86_32_LAZY_GS
Avi Kivitydacccfd2010-10-21 12:20:33 +02001412 loadsegment(gs, svm->host.gs);
1413#endif
Avi Kivity831ca602011-03-08 16:09:51 +02001414#endif
Anthony Liguori94dfbdb2007-04-29 11:56:06 +03001415 for (i = 0; i < NR_HOST_SAVE_USER_MSRS; i++)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001416 wrmsrl(host_save_user_msrs[i], svm->host_user_msrs[i]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001417}
1418
Avi Kivity6aa8b732006-12-10 02:21:36 -08001419static unsigned long svm_get_rflags(struct kvm_vcpu *vcpu)
1420{
Ladi Prosek9b611742017-06-21 09:06:59 +02001421 struct vcpu_svm *svm = to_svm(vcpu);
1422 unsigned long rflags = svm->vmcb->save.rflags;
1423
1424 if (svm->nmi_singlestep) {
1425 /* Hide our flags if they were not set by the guest */
1426 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_TF))
1427 rflags &= ~X86_EFLAGS_TF;
1428 if (!(svm->nmi_singlestep_guest_rflags & X86_EFLAGS_RF))
1429 rflags &= ~X86_EFLAGS_RF;
1430 }
1431 return rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001432}
1433
1434static void svm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1435{
Ladi Prosek9b611742017-06-21 09:06:59 +02001436 if (to_svm(vcpu)->nmi_singlestep)
1437 rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
1438
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02001439 /*
Andrea Gelminibb3541f2016-05-21 14:14:44 +02001440 * Any change of EFLAGS.VM is accompanied by a reload of SS
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02001441 * (caused by either a task switch or an inter-privilege IRET),
1442 * so we do not need to update the CPL here.
1443 */
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001444 to_svm(vcpu)->vmcb->save.rflags = rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001445}
1446
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001447static void svm_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
1448{
1449 switch (reg) {
1450 case VCPU_EXREG_PDPTR:
1451 BUG_ON(!npt_enabled);
Avi Kivity9f8fe502010-12-05 17:30:00 +02001452 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001453 break;
1454 default:
Sean Christopherson34059c22019-09-27 14:45:23 -07001455 WARN_ON_ONCE(1);
Avi Kivity6de4f3a2009-05-31 22:58:47 +03001456 }
1457}
1458
Suravee Suthikulpanite14b7782020-05-06 08:17:55 -05001459static void svm_set_vintr(struct vcpu_svm *svm)
Paolo Bonzini64b5bd22020-03-04 13:12:35 -05001460{
1461 struct vmcb_control_area *control;
1462
1463 /* The following fields are ignored when AVIC is enabled */
1464 WARN_ON(kvm_vcpu_apicv_active(&svm->vcpu));
Joerg Roedela284ba52020-06-25 10:03:24 +02001465 svm_set_intercept(svm, INTERCEPT_VINTR);
Paolo Bonzini64b5bd22020-03-04 13:12:35 -05001466
1467 /*
1468 * This is just a dummy VINTR to actually cause a vmexit to happen.
1469 * Actual injection of virtual interrupts happens through EVENTINJ.
1470 */
1471 control = &svm->vmcb->control;
1472 control->int_vector = 0x0;
1473 control->int_ctl &= ~V_INTR_PRIO_MASK;
1474 control->int_ctl |= V_IRQ_MASK |
1475 ((/*control->int_vector >> 4*/ 0xf) << V_INTR_PRIO_SHIFT);
Joerg Roedel06e78522020-06-25 10:03:23 +02001476 vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
Paolo Bonzini64b5bd22020-03-04 13:12:35 -05001477}
1478
Alexander Graff0b85052008-11-25 20:17:01 +01001479static void svm_clear_vintr(struct vcpu_svm *svm)
1480{
Paolo Bonzinid8e4e582020-05-22 07:38:20 -04001481 const u32 mask = V_TPR_MASK | V_GIF_ENABLE_MASK | V_GIF_MASK | V_INTR_MASKING_MASK;
Joerg Roedela284ba52020-06-25 10:03:24 +02001482 svm_clr_intercept(svm, INTERCEPT_VINTR);
Paolo Bonzini64b5bd22020-03-04 13:12:35 -05001483
Paolo Bonzinid8e4e582020-05-22 07:38:20 -04001484 /* Drop int_ctl fields related to VINTR injection. */
1485 svm->vmcb->control.int_ctl &= mask;
1486 if (is_guest_mode(&svm->vcpu)) {
Paolo Bonzinifb7333d2020-06-08 07:11:47 -04001487 svm->nested.hsave->control.int_ctl &= mask;
1488
Paolo Bonzinid8e4e582020-05-22 07:38:20 -04001489 WARN_ON((svm->vmcb->control.int_ctl & V_TPR_MASK) !=
1490 (svm->nested.ctl.int_ctl & V_TPR_MASK));
1491 svm->vmcb->control.int_ctl |= svm->nested.ctl.int_ctl & ~mask;
1492 }
1493
Joerg Roedel06e78522020-06-25 10:03:23 +02001494 vmcb_mark_dirty(svm->vmcb, VMCB_INTR);
Alexander Graff0b85052008-11-25 20:17:01 +01001495}
1496
Avi Kivity6aa8b732006-12-10 02:21:36 -08001497static struct vmcb_seg *svm_seg(struct kvm_vcpu *vcpu, int seg)
1498{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001499 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001500
1501 switch (seg) {
1502 case VCPU_SREG_CS: return &save->cs;
1503 case VCPU_SREG_DS: return &save->ds;
1504 case VCPU_SREG_ES: return &save->es;
1505 case VCPU_SREG_FS: return &save->fs;
1506 case VCPU_SREG_GS: return &save->gs;
1507 case VCPU_SREG_SS: return &save->ss;
1508 case VCPU_SREG_TR: return &save->tr;
1509 case VCPU_SREG_LDTR: return &save->ldtr;
1510 }
1511 BUG();
Al Viro8b6d44c2007-02-09 16:38:40 +00001512 return NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001513}
1514
1515static u64 svm_get_segment_base(struct kvm_vcpu *vcpu, int seg)
1516{
1517 struct vmcb_seg *s = svm_seg(vcpu, seg);
1518
1519 return s->base;
1520}
1521
1522static void svm_get_segment(struct kvm_vcpu *vcpu,
1523 struct kvm_segment *var, int seg)
1524{
1525 struct vmcb_seg *s = svm_seg(vcpu, seg);
1526
1527 var->base = s->base;
1528 var->limit = s->limit;
1529 var->selector = s->selector;
1530 var->type = s->attrib & SVM_SELECTOR_TYPE_MASK;
1531 var->s = (s->attrib >> SVM_SELECTOR_S_SHIFT) & 1;
1532 var->dpl = (s->attrib >> SVM_SELECTOR_DPL_SHIFT) & 3;
1533 var->present = (s->attrib >> SVM_SELECTOR_P_SHIFT) & 1;
1534 var->avl = (s->attrib >> SVM_SELECTOR_AVL_SHIFT) & 1;
1535 var->l = (s->attrib >> SVM_SELECTOR_L_SHIFT) & 1;
1536 var->db = (s->attrib >> SVM_SELECTOR_DB_SHIFT) & 1;
Jim Mattson80112c82014-07-08 09:47:41 +05301537
1538 /*
1539 * AMD CPUs circa 2014 track the G bit for all segments except CS.
1540 * However, the SVM spec states that the G bit is not observed by the
1541 * CPU, and some VMware virtual CPUs drop the G bit for all segments.
1542 * So let's synthesize a legal G bit for all segments, this helps
1543 * running KVM nested. It also helps cross-vendor migration, because
1544 * Intel's vmentry has a check on the 'G' bit.
1545 */
1546 var->g = s->limit > 0xfffff;
Amit Shah25022ac2008-10-27 09:04:17 +00001547
Joerg Roedele0231712010-02-24 18:59:10 +01001548 /*
1549 * AMD's VMCB does not have an explicit unusable field, so emulate it
Andre Przywara19bca6a2009-04-28 12:45:30 +02001550 * for cross vendor migration purposes by "not present"
1551 */
Gioh Kim8eae9572017-05-30 15:24:45 +02001552 var->unusable = !var->present;
Andre Przywara19bca6a2009-04-28 12:45:30 +02001553
Andre Przywara1fbdc7a2009-01-11 22:39:44 +01001554 switch (seg) {
Andre Przywara1fbdc7a2009-01-11 22:39:44 +01001555 case VCPU_SREG_TR:
1556 /*
1557 * Work around a bug where the busy flag in the tr selector
1558 * isn't exposed
1559 */
Amit Shahc0d09822008-10-27 09:04:18 +00001560 var->type |= 0x2;
Andre Przywara1fbdc7a2009-01-11 22:39:44 +01001561 break;
1562 case VCPU_SREG_DS:
1563 case VCPU_SREG_ES:
1564 case VCPU_SREG_FS:
1565 case VCPU_SREG_GS:
1566 /*
1567 * The accessed bit must always be set in the segment
1568 * descriptor cache, although it can be cleared in the
1569 * descriptor, the cached bit always remains at 1. Since
1570 * Intel has a check on this, set it here to support
1571 * cross-vendor migration.
1572 */
1573 if (!var->unusable)
1574 var->type |= 0x1;
1575 break;
Andre Przywarab586eb02009-04-28 12:45:43 +02001576 case VCPU_SREG_SS:
Joerg Roedele0231712010-02-24 18:59:10 +01001577 /*
1578 * On AMD CPUs sometimes the DB bit in the segment
Andre Przywarab586eb02009-04-28 12:45:43 +02001579 * descriptor is left as 1, although the whole segment has
1580 * been made unusable. Clear it here to pass an Intel VMX
1581 * entry check when cross vendor migrating.
1582 */
1583 if (var->unusable)
1584 var->db = 0;
Roman Pend9c1b542017-06-01 10:55:03 +02001585 /* This is symmetric with svm_set_segment() */
Jan Kiszka33b458d2014-06-29 17:12:43 +02001586 var->dpl = to_svm(vcpu)->vmcb->save.cpl;
Andre Przywarab586eb02009-04-28 12:45:43 +02001587 break;
Andre Przywara1fbdc7a2009-01-11 22:39:44 +01001588 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001589}
1590
Izik Eidus2e4d2652008-03-24 19:38:34 +02001591static int svm_get_cpl(struct kvm_vcpu *vcpu)
1592{
1593 struct vmcb_save_area *save = &to_svm(vcpu)->vmcb->save;
1594
1595 return save->cpl;
1596}
1597
Gleb Natapov89a27f42010-02-16 10:51:48 +02001598static void svm_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001600 struct vcpu_svm *svm = to_svm(vcpu);
1601
Gleb Natapov89a27f42010-02-16 10:51:48 +02001602 dt->size = svm->vmcb->save.idtr.limit;
1603 dt->address = svm->vmcb->save.idtr.base;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001604}
1605
Gleb Natapov89a27f42010-02-16 10:51:48 +02001606static void svm_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001607{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001608 struct vcpu_svm *svm = to_svm(vcpu);
1609
Gleb Natapov89a27f42010-02-16 10:51:48 +02001610 svm->vmcb->save.idtr.limit = dt->size;
1611 svm->vmcb->save.idtr.base = dt->address ;
Joerg Roedel06e78522020-06-25 10:03:23 +02001612 vmcb_mark_dirty(svm->vmcb, VMCB_DT);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001613}
1614
Gleb Natapov89a27f42010-02-16 10:51:48 +02001615static void svm_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001616{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001617 struct vcpu_svm *svm = to_svm(vcpu);
1618
Gleb Natapov89a27f42010-02-16 10:51:48 +02001619 dt->size = svm->vmcb->save.gdtr.limit;
1620 dt->address = svm->vmcb->save.gdtr.base;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001621}
1622
Gleb Natapov89a27f42010-02-16 10:51:48 +02001623static void svm_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001624{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001625 struct vcpu_svm *svm = to_svm(vcpu);
1626
Gleb Natapov89a27f42010-02-16 10:51:48 +02001627 svm->vmcb->save.gdtr.limit = dt->size;
1628 svm->vmcb->save.gdtr.base = dt->address ;
Joerg Roedel06e78522020-06-25 10:03:23 +02001629 vmcb_mark_dirty(svm->vmcb, VMCB_DT);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001630}
1631
Avi Kivityd2251572010-01-06 10:55:27 +02001632static void update_cr0_intercept(struct vcpu_svm *svm)
1633{
1634 ulong gcr0 = svm->vcpu.arch.cr0;
1635 u64 *hcr0 = &svm->vmcb->save.cr0;
1636
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001637 *hcr0 = (*hcr0 & ~SVM_CR0_SELECTIVE_MASK)
1638 | (gcr0 & SVM_CR0_SELECTIVE_MASK);
Avi Kivityd2251572010-01-06 10:55:27 +02001639
Joerg Roedel06e78522020-06-25 10:03:23 +02001640 vmcb_mark_dirty(svm->vmcb, VMCB_CR);
Avi Kivityd2251572010-01-06 10:55:27 +02001641
Paolo Bonzinibd7e5b02017-02-03 21:18:52 -08001642 if (gcr0 == *hcr0) {
Babu Moger830bd712020-09-11 14:28:50 -05001643 svm_clr_intercept(svm, INTERCEPT_CR0_READ);
1644 svm_clr_intercept(svm, INTERCEPT_CR0_WRITE);
Avi Kivityd2251572010-01-06 10:55:27 +02001645 } else {
Babu Moger830bd712020-09-11 14:28:50 -05001646 svm_set_intercept(svm, INTERCEPT_CR0_READ);
1647 svm_set_intercept(svm, INTERCEPT_CR0_WRITE);
Avi Kivityd2251572010-01-06 10:55:27 +02001648 }
1649}
1650
Joerg Roedel883b0a92020-03-24 10:41:52 +01001651void svm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001652{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001653 struct vcpu_svm *svm = to_svm(vcpu);
1654
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001655#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02001656 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10001657 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
Avi Kivityf6801df2010-01-21 15:31:50 +02001658 vcpu->arch.efer |= EFER_LMA;
Carlo Marcelo Arenas Belon2b5203e2007-12-01 06:17:11 -06001659 svm->vmcb->save.efer |= EFER_LMA | EFER_LME;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001660 }
1661
Mike Dayd77c26f2007-10-08 09:02:08 -04001662 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG)) {
Avi Kivityf6801df2010-01-21 15:31:50 +02001663 vcpu->arch.efer &= ~EFER_LMA;
Carlo Marcelo Arenas Belon2b5203e2007-12-01 06:17:11 -06001664 svm->vmcb->save.efer &= ~(EFER_LMA | EFER_LME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001665 }
1666 }
1667#endif
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001668 vcpu->arch.cr0 = cr0;
Avi Kivity888f9f32010-01-10 12:14:04 +02001669
1670 if (!npt_enabled)
1671 cr0 |= X86_CR0_PG | X86_CR0_WP;
Avi Kivity02daab22009-12-30 12:40:26 +02001672
Paolo Bonzinibcf166a2015-10-01 13:19:55 +02001673 /*
1674 * re-enable caching here because the QEMU bios
1675 * does not do it - this results in some delay at
1676 * reboot
1677 */
1678 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
1679 cr0 &= ~(X86_CR0_CD | X86_CR0_NW);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001680 svm->vmcb->save.cr0 = cr0;
Joerg Roedel06e78522020-06-25 10:03:23 +02001681 vmcb_mark_dirty(svm->vmcb, VMCB_CR);
Avi Kivityd2251572010-01-06 10:55:27 +02001682 update_cr0_intercept(svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001683}
1684
Joerg Roedel883b0a92020-03-24 10:41:52 +01001685int svm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001686{
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07001687 unsigned long host_cr4_mce = cr4_read_shadow() & X86_CR4_MCE;
Joerg Roedele5eab0c2008-09-09 19:11:51 +02001688 unsigned long old_cr4 = to_svm(vcpu)->vmcb->save.cr4;
1689
Nadav Har'El5e1746d2011-05-25 23:03:24 +03001690 if (cr4 & X86_CR4_VMXE)
1691 return 1;
1692
Joerg Roedele5eab0c2008-09-09 19:11:51 +02001693 if (npt_enabled && ((old_cr4 ^ cr4) & X86_CR4_PGE))
Sean Christophersonf55ac302020-03-20 14:28:12 -07001694 svm_flush_tlb(vcpu);
Joerg Roedel6394b642008-04-09 14:15:29 +02001695
Joerg Roedelec077262008-04-09 14:15:28 +02001696 vcpu->arch.cr4 = cr4;
1697 if (!npt_enabled)
1698 cr4 |= X86_CR4_PAE;
Joerg Roedel6394b642008-04-09 14:15:29 +02001699 cr4 |= host_cr4_mce;
Joerg Roedelec077262008-04-09 14:15:28 +02001700 to_svm(vcpu)->vmcb->save.cr4 = cr4;
Joerg Roedel06e78522020-06-25 10:03:23 +02001701 vmcb_mark_dirty(to_svm(vcpu)->vmcb, VMCB_CR);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03001702 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703}
1704
1705static void svm_set_segment(struct kvm_vcpu *vcpu,
1706 struct kvm_segment *var, int seg)
1707{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001708 struct vcpu_svm *svm = to_svm(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709 struct vmcb_seg *s = svm_seg(vcpu, seg);
1710
1711 s->base = var->base;
1712 s->limit = var->limit;
1713 s->selector = var->selector;
Roman Pend9c1b542017-06-01 10:55:03 +02001714 s->attrib = (var->type & SVM_SELECTOR_TYPE_MASK);
1715 s->attrib |= (var->s & 1) << SVM_SELECTOR_S_SHIFT;
1716 s->attrib |= (var->dpl & 3) << SVM_SELECTOR_DPL_SHIFT;
1717 s->attrib |= ((var->present & 1) && !var->unusable) << SVM_SELECTOR_P_SHIFT;
1718 s->attrib |= (var->avl & 1) << SVM_SELECTOR_AVL_SHIFT;
1719 s->attrib |= (var->l & 1) << SVM_SELECTOR_L_SHIFT;
1720 s->attrib |= (var->db & 1) << SVM_SELECTOR_DB_SHIFT;
1721 s->attrib |= (var->g & 1) << SVM_SELECTOR_G_SHIFT;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02001722
1723 /*
1724 * This is always accurate, except if SYSRET returned to a segment
1725 * with SS.DPL != 3. Intel does not have this quirk, and always
1726 * forces SS.DPL to 3 on sysret, so we ignore that case; fixing it
1727 * would entail passing the CPL to userspace and back.
1728 */
1729 if (seg == VCPU_SREG_SS)
Roman Pend9c1b542017-06-01 10:55:03 +02001730 /* This is symmetric with svm_get_segment() */
1731 svm->vmcb->save.cpl = (var->dpl & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001732
Joerg Roedel06e78522020-06-25 10:03:23 +02001733 vmcb_mark_dirty(svm->vmcb, VMCB_SEG);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001734}
1735
Paolo Bonzini69869822020-07-10 17:48:06 +02001736static void update_exception_bitmap(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001737{
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001738 struct vcpu_svm *svm = to_svm(vcpu);
1739
Joerg Roedel18c918c2010-11-30 18:03:59 +01001740 clr_exception_intercept(svm, BP_VECTOR);
Gleb Natapov44c11432009-05-11 13:35:52 +03001741
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001742 if (vcpu->guest_debug & KVM_GUESTDBG_ENABLE) {
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001743 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Joerg Roedel18c918c2010-11-30 18:03:59 +01001744 set_exception_intercept(svm, BP_VECTOR);
Paolo Bonzini69869822020-07-10 17:48:06 +02001745 }
Gleb Natapov44c11432009-05-11 13:35:52 +03001746}
1747
Tejun Heo0fe1e002009-10-29 22:34:14 +09001748static void new_asid(struct vcpu_svm *svm, struct svm_cpu_data *sd)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749{
Tejun Heo0fe1e002009-10-29 22:34:14 +09001750 if (sd->next_asid > sd->max_asid) {
1751 ++sd->asid_generation;
Brijesh Singh4faefff2017-12-04 10:57:25 -06001752 sd->next_asid = sd->min_asid;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001753 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ALL_ASID;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001754 }
1755
Tejun Heo0fe1e002009-10-29 22:34:14 +09001756 svm->asid_generation = sd->asid_generation;
1757 svm->vmcb->control.asid = sd->next_asid++;
Joerg Roedeld48086d2010-12-03 11:45:51 +01001758
Joerg Roedel06e78522020-06-25 10:03:23 +02001759 vmcb_mark_dirty(svm->vmcb, VMCB_ASID);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001760}
1761
Paolo Bonzinid67668e2020-05-06 06:40:04 -04001762static void svm_set_dr6(struct vcpu_svm *svm, unsigned long value)
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01001763{
Paolo Bonzinid67668e2020-05-06 06:40:04 -04001764 struct vmcb *vmcb = svm->vmcb;
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01001765
Paolo Bonzinid67668e2020-05-06 06:40:04 -04001766 if (unlikely(value != vmcb->save.dr6)) {
1767 vmcb->save.dr6 = value;
Joerg Roedel06e78522020-06-25 10:03:23 +02001768 vmcb_mark_dirty(vmcb, VMCB_DR);
Paolo Bonzinid67668e2020-05-06 06:40:04 -04001769 }
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01001770}
1771
Paolo Bonzinifacb0132014-02-21 10:32:27 +01001772static void svm_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
1773{
1774 struct vcpu_svm *svm = to_svm(vcpu);
1775
1776 get_debugreg(vcpu->arch.db[0], 0);
1777 get_debugreg(vcpu->arch.db[1], 1);
1778 get_debugreg(vcpu->arch.db[2], 2);
1779 get_debugreg(vcpu->arch.db[3], 3);
Paolo Bonzinid67668e2020-05-06 06:40:04 -04001780 /*
1781 * We cannot reset svm->vmcb->save.dr6 to DR6_FIXED_1|DR6_RTM here,
1782 * because db_interception might need it. We can do it before vmentry.
1783 */
Paolo Bonzini5679b802020-05-04 11:28:25 -04001784 vcpu->arch.dr6 = svm->vmcb->save.dr6;
Paolo Bonzinifacb0132014-02-21 10:32:27 +01001785 vcpu->arch.dr7 = svm->vmcb->save.dr7;
Paolo Bonzinifacb0132014-02-21 10:32:27 +01001786 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
1787 set_dr_intercepts(svm);
1788}
1789
Gleb Natapov020df072010-04-13 10:05:23 +03001790static void svm_set_dr7(struct kvm_vcpu *vcpu, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001791{
Jan Kiszka42dbaa52008-12-15 13:52:10 +01001792 struct vcpu_svm *svm = to_svm(vcpu);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01001793
Gleb Natapov020df072010-04-13 10:05:23 +03001794 svm->vmcb->save.dr7 = value;
Joerg Roedel06e78522020-06-25 10:03:23 +02001795 vmcb_mark_dirty(svm->vmcb, VMCB_DR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001796}
1797
Avi Kivity851ba692009-08-24 11:10:17 +03001798static int pf_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001799{
Brijesh Singh0ede79e2017-12-04 10:57:39 -06001800 u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
Wanpeng Li1261bfa2017-07-13 18:30:40 -07001801 u64 error_code = svm->vmcb->control.exit_info_1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001802
Wanpeng Li1261bfa2017-07-13 18:30:40 -07001803 return kvm_handle_page_fault(&svm->vcpu, error_code, fault_address,
Brijesh Singh00b10fe2017-12-04 10:57:40 -06001804 static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
1805 svm->vmcb->control.insn_bytes : NULL,
Paolo Bonzinid0006532017-08-11 18:36:43 +02001806 svm->vmcb->control.insn_len);
1807}
1808
1809static int npf_interception(struct vcpu_svm *svm)
1810{
Brijesh Singh0ede79e2017-12-04 10:57:39 -06001811 u64 fault_address = __sme_clr(svm->vmcb->control.exit_info_2);
Paolo Bonzinid0006532017-08-11 18:36:43 +02001812 u64 error_code = svm->vmcb->control.exit_info_1;
1813
1814 trace_kvm_page_fault(fault_address, error_code);
1815 return kvm_mmu_page_fault(&svm->vcpu, fault_address, error_code,
Brijesh Singh00b10fe2017-12-04 10:57:40 -06001816 static_cpu_has(X86_FEATURE_DECODEASSISTS) ?
1817 svm->vmcb->control.insn_bytes : NULL,
Paolo Bonzinid0006532017-08-11 18:36:43 +02001818 svm->vmcb->control.insn_len);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001819}
1820
Avi Kivity851ba692009-08-24 11:10:17 +03001821static int db_interception(struct vcpu_svm *svm)
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001822{
Avi Kivity851ba692009-08-24 11:10:17 +03001823 struct kvm_run *kvm_run = svm->vcpu.run;
Vitaly Kuznetsov99c22172019-04-03 16:06:42 +02001824 struct kvm_vcpu *vcpu = &svm->vcpu;
Avi Kivity851ba692009-08-24 11:10:17 +03001825
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001826 if (!(svm->vcpu.guest_debug &
Gleb Natapov44c11432009-05-11 13:35:52 +03001827 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) &&
Jan Kiszka6be7d302009-10-18 13:24:54 +02001828 !svm->nmi_singlestep) {
Paolo Bonzinid67668e2020-05-06 06:40:04 -04001829 u32 payload = (svm->vmcb->save.dr6 ^ DR6_RTM) & ~DR6_FIXED_1;
1830 kvm_queue_exception_p(&svm->vcpu, DB_VECTOR, payload);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001831 return 1;
1832 }
Gleb Natapov44c11432009-05-11 13:35:52 +03001833
Jan Kiszka6be7d302009-10-18 13:24:54 +02001834 if (svm->nmi_singlestep) {
Ladi Prosek4aebd0e2017-06-21 09:06:57 +02001835 disable_nmi_singlestep(svm);
Vitaly Kuznetsov99c22172019-04-03 16:06:42 +02001836 /* Make sure we check for pending NMIs upon entry */
1837 kvm_make_request(KVM_REQ_EVENT, vcpu);
Gleb Natapov44c11432009-05-11 13:35:52 +03001838 }
1839
1840 if (svm->vcpu.guest_debug &
Joerg Roedele0231712010-02-24 18:59:10 +01001841 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP)) {
Gleb Natapov44c11432009-05-11 13:35:52 +03001842 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Paolo Bonzinidee919d2020-05-04 09:34:10 -04001843 kvm_run->debug.arch.dr6 = svm->vmcb->save.dr6;
1844 kvm_run->debug.arch.dr7 = svm->vmcb->save.dr7;
Gleb Natapov44c11432009-05-11 13:35:52 +03001845 kvm_run->debug.arch.pc =
1846 svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1847 kvm_run->debug.arch.exception = DB_VECTOR;
1848 return 0;
1849 }
1850
1851 return 1;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001852}
1853
Avi Kivity851ba692009-08-24 11:10:17 +03001854static int bp_interception(struct vcpu_svm *svm)
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001855{
Avi Kivity851ba692009-08-24 11:10:17 +03001856 struct kvm_run *kvm_run = svm->vcpu.run;
1857
Jan Kiszkad0bfb942008-12-15 13:52:10 +01001858 kvm_run->exit_reason = KVM_EXIT_DEBUG;
1859 kvm_run->debug.arch.pc = svm->vmcb->save.cs.base + svm->vmcb->save.rip;
1860 kvm_run->debug.arch.exception = BP_VECTOR;
1861 return 0;
1862}
1863
Avi Kivity851ba692009-08-24 11:10:17 +03001864static int ud_interception(struct vcpu_svm *svm)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001865{
Wanpeng Li082d06e2018-04-03 16:28:48 -07001866 return handle_ud(&svm->vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001867}
1868
Eric Northup54a20552015-11-03 18:03:53 +01001869static int ac_interception(struct vcpu_svm *svm)
1870{
1871 kvm_queue_exception_e(&svm->vcpu, AC_VECTOR, 0);
1872 return 1;
1873}
1874
Liran Alon97184202018-03-12 13:12:52 +02001875static int gp_interception(struct vcpu_svm *svm)
1876{
1877 struct kvm_vcpu *vcpu = &svm->vcpu;
1878 u32 error_code = svm->vmcb->control.exit_info_1;
Liran Alon97184202018-03-12 13:12:52 +02001879
1880 WARN_ON_ONCE(!enable_vmware_backdoor);
1881
Sean Christophersona6c6ed12019-08-27 14:40:30 -07001882 /*
1883 * VMware backdoor emulation on #GP interception only handles IN{S},
1884 * OUT{S}, and RDPMC, none of which generate a non-zero error code.
1885 */
1886 if (error_code) {
1887 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1888 return 1;
1889 }
Sean Christopherson60fc3d02019-08-27 14:40:38 -07001890 return kvm_emulate_instruction(vcpu, EMULTYPE_VMWARE_GP);
Liran Alon97184202018-03-12 13:12:52 +02001891}
1892
Joerg Roedel67ec6602010-05-17 14:43:35 +02001893static bool is_erratum_383(void)
1894{
1895 int err, i;
1896 u64 value;
1897
1898 if (!erratum_383_found)
1899 return false;
1900
1901 value = native_read_msr_safe(MSR_IA32_MC0_STATUS, &err);
1902 if (err)
1903 return false;
1904
1905 /* Bit 62 may or may not be set for this mce */
1906 value &= ~(1ULL << 62);
1907
1908 if (value != 0xb600000000010015ULL)
1909 return false;
1910
1911 /* Clear MCi_STATUS registers */
1912 for (i = 0; i < 6; ++i)
1913 native_write_msr_safe(MSR_IA32_MCx_STATUS(i), 0, 0);
1914
1915 value = native_read_msr_safe(MSR_IA32_MCG_STATUS, &err);
1916 if (!err) {
1917 u32 low, high;
1918
1919 value &= ~(1ULL << 2);
1920 low = lower_32_bits(value);
1921 high = upper_32_bits(value);
1922
1923 native_write_msr_safe(MSR_IA32_MCG_STATUS, low, high);
1924 }
1925
1926 /* Flush tlb to evict multi-match entries */
1927 __flush_tlb_all();
1928
1929 return true;
1930}
1931
Uros Bizjak1c164cb2020-04-11 17:36:27 +02001932/*
1933 * Trigger machine check on the host. We assume all the MSRs are already set up
1934 * by the CPU and that we still run on the same CPU as the MCE occurred on.
1935 * We pass a fake environment to the machine check handler because we want
1936 * the guest to be always treated like user space, no matter what context
1937 * it used internally.
1938 */
1939static void kvm_machine_check(void)
1940{
1941#if defined(CONFIG_X86_MCE)
1942 struct pt_regs regs = {
1943 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
1944 .flags = X86_EFLAGS_IF,
1945 };
1946
Thomas Gleixner8cd501c2020-02-25 23:33:23 +01001947 do_machine_check(&regs);
Uros Bizjak1c164cb2020-04-11 17:36:27 +02001948#endif
1949}
1950
Joerg Roedelfe5913e2010-05-17 14:43:34 +02001951static void svm_handle_mce(struct vcpu_svm *svm)
Joerg Roedel53371b52008-04-09 14:15:30 +02001952{
Joerg Roedel67ec6602010-05-17 14:43:35 +02001953 if (is_erratum_383()) {
1954 /*
1955 * Erratum 383 triggered. Guest state is corrupt so kill the
1956 * guest.
1957 */
1958 pr_err("KVM: Guest triggered AMD Erratum 383\n");
1959
Avi Kivitya8eeb042010-05-10 12:34:53 +03001960 kvm_make_request(KVM_REQ_TRIPLE_FAULT, &svm->vcpu);
Joerg Roedel67ec6602010-05-17 14:43:35 +02001961
1962 return;
1963 }
1964
Joerg Roedel53371b52008-04-09 14:15:30 +02001965 /*
1966 * On an #MC intercept the MCE handler is not called automatically in
1967 * the host. So do it by hand here.
1968 */
Uros Bizjak1c164cb2020-04-11 17:36:27 +02001969 kvm_machine_check();
Joerg Roedelfe5913e2010-05-17 14:43:34 +02001970}
1971
1972static int mc_interception(struct vcpu_svm *svm)
1973{
Joerg Roedel53371b52008-04-09 14:15:30 +02001974 return 1;
1975}
1976
Avi Kivity851ba692009-08-24 11:10:17 +03001977static int shutdown_interception(struct vcpu_svm *svm)
Joerg Roedel46fe4dd2007-01-26 00:56:42 -08001978{
Avi Kivity851ba692009-08-24 11:10:17 +03001979 struct kvm_run *kvm_run = svm->vcpu.run;
1980
Joerg Roedel46fe4dd2007-01-26 00:56:42 -08001981 /*
1982 * VMCB is undefined after a SHUTDOWN intercept
1983 * so reinitialize it.
1984 */
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001985 clear_page(svm->vmcb);
Paolo Bonzini56908912015-10-19 11:30:19 +02001986 init_vmcb(svm);
Joerg Roedel46fe4dd2007-01-26 00:56:42 -08001987
1988 kvm_run->exit_reason = KVM_EXIT_SHUTDOWN;
1989 return 0;
1990}
1991
Avi Kivity851ba692009-08-24 11:10:17 +03001992static int io_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001993{
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02001994 struct kvm_vcpu *vcpu = &svm->vcpu;
Mike Dayd77c26f2007-10-08 09:02:08 -04001995 u32 io_info = svm->vmcb->control.exit_info_1; /* address size bug? */
Sean Christophersondca7f122018-03-08 08:57:27 -08001996 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02001997 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001998
Rusty Russelle756fc62007-07-30 20:07:08 +10001999 ++svm->vcpu.stat.io_exits;
Laurent Viviere70669a2007-08-05 10:36:40 +03002000 string = (io_info & SVM_IOIO_STR_MASK) != 0;
Avi Kivity039576c2007-03-20 12:46:50 +02002001 in = (io_info & SVM_IOIO_TYPE_MASK) != 0;
Tom Lendacky8370c3d2016-11-23 12:01:50 -05002002 if (string)
Sean Christopherson60fc3d02019-08-27 14:40:38 -07002003 return kvm_emulate_instruction(vcpu, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002004
Avi Kivity039576c2007-03-20 12:46:50 +02002005 port = io_info >> 16;
2006 size = (io_info & SVM_IOIO_SIZE_MASK) >> SVM_IOIO_SIZE_SHIFT;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002007 svm->next_rip = svm->vmcb->control.exit_info_2;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002008
Sean Christophersondca7f122018-03-08 08:57:27 -08002009 return kvm_fast_pio(&svm->vcpu, size, port, in);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002010}
2011
Avi Kivity851ba692009-08-24 11:10:17 +03002012static int nmi_interception(struct vcpu_svm *svm)
Joerg Roedelc47f0982008-04-30 17:56:00 +02002013{
2014 return 1;
2015}
2016
Avi Kivity851ba692009-08-24 11:10:17 +03002017static int intr_interception(struct vcpu_svm *svm)
Joerg Roedela0698052008-04-30 17:56:01 +02002018{
2019 ++svm->vcpu.stat.irq_exits;
2020 return 1;
2021}
2022
Avi Kivity851ba692009-08-24 11:10:17 +03002023static int nop_on_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002024{
2025 return 1;
2026}
2027
Avi Kivity851ba692009-08-24 11:10:17 +03002028static int halt_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002029{
Rusty Russelle756fc62007-07-30 20:07:08 +10002030 return kvm_emulate_halt(&svm->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002031}
2032
Avi Kivity851ba692009-08-24 11:10:17 +03002033static int vmmcall_interception(struct vcpu_svm *svm)
Avi Kivity02e235b2007-02-19 14:37:47 +02002034{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03002035 return kvm_emulate_hypercall(&svm->vcpu);
Avi Kivity02e235b2007-02-19 14:37:47 +02002036}
2037
Avi Kivity851ba692009-08-24 11:10:17 +03002038static int vmload_interception(struct vcpu_svm *svm)
Alexander Graf55426752008-11-25 20:17:06 +01002039{
Joerg Roedel9966bf62009-08-07 11:49:40 +02002040 struct vmcb *nested_vmcb;
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002041 struct kvm_host_map map;
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002042 int ret;
Joerg Roedel9966bf62009-08-07 11:49:40 +02002043
Alexander Graf55426752008-11-25 20:17:06 +01002044 if (nested_svm_check_permissions(svm))
2045 return 1;
2046
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002047 ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2048 if (ret) {
2049 if (ret == -EINVAL)
2050 kvm_inject_gp(&svm->vcpu, 0);
Joerg Roedel9966bf62009-08-07 11:49:40 +02002051 return 1;
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002052 }
2053
2054 nested_vmcb = map.hva;
Joerg Roedel9966bf62009-08-07 11:49:40 +02002055
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002056 ret = kvm_skip_emulated_instruction(&svm->vcpu);
Joerg Roedele3e9ed32011-04-06 12:30:03 +02002057
Joerg Roedel9966bf62009-08-07 11:49:40 +02002058 nested_svm_vmloadsave(nested_vmcb, svm->vmcb);
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002059 kvm_vcpu_unmap(&svm->vcpu, &map, true);
Alexander Graf55426752008-11-25 20:17:06 +01002060
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002061 return ret;
Alexander Graf55426752008-11-25 20:17:06 +01002062}
2063
Avi Kivity851ba692009-08-24 11:10:17 +03002064static int vmsave_interception(struct vcpu_svm *svm)
Alexander Graf55426752008-11-25 20:17:06 +01002065{
Joerg Roedel9966bf62009-08-07 11:49:40 +02002066 struct vmcb *nested_vmcb;
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002067 struct kvm_host_map map;
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002068 int ret;
Joerg Roedel9966bf62009-08-07 11:49:40 +02002069
Alexander Graf55426752008-11-25 20:17:06 +01002070 if (nested_svm_check_permissions(svm))
2071 return 1;
2072
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002073 ret = kvm_vcpu_map(&svm->vcpu, gpa_to_gfn(svm->vmcb->save.rax), &map);
2074 if (ret) {
2075 if (ret == -EINVAL)
2076 kvm_inject_gp(&svm->vcpu, 0);
Joerg Roedel9966bf62009-08-07 11:49:40 +02002077 return 1;
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002078 }
2079
2080 nested_vmcb = map.hva;
Joerg Roedel9966bf62009-08-07 11:49:40 +02002081
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002082 ret = kvm_skip_emulated_instruction(&svm->vcpu);
Joerg Roedele3e9ed32011-04-06 12:30:03 +02002083
Joerg Roedel9966bf62009-08-07 11:49:40 +02002084 nested_svm_vmloadsave(svm->vmcb, nested_vmcb);
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01002085 kvm_vcpu_unmap(&svm->vcpu, &map, true);
Alexander Graf55426752008-11-25 20:17:06 +01002086
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002087 return ret;
Alexander Graf55426752008-11-25 20:17:06 +01002088}
2089
Avi Kivity851ba692009-08-24 11:10:17 +03002090static int vmrun_interception(struct vcpu_svm *svm)
Alexander Graf3d6368e2008-11-25 20:17:07 +01002091{
Alexander Graf3d6368e2008-11-25 20:17:07 +01002092 if (nested_svm_check_permissions(svm))
2093 return 1;
2094
Vitaly Kuznetsove7134c12019-08-13 15:53:34 +02002095 return nested_svm_vmrun(svm);
Alexander Graf3d6368e2008-11-25 20:17:07 +01002096}
2097
Paolo Bonziniffdf7f92020-05-22 12:18:27 -04002098void svm_set_gif(struct vcpu_svm *svm, bool value)
2099{
2100 if (value) {
2101 /*
2102 * If VGIF is enabled, the STGI intercept is only added to
2103 * detect the opening of the SMI/NMI window; remove it now.
2104 * Likewise, clear the VINTR intercept, we will set it
2105 * again while processing KVM_REQ_EVENT if needed.
2106 */
2107 if (vgif_enabled(svm))
Joerg Roedela284ba52020-06-25 10:03:24 +02002108 svm_clr_intercept(svm, INTERCEPT_STGI);
2109 if (svm_is_intercept(svm, INTERCEPT_VINTR))
Paolo Bonziniffdf7f92020-05-22 12:18:27 -04002110 svm_clear_vintr(svm);
2111
2112 enable_gif(svm);
2113 if (svm->vcpu.arch.smi_pending ||
2114 svm->vcpu.arch.nmi_pending ||
2115 kvm_cpu_has_injectable_intr(&svm->vcpu))
2116 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
2117 } else {
2118 disable_gif(svm);
2119
2120 /*
2121 * After a CLGI no interrupts should come. But if vGIF is
2122 * in use, we still rely on the VINTR intercept (rather than
2123 * STGI) to detect an open interrupt window.
2124 */
2125 if (!vgif_enabled(svm))
2126 svm_clear_vintr(svm);
2127 }
2128}
2129
Avi Kivity851ba692009-08-24 11:10:17 +03002130static int stgi_interception(struct vcpu_svm *svm)
Alexander Graf1371d902008-11-25 20:17:04 +01002131{
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002132 int ret;
2133
Alexander Graf1371d902008-11-25 20:17:04 +01002134 if (nested_svm_check_permissions(svm))
2135 return 1;
2136
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002137 ret = kvm_skip_emulated_instruction(&svm->vcpu);
Paolo Bonziniffdf7f92020-05-22 12:18:27 -04002138 svm_set_gif(svm, true);
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002139 return ret;
Alexander Graf1371d902008-11-25 20:17:04 +01002140}
2141
Avi Kivity851ba692009-08-24 11:10:17 +03002142static int clgi_interception(struct vcpu_svm *svm)
Alexander Graf1371d902008-11-25 20:17:04 +01002143{
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002144 int ret;
2145
Alexander Graf1371d902008-11-25 20:17:04 +01002146 if (nested_svm_check_permissions(svm))
2147 return 1;
2148
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002149 ret = kvm_skip_emulated_instruction(&svm->vcpu);
Paolo Bonziniffdf7f92020-05-22 12:18:27 -04002150 svm_set_gif(svm, false);
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002151 return ret;
Alexander Graf1371d902008-11-25 20:17:04 +01002152}
2153
Avi Kivity851ba692009-08-24 11:10:17 +03002154static int invlpga_interception(struct vcpu_svm *svm)
Alexander Grafff092382009-06-15 15:21:24 +02002155{
2156 struct kvm_vcpu *vcpu = &svm->vcpu;
Alexander Grafff092382009-06-15 15:21:24 +02002157
Sean Christophersonde3cd112019-04-30 10:36:17 -07002158 trace_kvm_invlpga(svm->vmcb->save.rip, kvm_rcx_read(&svm->vcpu),
2159 kvm_rax_read(&svm->vcpu));
Joerg Roedelec1ff792009-10-09 16:08:31 +02002160
Alexander Grafff092382009-06-15 15:21:24 +02002161 /* Let's treat INVLPGA the same as INVLPG (can be optimized!) */
Sean Christophersonde3cd112019-04-30 10:36:17 -07002162 kvm_mmu_invlpg(vcpu, kvm_rax_read(&svm->vcpu));
Alexander Grafff092382009-06-15 15:21:24 +02002163
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002164 return kvm_skip_emulated_instruction(&svm->vcpu);
Alexander Grafff092382009-06-15 15:21:24 +02002165}
2166
Joerg Roedel532a46b2009-10-09 16:08:32 +02002167static int skinit_interception(struct vcpu_svm *svm)
2168{
Sean Christophersonde3cd112019-04-30 10:36:17 -07002169 trace_kvm_skinit(svm->vmcb->save.rip, kvm_rax_read(&svm->vcpu));
Joerg Roedel532a46b2009-10-09 16:08:32 +02002170
2171 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2172 return 1;
2173}
2174
David Kaplandab429a2015-03-02 13:43:37 -06002175static int wbinvd_interception(struct vcpu_svm *svm)
2176{
Kyle Huey6affcbe2016-11-29 12:40:40 -08002177 return kvm_emulate_wbinvd(&svm->vcpu);
David Kaplandab429a2015-03-02 13:43:37 -06002178}
2179
Joerg Roedel81dd35d2010-12-07 17:15:06 +01002180static int xsetbv_interception(struct vcpu_svm *svm)
2181{
2182 u64 new_bv = kvm_read_edx_eax(&svm->vcpu);
Sean Christophersonde3cd112019-04-30 10:36:17 -07002183 u32 index = kvm_rcx_read(&svm->vcpu);
Joerg Roedel81dd35d2010-12-07 17:15:06 +01002184
2185 if (kvm_set_xcr(&svm->vcpu, index, new_bv) == 0) {
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002186 return kvm_skip_emulated_instruction(&svm->vcpu);
Joerg Roedel81dd35d2010-12-07 17:15:06 +01002187 }
2188
2189 return 1;
2190}
2191
Jim Mattson0cb84102019-09-19 15:59:17 -07002192static int rdpru_interception(struct vcpu_svm *svm)
2193{
2194 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2195 return 1;
2196}
2197
Avi Kivity851ba692009-08-24 11:10:17 +03002198static int task_switch_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002199{
Izik Eidus37817f22008-03-24 23:14:53 +02002200 u16 tss_selector;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03002201 int reason;
2202 int int_type = svm->vmcb->control.exit_int_info &
2203 SVM_EXITINTINFO_TYPE_MASK;
Gleb Natapov8317c292009-04-12 13:37:02 +03002204 int int_vec = svm->vmcb->control.exit_int_info & SVM_EVTINJ_VEC_MASK;
Gleb Natapovfe8e7f82009-04-23 17:03:48 +03002205 uint32_t type =
2206 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_TYPE_MASK;
2207 uint32_t idt_v =
2208 svm->vmcb->control.exit_int_info & SVM_EXITINTINFO_VALID;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002209 bool has_error_code = false;
2210 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02002211
2212 tss_selector = (u16)svm->vmcb->control.exit_info_1;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03002213
Izik Eidus37817f22008-03-24 23:14:53 +02002214 if (svm->vmcb->control.exit_info_2 &
2215 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_IRET))
Gleb Natapov64a7ec02009-03-30 16:03:29 +03002216 reason = TASK_SWITCH_IRET;
2217 else if (svm->vmcb->control.exit_info_2 &
2218 (1ULL << SVM_EXITINFOSHIFT_TS_REASON_JMP))
2219 reason = TASK_SWITCH_JMP;
Gleb Natapovfe8e7f82009-04-23 17:03:48 +03002220 else if (idt_v)
Gleb Natapov64a7ec02009-03-30 16:03:29 +03002221 reason = TASK_SWITCH_GATE;
2222 else
2223 reason = TASK_SWITCH_CALL;
2224
Gleb Natapovfe8e7f82009-04-23 17:03:48 +03002225 if (reason == TASK_SWITCH_GATE) {
2226 switch (type) {
2227 case SVM_EXITINTINFO_TYPE_NMI:
2228 svm->vcpu.arch.nmi_injected = false;
2229 break;
2230 case SVM_EXITINTINFO_TYPE_EXEPT:
Jan Kiszkae269fb22010-04-14 15:51:09 +02002231 if (svm->vmcb->control.exit_info_2 &
2232 (1ULL << SVM_EXITINFOSHIFT_TS_HAS_ERROR_CODE)) {
2233 has_error_code = true;
2234 error_code =
2235 (u32)svm->vmcb->control.exit_info_2;
2236 }
Gleb Natapovfe8e7f82009-04-23 17:03:48 +03002237 kvm_clear_exception_queue(&svm->vcpu);
2238 break;
2239 case SVM_EXITINTINFO_TYPE_INTR:
2240 kvm_clear_interrupt_queue(&svm->vcpu);
2241 break;
2242 default:
2243 break;
2244 }
2245 }
Gleb Natapov64a7ec02009-03-30 16:03:29 +03002246
Gleb Natapov8317c292009-04-12 13:37:02 +03002247 if (reason != TASK_SWITCH_GATE ||
2248 int_type == SVM_EXITINTINFO_TYPE_SOFT ||
2249 (int_type == SVM_EXITINTINFO_TYPE_EXEPT &&
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02002250 (int_vec == OF_VECTOR || int_vec == BP_VECTOR))) {
Sean Christopherson60fc3d02019-08-27 14:40:38 -07002251 if (!skip_emulated_instruction(&svm->vcpu))
Sean Christopherson738fece2019-08-27 14:40:34 -07002252 return 0;
Vitaly Kuznetsovf8ea7c62019-08-13 15:53:30 +02002253 }
Gleb Natapov64a7ec02009-03-30 16:03:29 +03002254
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01002255 if (int_type != SVM_EXITINTINFO_TYPE_SOFT)
2256 int_vec = -1;
2257
Sean Christopherson10517782019-08-27 14:40:35 -07002258 return kvm_task_switch(&svm->vcpu, tss_selector, int_vec, reason,
Sean Christopherson60fc3d02019-08-27 14:40:38 -07002259 has_error_code, error_code);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002260}
2261
Avi Kivity851ba692009-08-24 11:10:17 +03002262static int cpuid_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002263{
Kyle Huey6a908b62016-11-29 12:40:37 -08002264 return kvm_emulate_cpuid(&svm->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002265}
2266
Avi Kivity851ba692009-08-24 11:10:17 +03002267static int iret_interception(struct vcpu_svm *svm)
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002268{
2269 ++svm->vcpu.stat.nmi_window_exits;
Joerg Roedela284ba52020-06-25 10:03:24 +02002270 svm_clr_intercept(svm, INTERCEPT_IRET);
Gleb Natapov44c11432009-05-11 13:35:52 +03002271 svm->vcpu.arch.hflags |= HF_IRET_MASK;
Avi Kivitybd3d1ec2011-02-03 15:29:52 +02002272 svm->nmi_iret_rip = kvm_rip_read(&svm->vcpu);
Radim Krčmářf303b4c2014-01-17 20:52:42 +01002273 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002274 return 1;
2275}
2276
Avi Kivity851ba692009-08-24 11:10:17 +03002277static int invlpg_interception(struct vcpu_svm *svm)
Marcelo Tosattia7052892008-09-23 13:18:35 -03002278{
Andre Przywaradf4f31082010-12-21 11:12:06 +01002279 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
Sean Christopherson60fc3d02019-08-27 14:40:38 -07002280 return kvm_emulate_instruction(&svm->vcpu, 0);
Andre Przywaradf4f31082010-12-21 11:12:06 +01002281
2282 kvm_mmu_invlpg(&svm->vcpu, svm->vmcb->control.exit_info_1);
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002283 return kvm_skip_emulated_instruction(&svm->vcpu);
Marcelo Tosattia7052892008-09-23 13:18:35 -03002284}
2285
Avi Kivity851ba692009-08-24 11:10:17 +03002286static int emulate_on_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002287{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07002288 return kvm_emulate_instruction(&svm->vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002289}
2290
Brijesh Singh7607b712018-02-19 10:14:44 -06002291static int rsm_interception(struct vcpu_svm *svm)
2292{
Sean Christopherson60fc3d02019-08-27 14:40:38 -07002293 return kvm_emulate_instruction_from_buffer(&svm->vcpu, rsm_ins_bytes, 2);
Brijesh Singh7607b712018-02-19 10:14:44 -06002294}
2295
Avi Kivity332b56e2011-11-10 14:57:24 +02002296static int rdpmc_interception(struct vcpu_svm *svm)
2297{
2298 int err;
2299
Paolo Bonzinid647eb62019-06-20 14:13:33 +02002300 if (!nrips)
Avi Kivity332b56e2011-11-10 14:57:24 +02002301 return emulate_on_interception(svm);
2302
2303 err = kvm_rdpmc(&svm->vcpu);
Kyle Huey6affcbe2016-11-29 12:40:40 -08002304 return kvm_complete_insn_gp(&svm->vcpu, err);
Avi Kivity332b56e2011-11-10 14:57:24 +02002305}
2306
Xiubo Li52eb5a62015-03-13 17:39:45 +08002307static bool check_selective_cr0_intercepted(struct vcpu_svm *svm,
2308 unsigned long val)
Joerg Roedel628afd22011-04-04 12:39:36 +02002309{
2310 unsigned long cr0 = svm->vcpu.arch.cr0;
2311 bool ret = false;
Joerg Roedel628afd22011-04-04 12:39:36 +02002312
2313 if (!is_guest_mode(&svm->vcpu) ||
Babu Mogerc62e2e92020-09-11 14:28:28 -05002314 (!(vmcb_is_intercept(&svm->nested.ctl, INTERCEPT_SELECTIVE_CR0))))
Joerg Roedel628afd22011-04-04 12:39:36 +02002315 return false;
2316
2317 cr0 &= ~SVM_CR0_SELECTIVE_MASK;
2318 val &= ~SVM_CR0_SELECTIVE_MASK;
2319
2320 if (cr0 ^ val) {
2321 svm->vmcb->control.exit_code = SVM_EXIT_CR0_SEL_WRITE;
2322 ret = (nested_svm_exit_handled(svm) == NESTED_EXIT_DONE);
2323 }
2324
2325 return ret;
2326}
2327
Andre Przywara7ff76d52010-12-21 11:12:04 +01002328#define CR_VALID (1ULL << 63)
2329
2330static int cr_interception(struct vcpu_svm *svm)
2331{
2332 int reg, cr;
2333 unsigned long val;
2334 int err;
2335
2336 if (!static_cpu_has(X86_FEATURE_DECODEASSISTS))
2337 return emulate_on_interception(svm);
2338
2339 if (unlikely((svm->vmcb->control.exit_info_1 & CR_VALID) == 0))
2340 return emulate_on_interception(svm);
2341
2342 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
David Kaplan5e575182015-03-06 14:44:35 -06002343 if (svm->vmcb->control.exit_code == SVM_EXIT_CR0_SEL_WRITE)
2344 cr = SVM_EXIT_WRITE_CR0 - SVM_EXIT_READ_CR0;
2345 else
2346 cr = svm->vmcb->control.exit_code - SVM_EXIT_READ_CR0;
Andre Przywara7ff76d52010-12-21 11:12:04 +01002347
2348 err = 0;
2349 if (cr >= 16) { /* mov to cr */
2350 cr -= 16;
2351 val = kvm_register_read(&svm->vcpu, reg);
Haiwei Li95b28ac2020-09-04 19:25:29 +08002352 trace_kvm_cr_write(cr, val);
Andre Przywara7ff76d52010-12-21 11:12:04 +01002353 switch (cr) {
2354 case 0:
Joerg Roedel628afd22011-04-04 12:39:36 +02002355 if (!check_selective_cr0_intercepted(svm, val))
2356 err = kvm_set_cr0(&svm->vcpu, val);
Joerg Roedel977b2d02011-04-18 11:42:52 +02002357 else
2358 return 1;
2359
Andre Przywara7ff76d52010-12-21 11:12:04 +01002360 break;
2361 case 3:
2362 err = kvm_set_cr3(&svm->vcpu, val);
2363 break;
2364 case 4:
2365 err = kvm_set_cr4(&svm->vcpu, val);
2366 break;
2367 case 8:
2368 err = kvm_set_cr8(&svm->vcpu, val);
2369 break;
2370 default:
2371 WARN(1, "unhandled write to CR%d", cr);
2372 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2373 return 1;
2374 }
2375 } else { /* mov from cr */
2376 switch (cr) {
2377 case 0:
2378 val = kvm_read_cr0(&svm->vcpu);
2379 break;
2380 case 2:
2381 val = svm->vcpu.arch.cr2;
2382 break;
2383 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02002384 val = kvm_read_cr3(&svm->vcpu);
Andre Przywara7ff76d52010-12-21 11:12:04 +01002385 break;
2386 case 4:
2387 val = kvm_read_cr4(&svm->vcpu);
2388 break;
2389 case 8:
2390 val = kvm_get_cr8(&svm->vcpu);
2391 break;
2392 default:
2393 WARN(1, "unhandled read from CR%d", cr);
2394 kvm_queue_exception(&svm->vcpu, UD_VECTOR);
2395 return 1;
2396 }
2397 kvm_register_write(&svm->vcpu, reg, val);
Haiwei Li95b28ac2020-09-04 19:25:29 +08002398 trace_kvm_cr_read(cr, val);
Andre Przywara7ff76d52010-12-21 11:12:04 +01002399 }
Kyle Huey6affcbe2016-11-29 12:40:40 -08002400 return kvm_complete_insn_gp(&svm->vcpu, err);
Andre Przywara7ff76d52010-12-21 11:12:04 +01002401}
2402
Andre Przywaracae37972010-12-21 11:12:05 +01002403static int dr_interception(struct vcpu_svm *svm)
2404{
2405 int reg, dr;
2406 unsigned long val;
Andre Przywaracae37972010-12-21 11:12:05 +01002407
Paolo Bonzinifacb0132014-02-21 10:32:27 +01002408 if (svm->vcpu.guest_debug == 0) {
2409 /*
2410 * No more DR vmexits; force a reload of the debug registers
2411 * and reenter on this instruction. The next vmexit will
2412 * retrieve the full state of the debug registers.
2413 */
2414 clr_dr_intercepts(svm);
2415 svm->vcpu.arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
2416 return 1;
2417 }
2418
Andre Przywaracae37972010-12-21 11:12:05 +01002419 if (!boot_cpu_has(X86_FEATURE_DECODEASSISTS))
2420 return emulate_on_interception(svm);
2421
2422 reg = svm->vmcb->control.exit_info_1 & SVM_EXITINFO_REG_MASK;
2423 dr = svm->vmcb->control.exit_code - SVM_EXIT_READ_DR0;
2424
2425 if (dr >= 16) { /* mov to DRn */
Nadav Amit16f8a6f2014-10-03 01:10:05 +03002426 if (!kvm_require_dr(&svm->vcpu, dr - 16))
2427 return 1;
Andre Przywaracae37972010-12-21 11:12:05 +01002428 val = kvm_register_read(&svm->vcpu, reg);
2429 kvm_set_dr(&svm->vcpu, dr - 16, val);
2430 } else {
Nadav Amit16f8a6f2014-10-03 01:10:05 +03002431 if (!kvm_require_dr(&svm->vcpu, dr))
2432 return 1;
2433 kvm_get_dr(&svm->vcpu, dr, &val);
2434 kvm_register_write(&svm->vcpu, reg, val);
Andre Przywaracae37972010-12-21 11:12:05 +01002435 }
2436
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002437 return kvm_skip_emulated_instruction(&svm->vcpu);
Andre Przywaracae37972010-12-21 11:12:05 +01002438}
2439
Avi Kivity851ba692009-08-24 11:10:17 +03002440static int cr8_write_interception(struct vcpu_svm *svm)
Joerg Roedel1d075432007-12-06 21:02:25 +01002441{
Avi Kivity851ba692009-08-24 11:10:17 +03002442 struct kvm_run *kvm_run = svm->vcpu.run;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01002443 int r;
Avi Kivity851ba692009-08-24 11:10:17 +03002444
Gleb Natapov0a5fff192009-04-21 17:45:06 +03002445 u8 cr8_prev = kvm_get_cr8(&svm->vcpu);
2446 /* instruction emulation calls kvm_set_cr8() */
Andre Przywara7ff76d52010-12-21 11:12:04 +01002447 r = cr_interception(svm);
Paolo Bonzini35754c92015-07-29 12:05:37 +02002448 if (lapic_in_kernel(&svm->vcpu))
Andre Przywara7ff76d52010-12-21 11:12:04 +01002449 return r;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03002450 if (cr8_prev <= kvm_get_cr8(&svm->vcpu))
Andre Przywara7ff76d52010-12-21 11:12:04 +01002451 return r;
Joerg Roedel1d075432007-12-06 21:02:25 +01002452 kvm_run->exit_reason = KVM_EXIT_SET_TPR;
2453 return 0;
2454}
2455
Tom Lendacky801e4592018-02-21 13:39:51 -06002456static int svm_get_msr_feature(struct kvm_msr_entry *msr)
2457{
Tom Lendackyd1d93fa2018-02-24 00:18:20 +01002458 msr->data = 0;
2459
2460 switch (msr->index) {
2461 case MSR_F10H_DECFG:
2462 if (boot_cpu_has(X86_FEATURE_LFENCE_RDTSC))
2463 msr->data |= MSR_F10H_DECFG_LFENCE_SERIALIZE;
2464 break;
Vitaly Kuznetsovd574c532020-07-10 17:25:59 +02002465 case MSR_IA32_PERF_CAPABILITIES:
2466 return 0;
Tom Lendackyd1d93fa2018-02-24 00:18:20 +01002467 default:
Peter Xu12bc2132020-06-22 18:04:42 -04002468 return KVM_MSR_RET_INVALID;
Tom Lendackyd1d93fa2018-02-24 00:18:20 +01002469 }
2470
2471 return 0;
Tom Lendacky801e4592018-02-21 13:39:51 -06002472}
2473
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002474static int svm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002475{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002476 struct vcpu_svm *svm = to_svm(vcpu);
2477
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002478 switch (msr_info->index) {
Brian Gerst8c065852010-07-17 09:03:26 -04002479 case MSR_STAR:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002480 msr_info->data = svm->vmcb->save.star;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002481 break;
Avi Kivity0e859ca2006-12-22 01:05:08 -08002482#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002483 case MSR_LSTAR:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002484 msr_info->data = svm->vmcb->save.lstar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002485 break;
2486 case MSR_CSTAR:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002487 msr_info->data = svm->vmcb->save.cstar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002488 break;
2489 case MSR_KERNEL_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002490 msr_info->data = svm->vmcb->save.kernel_gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002491 break;
2492 case MSR_SYSCALL_MASK:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002493 msr_info->data = svm->vmcb->save.sfmask;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002494 break;
2495#endif
2496 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002497 msr_info->data = svm->vmcb->save.sysenter_cs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002498 break;
2499 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002500 msr_info->data = svm->sysenter_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002501 break;
2502 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002503 msr_info->data = svm->sysenter_esp;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002504 break;
Paolo Bonzini46896c72015-11-12 14:49:16 +01002505 case MSR_TSC_AUX:
2506 if (!boot_cpu_has(X86_FEATURE_RDTSCP))
2507 return 1;
2508 msr_info->data = svm->tsc_aux;
2509 break;
Joerg Roedele0231712010-02-24 18:59:10 +01002510 /*
2511 * Nobody will change the following 5 values in the VMCB so we can
2512 * safely return them on rdmsr. They will always be 0 until LBRV is
2513 * implemented.
2514 */
Joerg Roedela2938c82008-02-13 16:30:28 +01002515 case MSR_IA32_DEBUGCTLMSR:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002516 msr_info->data = svm->vmcb->save.dbgctl;
Joerg Roedela2938c82008-02-13 16:30:28 +01002517 break;
2518 case MSR_IA32_LASTBRANCHFROMIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002519 msr_info->data = svm->vmcb->save.br_from;
Joerg Roedela2938c82008-02-13 16:30:28 +01002520 break;
2521 case MSR_IA32_LASTBRANCHTOIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002522 msr_info->data = svm->vmcb->save.br_to;
Joerg Roedela2938c82008-02-13 16:30:28 +01002523 break;
2524 case MSR_IA32_LASTINTFROMIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002525 msr_info->data = svm->vmcb->save.last_excp_from;
Joerg Roedela2938c82008-02-13 16:30:28 +01002526 break;
2527 case MSR_IA32_LASTINTTOIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002528 msr_info->data = svm->vmcb->save.last_excp_to;
Joerg Roedela2938c82008-02-13 16:30:28 +01002529 break;
Alexander Grafb286d5d2008-11-25 20:17:05 +01002530 case MSR_VM_HSAVE_PA:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002531 msr_info->data = svm->nested.hsave_msr;
Alexander Grafb286d5d2008-11-25 20:17:05 +01002532 break;
Joerg Roedeleb6f3022008-11-25 20:17:09 +01002533 case MSR_VM_CR:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002534 msr_info->data = svm->nested.vm_cr_msr;
Joerg Roedeleb6f3022008-11-25 20:17:09 +01002535 break;
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002536 case MSR_IA32_SPEC_CTRL:
2537 if (!msr_info->host_initiated &&
Paolo Bonzinidf7e8812020-02-05 16:10:52 +01002538 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
2539 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
Konrad Rzeszutek Wilk6ac2f492018-06-01 10:59:20 -04002540 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
2541 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002542 return 1;
2543
2544 msr_info->data = svm->spec_ctrl;
2545 break;
Tom Lendackybc226f02018-05-10 22:06:39 +02002546 case MSR_AMD64_VIRT_SPEC_CTRL:
2547 if (!msr_info->host_initiated &&
2548 !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
2549 return 1;
2550
2551 msr_info->data = svm->virt_spec_ctrl;
2552 break;
Borislav Petkovae8b7872015-11-23 11:12:23 +01002553 case MSR_F15H_IC_CFG: {
2554
2555 int family, model;
2556
2557 family = guest_cpuid_family(vcpu);
2558 model = guest_cpuid_model(vcpu);
2559
2560 if (family < 0 || model < 0)
2561 return kvm_get_msr_common(vcpu, msr_info);
2562
2563 msr_info->data = 0;
2564
2565 if (family == 0x15 &&
2566 (model >= 0x2 && model < 0x20))
2567 msr_info->data = 0x1E;
2568 }
2569 break;
Tom Lendackyd1d93fa2018-02-24 00:18:20 +01002570 case MSR_F10H_DECFG:
2571 msr_info->data = svm->msr_decfg;
2572 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002573 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002574 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002575 }
2576 return 0;
2577}
2578
Avi Kivity851ba692009-08-24 11:10:17 +03002579static int rdmsr_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002580{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07002581 return kvm_emulate_rdmsr(&svm->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002582}
2583
Joerg Roedel4a810182010-02-24 18:59:15 +01002584static int svm_set_vm_cr(struct kvm_vcpu *vcpu, u64 data)
2585{
2586 struct vcpu_svm *svm = to_svm(vcpu);
2587 int svm_dis, chg_mask;
2588
2589 if (data & ~SVM_VM_CR_VALID_MASK)
2590 return 1;
2591
2592 chg_mask = SVM_VM_CR_VALID_MASK;
2593
2594 if (svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK)
2595 chg_mask &= ~(SVM_VM_CR_SVM_LOCK_MASK | SVM_VM_CR_SVM_DIS_MASK);
2596
2597 svm->nested.vm_cr_msr &= ~chg_mask;
2598 svm->nested.vm_cr_msr |= (data & chg_mask);
2599
2600 svm_dis = svm->nested.vm_cr_msr & SVM_VM_CR_SVM_DIS_MASK;
2601
2602 /* check for svm_disable while efer.svme is set */
2603 if (svm_dis && (vcpu->arch.efer & EFER_SVME))
2604 return 1;
2605
2606 return 0;
2607}
2608
Will Auld8fe8ab42012-11-29 12:42:12 -08002609static int svm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002611 struct vcpu_svm *svm = to_svm(vcpu);
2612
Will Auld8fe8ab42012-11-29 12:42:12 -08002613 u32 ecx = msr->index;
2614 u64 data = msr->data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002615 switch (ecx) {
Paolo Bonzini15038e12017-10-26 09:13:27 +02002616 case MSR_IA32_CR_PAT:
2617 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2618 return 1;
2619 vcpu->arch.pat = data;
2620 svm->vmcb->save.g_pat = data;
Joerg Roedel06e78522020-06-25 10:03:23 +02002621 vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
Paolo Bonzini15038e12017-10-26 09:13:27 +02002622 break;
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002623 case MSR_IA32_SPEC_CTRL:
2624 if (!msr->host_initiated &&
Paolo Bonzinidf7e8812020-02-05 16:10:52 +01002625 !guest_cpuid_has(vcpu, X86_FEATURE_SPEC_CTRL) &&
2626 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_STIBP) &&
Konrad Rzeszutek Wilk6ac2f492018-06-01 10:59:20 -04002627 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBRS) &&
2628 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_SSBD))
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002629 return 1;
2630
Maxim Levitsky841c2be2020-07-08 14:57:31 +03002631 if (kvm_spec_ctrl_test_value(data))
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002632 return 1;
2633
2634 svm->spec_ctrl = data;
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002635 if (!data)
2636 break;
2637
2638 /*
2639 * For non-nested:
2640 * When it's written (to non-zero) for the first time, pass
2641 * it through.
2642 *
2643 * For nested:
2644 * The handling of the MSR bitmap for L2 guests is done in
2645 * nested_svm_vmrun_msrpm.
2646 * We update the L1 MSR bit as well since it will end up
2647 * touching the MSR anyway now.
2648 */
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002649 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_SPEC_CTRL, 1, 1);
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01002650 break;
Ashok Raj15d45072018-02-01 22:59:43 +01002651 case MSR_IA32_PRED_CMD:
2652 if (!msr->host_initiated &&
Borislav Petkove7c587d2018-05-02 18:15:14 +02002653 !guest_cpuid_has(vcpu, X86_FEATURE_AMD_IBPB))
Ashok Raj15d45072018-02-01 22:59:43 +01002654 return 1;
2655
2656 if (data & ~PRED_CMD_IBPB)
2657 return 1;
Paolo Bonzini6441fa62020-01-20 16:33:06 +01002658 if (!boot_cpu_has(X86_FEATURE_AMD_IBPB))
2659 return 1;
Ashok Raj15d45072018-02-01 22:59:43 +01002660 if (!data)
2661 break;
2662
2663 wrmsrl(MSR_IA32_PRED_CMD, PRED_CMD_IBPB);
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002664 set_msr_interception(vcpu, svm->msrpm, MSR_IA32_PRED_CMD, 0, 1);
Ashok Raj15d45072018-02-01 22:59:43 +01002665 break;
Tom Lendackybc226f02018-05-10 22:06:39 +02002666 case MSR_AMD64_VIRT_SPEC_CTRL:
2667 if (!msr->host_initiated &&
2668 !guest_cpuid_has(vcpu, X86_FEATURE_VIRT_SSBD))
2669 return 1;
2670
2671 if (data & ~SPEC_CTRL_SSBD)
2672 return 1;
2673
2674 svm->virt_spec_ctrl = data;
2675 break;
Brian Gerst8c065852010-07-17 09:03:26 -04002676 case MSR_STAR:
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002677 svm->vmcb->save.star = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002678 break;
Robert P. J. Day49b14f22007-01-29 13:19:50 -08002679#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680 case MSR_LSTAR:
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002681 svm->vmcb->save.lstar = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002682 break;
2683 case MSR_CSTAR:
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002684 svm->vmcb->save.cstar = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685 break;
2686 case MSR_KERNEL_GS_BASE:
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002687 svm->vmcb->save.kernel_gs_base = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688 break;
2689 case MSR_SYSCALL_MASK:
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002690 svm->vmcb->save.sfmask = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002691 break;
2692#endif
2693 case MSR_IA32_SYSENTER_CS:
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002694 svm->vmcb->save.sysenter_cs = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695 break;
2696 case MSR_IA32_SYSENTER_EIP:
Andre Przywara017cb992009-05-28 11:56:31 +02002697 svm->sysenter_eip = data;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002698 svm->vmcb->save.sysenter_eip = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002699 break;
2700 case MSR_IA32_SYSENTER_ESP:
Andre Przywara017cb992009-05-28 11:56:31 +02002701 svm->sysenter_esp = data;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002702 svm->vmcb->save.sysenter_esp = data;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002703 break;
Paolo Bonzini46896c72015-11-12 14:49:16 +01002704 case MSR_TSC_AUX:
2705 if (!boot_cpu_has(X86_FEATURE_RDTSCP))
2706 return 1;
2707
2708 /*
2709 * This is rare, so we update the MSR here instead of using
2710 * direct_access_msrs. Doing that would require a rdmsr in
2711 * svm_vcpu_put.
2712 */
2713 svm->tsc_aux = data;
2714 wrmsrl(MSR_TSC_AUX, svm->tsc_aux);
2715 break;
Joerg Roedela2938c82008-02-13 16:30:28 +01002716 case MSR_IA32_DEBUGCTLMSR:
Avi Kivity2a6b20b2010-11-09 16:15:42 +02002717 if (!boot_cpu_has(X86_FEATURE_LBRV)) {
Christoffer Dalla737f252012-06-03 21:17:48 +03002718 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTL 0x%llx, nop\n",
2719 __func__, data);
Joerg Roedel24e09cb2008-02-13 18:58:47 +01002720 break;
2721 }
2722 if (data & DEBUGCTL_RESERVED_BITS)
2723 return 1;
2724
2725 svm->vmcb->save.dbgctl = data;
Joerg Roedel06e78522020-06-25 10:03:23 +02002726 vmcb_mark_dirty(svm->vmcb, VMCB_LBR);
Joerg Roedel24e09cb2008-02-13 18:58:47 +01002727 if (data & (1ULL<<0))
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002728 svm_enable_lbrv(vcpu);
Joerg Roedel24e09cb2008-02-13 18:58:47 +01002729 else
Aaron Lewis476c9bd2020-09-25 16:34:18 +02002730 svm_disable_lbrv(vcpu);
Joerg Roedela2938c82008-02-13 16:30:28 +01002731 break;
Alexander Grafb286d5d2008-11-25 20:17:05 +01002732 case MSR_VM_HSAVE_PA:
Joerg Roedele6aa9ab2009-08-07 11:49:33 +02002733 svm->nested.hsave_msr = data;
Alexander Grafb286d5d2008-11-25 20:17:05 +01002734 break;
Alexander Graf3c5d0a42009-06-15 15:21:23 +02002735 case MSR_VM_CR:
Joerg Roedel4a810182010-02-24 18:59:15 +01002736 return svm_set_vm_cr(vcpu, data);
Alexander Graf3c5d0a42009-06-15 15:21:23 +02002737 case MSR_VM_IGNNE:
Christoffer Dalla737f252012-06-03 21:17:48 +03002738 vcpu_unimpl(vcpu, "unimplemented wrmsr: 0x%x data 0x%llx\n", ecx, data);
Alexander Graf3c5d0a42009-06-15 15:21:23 +02002739 break;
Tom Lendackyd1d93fa2018-02-24 00:18:20 +01002740 case MSR_F10H_DECFG: {
2741 struct kvm_msr_entry msr_entry;
2742
2743 msr_entry.index = msr->index;
2744 if (svm_get_msr_feature(&msr_entry))
2745 return 1;
2746
2747 /* Check the supported bits */
2748 if (data & ~msr_entry.data)
2749 return 1;
2750
2751 /* Don't allow the guest to change a bit, #GP */
2752 if (!msr->host_initiated && (data ^ msr_entry.data))
2753 return 1;
2754
2755 svm->msr_decfg = data;
2756 break;
2757 }
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05002758 case MSR_IA32_APICBASE:
2759 if (kvm_vcpu_apicv_active(vcpu))
2760 avic_update_vapic_bar(to_svm(vcpu), data);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002761 fallthrough;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002762 default:
Will Auld8fe8ab42012-11-29 12:42:12 -08002763 return kvm_set_msr_common(vcpu, msr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 }
2765 return 0;
2766}
2767
Avi Kivity851ba692009-08-24 11:10:17 +03002768static int wrmsr_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002769{
Sean Christopherson1edce0a2019-09-05 14:22:55 -07002770 return kvm_emulate_wrmsr(&svm->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002771}
2772
Avi Kivity851ba692009-08-24 11:10:17 +03002773static int msr_interception(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774{
Rusty Russelle756fc62007-07-30 20:07:08 +10002775 if (svm->vmcb->control.exit_info_1)
Avi Kivity851ba692009-08-24 11:10:17 +03002776 return wrmsr_interception(svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777 else
Avi Kivity851ba692009-08-24 11:10:17 +03002778 return rdmsr_interception(svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002779}
2780
Avi Kivity851ba692009-08-24 11:10:17 +03002781static int interrupt_window_interception(struct vcpu_svm *svm)
Dor Laorc1150d82007-01-05 16:36:24 -08002782{
Avi Kivity3842d132010-07-27 12:30:24 +03002783 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
Alexander Graff0b85052008-11-25 20:17:01 +01002784 svm_clear_vintr(svm);
Suravee Suthikulpanitf3515dc2019-11-14 14:15:15 -06002785
2786 /*
2787 * For AVIC, the only reason to end up here is ExtINTs.
2788 * In this case AVIC was temporarily disabled for
2789 * requesting the IRQ window and we have to re-enable it.
2790 */
2791 svm_toggle_avic_for_irq_window(&svm->vcpu, true);
2792
Jason Wang675acb72012-03-08 18:07:56 +08002793 ++svm->vcpu.stat.irq_window_exits;
Dor Laorc1150d82007-01-05 16:36:24 -08002794 return 1;
2795}
2796
Mark Langsdorf565d0992009-10-06 14:25:02 -05002797static int pause_interception(struct vcpu_svm *svm)
2798{
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08002799 struct kvm_vcpu *vcpu = &svm->vcpu;
2800 bool in_kernel = (svm_get_cpl(vcpu) == 0);
2801
Wanpeng Li830f01b2020-07-31 11:12:21 +08002802 if (!kvm_pause_in_guest(vcpu->kvm))
Babu Moger8566ac82018-03-16 16:37:26 -04002803 grow_ple_window(vcpu);
2804
Longpeng(Mike)de63ad42017-08-08 12:05:33 +08002805 kvm_vcpu_on_spin(vcpu, in_kernel);
Mark Langsdorf565d0992009-10-06 14:25:02 -05002806 return 1;
2807}
2808
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04002809static int nop_interception(struct vcpu_svm *svm)
2810{
Ladi Prosekb742c1e2017-06-22 09:05:26 +02002811 return kvm_skip_emulated_instruction(&(svm->vcpu));
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04002812}
2813
2814static int monitor_interception(struct vcpu_svm *svm)
2815{
2816 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
2817 return nop_interception(svm);
2818}
2819
2820static int mwait_interception(struct vcpu_svm *svm)
2821{
2822 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
2823 return nop_interception(svm);
2824}
2825
Babu Moger4407a792020-09-11 14:29:19 -05002826static int invpcid_interception(struct vcpu_svm *svm)
2827{
2828 struct kvm_vcpu *vcpu = &svm->vcpu;
2829 unsigned long type;
2830 gva_t gva;
2831
2832 if (!guest_cpuid_has(vcpu, X86_FEATURE_INVPCID)) {
2833 kvm_queue_exception(vcpu, UD_VECTOR);
2834 return 1;
2835 }
2836
2837 /*
2838 * For an INVPCID intercept:
2839 * EXITINFO1 provides the linear address of the memory operand.
2840 * EXITINFO2 provides the contents of the register operand.
2841 */
2842 type = svm->vmcb->control.exit_info_2;
2843 gva = svm->vmcb->control.exit_info_1;
2844
2845 if (type > 3) {
2846 kvm_inject_gp(vcpu, 0);
2847 return 1;
2848 }
2849
2850 return kvm_handle_invpcid(vcpu, type, gva);
2851}
2852
Mathias Krause09941fb2012-08-30 01:30:20 +02002853static int (*const svm_exit_handlers[])(struct vcpu_svm *svm) = {
Andre Przywara7ff76d52010-12-21 11:12:04 +01002854 [SVM_EXIT_READ_CR0] = cr_interception,
2855 [SVM_EXIT_READ_CR3] = cr_interception,
2856 [SVM_EXIT_READ_CR4] = cr_interception,
2857 [SVM_EXIT_READ_CR8] = cr_interception,
David Kaplan5e575182015-03-06 14:44:35 -06002858 [SVM_EXIT_CR0_SEL_WRITE] = cr_interception,
Joerg Roedel628afd22011-04-04 12:39:36 +02002859 [SVM_EXIT_WRITE_CR0] = cr_interception,
Andre Przywara7ff76d52010-12-21 11:12:04 +01002860 [SVM_EXIT_WRITE_CR3] = cr_interception,
2861 [SVM_EXIT_WRITE_CR4] = cr_interception,
Joerg Roedele0231712010-02-24 18:59:10 +01002862 [SVM_EXIT_WRITE_CR8] = cr8_write_interception,
Andre Przywaracae37972010-12-21 11:12:05 +01002863 [SVM_EXIT_READ_DR0] = dr_interception,
2864 [SVM_EXIT_READ_DR1] = dr_interception,
2865 [SVM_EXIT_READ_DR2] = dr_interception,
2866 [SVM_EXIT_READ_DR3] = dr_interception,
2867 [SVM_EXIT_READ_DR4] = dr_interception,
2868 [SVM_EXIT_READ_DR5] = dr_interception,
2869 [SVM_EXIT_READ_DR6] = dr_interception,
2870 [SVM_EXIT_READ_DR7] = dr_interception,
2871 [SVM_EXIT_WRITE_DR0] = dr_interception,
2872 [SVM_EXIT_WRITE_DR1] = dr_interception,
2873 [SVM_EXIT_WRITE_DR2] = dr_interception,
2874 [SVM_EXIT_WRITE_DR3] = dr_interception,
2875 [SVM_EXIT_WRITE_DR4] = dr_interception,
2876 [SVM_EXIT_WRITE_DR5] = dr_interception,
2877 [SVM_EXIT_WRITE_DR6] = dr_interception,
2878 [SVM_EXIT_WRITE_DR7] = dr_interception,
Jan Kiszkad0bfb942008-12-15 13:52:10 +01002879 [SVM_EXIT_EXCP_BASE + DB_VECTOR] = db_interception,
2880 [SVM_EXIT_EXCP_BASE + BP_VECTOR] = bp_interception,
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05002881 [SVM_EXIT_EXCP_BASE + UD_VECTOR] = ud_interception,
Joerg Roedele0231712010-02-24 18:59:10 +01002882 [SVM_EXIT_EXCP_BASE + PF_VECTOR] = pf_interception,
Joerg Roedele0231712010-02-24 18:59:10 +01002883 [SVM_EXIT_EXCP_BASE + MC_VECTOR] = mc_interception,
Eric Northup54a20552015-11-03 18:03:53 +01002884 [SVM_EXIT_EXCP_BASE + AC_VECTOR] = ac_interception,
Liran Alon97184202018-03-12 13:12:52 +02002885 [SVM_EXIT_EXCP_BASE + GP_VECTOR] = gp_interception,
Joerg Roedele0231712010-02-24 18:59:10 +01002886 [SVM_EXIT_INTR] = intr_interception,
Joerg Roedelc47f0982008-04-30 17:56:00 +02002887 [SVM_EXIT_NMI] = nmi_interception,
Avi Kivity6aa8b732006-12-10 02:21:36 -08002888 [SVM_EXIT_SMI] = nop_on_interception,
2889 [SVM_EXIT_INIT] = nop_on_interception,
Dor Laorc1150d82007-01-05 16:36:24 -08002890 [SVM_EXIT_VINTR] = interrupt_window_interception,
Avi Kivity332b56e2011-11-10 14:57:24 +02002891 [SVM_EXIT_RDPMC] = rdpmc_interception,
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 [SVM_EXIT_CPUID] = cpuid_interception,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002893 [SVM_EXIT_IRET] = iret_interception,
Avi Kivitycf5a94d2007-10-28 16:11:58 +02002894 [SVM_EXIT_INVD] = emulate_on_interception,
Mark Langsdorf565d0992009-10-06 14:25:02 -05002895 [SVM_EXIT_PAUSE] = pause_interception,
Avi Kivity6aa8b732006-12-10 02:21:36 -08002896 [SVM_EXIT_HLT] = halt_interception,
Marcelo Tosattia7052892008-09-23 13:18:35 -03002897 [SVM_EXIT_INVLPG] = invlpg_interception,
Alexander Grafff092382009-06-15 15:21:24 +02002898 [SVM_EXIT_INVLPGA] = invlpga_interception,
Joerg Roedele0231712010-02-24 18:59:10 +01002899 [SVM_EXIT_IOIO] = io_interception,
Avi Kivity6aa8b732006-12-10 02:21:36 -08002900 [SVM_EXIT_MSR] = msr_interception,
2901 [SVM_EXIT_TASK_SWITCH] = task_switch_interception,
Joerg Roedel46fe4dd2007-01-26 00:56:42 -08002902 [SVM_EXIT_SHUTDOWN] = shutdown_interception,
Alexander Graf3d6368e2008-11-25 20:17:07 +01002903 [SVM_EXIT_VMRUN] = vmrun_interception,
Avi Kivity02e235b2007-02-19 14:37:47 +02002904 [SVM_EXIT_VMMCALL] = vmmcall_interception,
Alexander Graf55426752008-11-25 20:17:06 +01002905 [SVM_EXIT_VMLOAD] = vmload_interception,
2906 [SVM_EXIT_VMSAVE] = vmsave_interception,
Alexander Graf1371d902008-11-25 20:17:04 +01002907 [SVM_EXIT_STGI] = stgi_interception,
2908 [SVM_EXIT_CLGI] = clgi_interception,
Joerg Roedel532a46b2009-10-09 16:08:32 +02002909 [SVM_EXIT_SKINIT] = skinit_interception,
David Kaplandab429a2015-03-02 13:43:37 -06002910 [SVM_EXIT_WBINVD] = wbinvd_interception,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04002911 [SVM_EXIT_MONITOR] = monitor_interception,
2912 [SVM_EXIT_MWAIT] = mwait_interception,
Joerg Roedel81dd35d2010-12-07 17:15:06 +01002913 [SVM_EXIT_XSETBV] = xsetbv_interception,
Jim Mattson0cb84102019-09-19 15:59:17 -07002914 [SVM_EXIT_RDPRU] = rdpru_interception,
Babu Moger4407a792020-09-11 14:29:19 -05002915 [SVM_EXIT_INVPCID] = invpcid_interception,
Paolo Bonzinid0006532017-08-11 18:36:43 +02002916 [SVM_EXIT_NPF] = npf_interception,
Brijesh Singh7607b712018-02-19 10:14:44 -06002917 [SVM_EXIT_RSM] = rsm_interception,
Suravee Suthikulpanit18f40c52016-05-04 14:09:48 -05002918 [SVM_EXIT_AVIC_INCOMPLETE_IPI] = avic_incomplete_ipi_interception,
2919 [SVM_EXIT_AVIC_UNACCELERATED_ACCESS] = avic_unaccelerated_access_interception,
Avi Kivity6aa8b732006-12-10 02:21:36 -08002920};
2921
Joe Perchesae8cc052011-04-24 22:00:50 -07002922static void dump_vmcb(struct kvm_vcpu *vcpu)
Joerg Roedel3f10c842010-05-05 16:04:42 +02002923{
2924 struct vcpu_svm *svm = to_svm(vcpu);
2925 struct vmcb_control_area *control = &svm->vmcb->control;
2926 struct vmcb_save_area *save = &svm->vmcb->save;
2927
Paolo Bonzini6f2f8452019-05-20 15:34:35 +02002928 if (!dump_invalid_vmcb) {
2929 pr_warn_ratelimited("set kvm_amd.dump_invalid_vmcb=1 to dump internal KVM state.\n");
2930 return;
2931 }
2932
Joerg Roedel3f10c842010-05-05 16:04:42 +02002933 pr_err("VMCB Control Area:\n");
Babu Moger03bfeeb2020-09-11 14:28:05 -05002934 pr_err("%-20s%04x\n", "cr_read:", control->intercepts[INTERCEPT_CR] & 0xffff);
2935 pr_err("%-20s%04x\n", "cr_write:", control->intercepts[INTERCEPT_CR] >> 16);
Babu Moger30abaa882020-09-11 14:28:12 -05002936 pr_err("%-20s%04x\n", "dr_read:", control->intercepts[INTERCEPT_DR] & 0xffff);
2937 pr_err("%-20s%04x\n", "dr_write:", control->intercepts[INTERCEPT_DR] >> 16);
Babu Moger9780d512020-09-11 14:28:20 -05002938 pr_err("%-20s%08x\n", "exceptions:", control->intercepts[INTERCEPT_EXCEPTION]);
Babu Mogerc62e2e92020-09-11 14:28:28 -05002939 pr_err("%-20s%08x %08x\n", "intercepts:",
2940 control->intercepts[INTERCEPT_WORD3],
2941 control->intercepts[INTERCEPT_WORD4]);
Joe Perchesae8cc052011-04-24 22:00:50 -07002942 pr_err("%-20s%d\n", "pause filter count:", control->pause_filter_count);
Babu Moger1d8fb442018-03-16 16:37:25 -04002943 pr_err("%-20s%d\n", "pause filter threshold:",
2944 control->pause_filter_thresh);
Joe Perchesae8cc052011-04-24 22:00:50 -07002945 pr_err("%-20s%016llx\n", "iopm_base_pa:", control->iopm_base_pa);
2946 pr_err("%-20s%016llx\n", "msrpm_base_pa:", control->msrpm_base_pa);
2947 pr_err("%-20s%016llx\n", "tsc_offset:", control->tsc_offset);
2948 pr_err("%-20s%d\n", "asid:", control->asid);
2949 pr_err("%-20s%d\n", "tlb_ctl:", control->tlb_ctl);
2950 pr_err("%-20s%08x\n", "int_ctl:", control->int_ctl);
2951 pr_err("%-20s%08x\n", "int_vector:", control->int_vector);
2952 pr_err("%-20s%08x\n", "int_state:", control->int_state);
2953 pr_err("%-20s%08x\n", "exit_code:", control->exit_code);
2954 pr_err("%-20s%016llx\n", "exit_info1:", control->exit_info_1);
2955 pr_err("%-20s%016llx\n", "exit_info2:", control->exit_info_2);
2956 pr_err("%-20s%08x\n", "exit_int_info:", control->exit_int_info);
2957 pr_err("%-20s%08x\n", "exit_int_info_err:", control->exit_int_info_err);
2958 pr_err("%-20s%lld\n", "nested_ctl:", control->nested_ctl);
2959 pr_err("%-20s%016llx\n", "nested_cr3:", control->nested_cr3);
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05002960 pr_err("%-20s%016llx\n", "avic_vapic_bar:", control->avic_vapic_bar);
Joe Perchesae8cc052011-04-24 22:00:50 -07002961 pr_err("%-20s%08x\n", "event_inj:", control->event_inj);
2962 pr_err("%-20s%08x\n", "event_inj_err:", control->event_inj_err);
Janakarajan Natarajan0dc92112017-07-06 15:50:45 -05002963 pr_err("%-20s%lld\n", "virt_ext:", control->virt_ext);
Joe Perchesae8cc052011-04-24 22:00:50 -07002964 pr_err("%-20s%016llx\n", "next_rip:", control->next_rip);
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05002965 pr_err("%-20s%016llx\n", "avic_backing_page:", control->avic_backing_page);
2966 pr_err("%-20s%016llx\n", "avic_logical_id:", control->avic_logical_id);
2967 pr_err("%-20s%016llx\n", "avic_physical_id:", control->avic_physical_id);
Joerg Roedel3f10c842010-05-05 16:04:42 +02002968 pr_err("VMCB State Save Area:\n");
Joe Perchesae8cc052011-04-24 22:00:50 -07002969 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2970 "es:",
2971 save->es.selector, save->es.attrib,
2972 save->es.limit, save->es.base);
2973 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2974 "cs:",
2975 save->cs.selector, save->cs.attrib,
2976 save->cs.limit, save->cs.base);
2977 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2978 "ss:",
2979 save->ss.selector, save->ss.attrib,
2980 save->ss.limit, save->ss.base);
2981 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2982 "ds:",
2983 save->ds.selector, save->ds.attrib,
2984 save->ds.limit, save->ds.base);
2985 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2986 "fs:",
2987 save->fs.selector, save->fs.attrib,
2988 save->fs.limit, save->fs.base);
2989 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2990 "gs:",
2991 save->gs.selector, save->gs.attrib,
2992 save->gs.limit, save->gs.base);
2993 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2994 "gdtr:",
2995 save->gdtr.selector, save->gdtr.attrib,
2996 save->gdtr.limit, save->gdtr.base);
2997 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
2998 "ldtr:",
2999 save->ldtr.selector, save->ldtr.attrib,
3000 save->ldtr.limit, save->ldtr.base);
3001 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3002 "idtr:",
3003 save->idtr.selector, save->idtr.attrib,
3004 save->idtr.limit, save->idtr.base);
3005 pr_err("%-5s s: %04x a: %04x l: %08x b: %016llx\n",
3006 "tr:",
3007 save->tr.selector, save->tr.attrib,
3008 save->tr.limit, save->tr.base);
Joerg Roedel3f10c842010-05-05 16:04:42 +02003009 pr_err("cpl: %d efer: %016llx\n",
3010 save->cpl, save->efer);
Joe Perchesae8cc052011-04-24 22:00:50 -07003011 pr_err("%-15s %016llx %-13s %016llx\n",
3012 "cr0:", save->cr0, "cr2:", save->cr2);
3013 pr_err("%-15s %016llx %-13s %016llx\n",
3014 "cr3:", save->cr3, "cr4:", save->cr4);
3015 pr_err("%-15s %016llx %-13s %016llx\n",
3016 "dr6:", save->dr6, "dr7:", save->dr7);
3017 pr_err("%-15s %016llx %-13s %016llx\n",
3018 "rip:", save->rip, "rflags:", save->rflags);
3019 pr_err("%-15s %016llx %-13s %016llx\n",
3020 "rsp:", save->rsp, "rax:", save->rax);
3021 pr_err("%-15s %016llx %-13s %016llx\n",
3022 "star:", save->star, "lstar:", save->lstar);
3023 pr_err("%-15s %016llx %-13s %016llx\n",
3024 "cstar:", save->cstar, "sfmask:", save->sfmask);
3025 pr_err("%-15s %016llx %-13s %016llx\n",
3026 "kernel_gs_base:", save->kernel_gs_base,
3027 "sysenter_cs:", save->sysenter_cs);
3028 pr_err("%-15s %016llx %-13s %016llx\n",
3029 "sysenter_esp:", save->sysenter_esp,
3030 "sysenter_eip:", save->sysenter_eip);
3031 pr_err("%-15s %016llx %-13s %016llx\n",
3032 "gpat:", save->g_pat, "dbgctl:", save->dbgctl);
3033 pr_err("%-15s %016llx %-13s %016llx\n",
3034 "br_from:", save->br_from, "br_to:", save->br_to);
3035 pr_err("%-15s %016llx %-13s %016llx\n",
3036 "excp_from:", save->last_excp_from,
3037 "excp_to:", save->last_excp_to);
Joerg Roedel3f10c842010-05-05 16:04:42 +02003038}
3039
Sean Christopherson235ba742020-09-23 13:13:46 -07003040static void svm_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2,
3041 u32 *intr_info, u32 *error_code)
Avi Kivity586f9602010-11-18 13:09:54 +02003042{
3043 struct vmcb_control_area *control = &to_svm(vcpu)->vmcb->control;
3044
3045 *info1 = control->exit_info_1;
3046 *info2 = control->exit_info_2;
Sean Christopherson235ba742020-09-23 13:13:46 -07003047 *intr_info = control->exit_int_info;
3048 if ((*intr_info & SVM_EXITINTINFO_VALID) &&
3049 (*intr_info & SVM_EXITINTINFO_VALID_ERR))
3050 *error_code = control->exit_int_info_err;
3051 else
3052 *error_code = 0;
Avi Kivity586f9602010-11-18 13:09:54 +02003053}
3054
Wanpeng Li404d5d72020-04-28 14:23:25 +08003055static int handle_exit(struct kvm_vcpu *vcpu, fastpath_t exit_fastpath)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003056{
Avi Kivity04d2cc72007-09-10 18:10:54 +03003057 struct vcpu_svm *svm = to_svm(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03003058 struct kvm_run *kvm_run = vcpu->run;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003059 u32 exit_code = svm->vmcb->control.exit_code;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003060
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01003061 trace_kvm_exit(exit_code, vcpu, KVM_ISA_SVM);
3062
Babu Moger830bd712020-09-11 14:28:50 -05003063 if (!svm_is_intercept(svm, INTERCEPT_CR0_WRITE))
Joerg Roedel2be4fc72010-04-22 12:33:09 +02003064 vcpu->arch.cr0 = svm->vmcb->save.cr0;
3065 if (npt_enabled)
3066 vcpu->arch.cr3 = svm->vmcb->save.cr3;
Joerg Roedelaf9ca2d2008-04-30 17:56:03 +02003067
Joerg Roedel20307532010-11-29 17:51:48 +01003068 if (is_guest_mode(vcpu)) {
Joerg Roedel410e4d52009-08-07 11:49:44 +02003069 int vmexit;
3070
Sean Christophersoncc167bd2020-09-23 13:13:48 -07003071 trace_kvm_nested_vmexit(exit_code, vcpu, KVM_ISA_SVM);
Joerg Roedeld8cabdd2009-10-09 16:08:28 +02003072
Joerg Roedel410e4d52009-08-07 11:49:44 +02003073 vmexit = nested_svm_exit_special(svm);
3074
3075 if (vmexit == NESTED_EXIT_CONTINUE)
3076 vmexit = nested_svm_exit_handled(svm);
3077
3078 if (vmexit == NESTED_EXIT_DONE)
Alexander Grafcf74a782008-11-25 20:17:08 +01003079 return 1;
Alexander Grafcf74a782008-11-25 20:17:08 +01003080 }
3081
Avi Kivity04d2cc72007-09-10 18:10:54 +03003082 if (svm->vmcb->control.exit_code == SVM_EXIT_ERR) {
3083 kvm_run->exit_reason = KVM_EXIT_FAIL_ENTRY;
3084 kvm_run->fail_entry.hardware_entry_failure_reason
3085 = svm->vmcb->control.exit_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07003086 kvm_run->fail_entry.cpu = vcpu->arch.last_vmentry_cpu;
Joerg Roedel3f10c842010-05-05 16:04:42 +02003087 dump_vmcb(vcpu);
Avi Kivity04d2cc72007-09-10 18:10:54 +03003088 return 0;
3089 }
3090
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003091 if (is_external_interrupt(svm->vmcb->control.exit_int_info) &&
Joerg Roedel709ddeb2008-02-07 13:47:45 +01003092 exit_code != SVM_EXIT_EXCP_BASE + PF_VECTOR &&
Joerg Roedel55c5e462010-09-10 17:31:04 +02003093 exit_code != SVM_EXIT_NPF && exit_code != SVM_EXIT_TASK_SWITCH &&
3094 exit_code != SVM_EXIT_INTR && exit_code != SVM_EXIT_NMI)
Borislav Petkov6614c7d2013-04-26 00:22:01 +02003095 printk(KERN_ERR "%s: unexpected exit_int_info 0x%x "
Avi Kivity6aa8b732006-12-10 02:21:36 -08003096 "exit_code 0x%x\n",
Harvey Harrisonb8688d52008-03-03 12:59:56 -08003097 __func__, svm->vmcb->control.exit_int_info,
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098 exit_code);
3099
Wanpeng Li404d5d72020-04-28 14:23:25 +08003100 if (exit_fastpath != EXIT_FASTPATH_NONE)
Wanpeng Li1e9e2622019-11-21 11:17:11 +08003101 return 1;
Wanpeng Li404d5d72020-04-28 14:23:25 +08003102
3103 if (exit_code >= ARRAY_SIZE(svm_exit_handlers)
Joe Perches56919c52007-11-12 20:06:51 -08003104 || !svm_exit_handlers[exit_code]) {
Liran Alon7396d332019-08-26 13:16:43 +03003105 vcpu_unimpl(vcpu, "svm: unexpected exit reason 0x%x\n", exit_code);
3106 dump_vmcb(vcpu);
3107 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
3108 vcpu->run->internal.suberror =
3109 KVM_INTERNAL_ERROR_UNEXPECTED_EXIT_REASON;
Jim Mattson1aa561b2020-06-03 16:56:21 -07003110 vcpu->run->internal.ndata = 2;
Liran Alon7396d332019-08-26 13:16:43 +03003111 vcpu->run->internal.data[0] = exit_code;
Jim Mattson8a14fe42020-06-03 16:56:22 -07003112 vcpu->run->internal.data[1] = vcpu->arch.last_vmentry_cpu;
Liran Alon7396d332019-08-26 13:16:43 +03003113 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003114 }
3115
Andrea Arcangeli3dcb2a32019-11-04 18:00:00 -05003116#ifdef CONFIG_RETPOLINE
3117 if (exit_code == SVM_EXIT_MSR)
3118 return msr_interception(svm);
3119 else if (exit_code == SVM_EXIT_VINTR)
3120 return interrupt_window_interception(svm);
3121 else if (exit_code == SVM_EXIT_INTR)
3122 return intr_interception(svm);
3123 else if (exit_code == SVM_EXIT_HLT)
3124 return halt_interception(svm);
3125 else if (exit_code == SVM_EXIT_NPF)
3126 return npf_interception(svm);
3127#endif
Avi Kivity851ba692009-08-24 11:10:17 +03003128 return svm_exit_handlers[exit_code](svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129}
3130
3131static void reload_tss(struct kvm_vcpu *vcpu)
3132{
Jim Mattson73cd6e52020-06-03 16:56:18 -07003133 struct svm_cpu_data *sd = per_cpu(svm_data, vcpu->cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134
Tejun Heo0fe1e002009-10-29 22:34:14 +09003135 sd->tss_desc->type = 9; /* available 32/64-bit TSS */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003136 load_TR_desc();
3137}
3138
Rusty Russelle756fc62007-07-30 20:07:08 +10003139static void pre_svm_run(struct vcpu_svm *svm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003140{
Jim Mattson73cd6e52020-06-03 16:56:18 -07003141 struct svm_cpu_data *sd = per_cpu(svm_data, svm->vcpu.cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003142
Brijesh Singh70cd94e2017-12-04 10:57:34 -06003143 if (sev_guest(svm->vcpu.kvm))
Jim Mattson73cd6e52020-06-03 16:56:18 -07003144 return pre_sev_run(svm, svm->vcpu.cpu);
Brijesh Singh70cd94e2017-12-04 10:57:34 -06003145
Marcelo Tosatti4b656b12009-07-21 12:47:45 -03003146 /* FIXME: handle wraparound of asid_generation */
Tejun Heo0fe1e002009-10-29 22:34:14 +09003147 if (svm->asid_generation != sd->asid_generation)
3148 new_asid(svm, sd);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003149}
3150
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003151static void svm_inject_nmi(struct kvm_vcpu *vcpu)
3152{
3153 struct vcpu_svm *svm = to_svm(vcpu);
3154
3155 svm->vmcb->control.event_inj = SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_NMI;
3156 vcpu->arch.hflags |= HF_NMI_MASK;
Joerg Roedela284ba52020-06-25 10:03:24 +02003157 svm_set_intercept(svm, INTERCEPT_IRET);
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003158 ++vcpu->stat.nmi_injections;
3159}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003161static void svm_set_irq(struct kvm_vcpu *vcpu)
Eddie Dong2a8067f2007-08-06 16:29:07 +03003162{
3163 struct vcpu_svm *svm = to_svm(vcpu);
3164
Joerg Roedel2af91942009-08-07 11:49:28 +02003165 BUG_ON(!(gif_set(svm)));
Alexander Grafcf74a782008-11-25 20:17:08 +01003166
Gleb Natapov9fb2d2b2010-05-23 14:28:26 +03003167 trace_kvm_inj_virq(vcpu->arch.interrupt.nr);
3168 ++vcpu->stat.irq_injections;
3169
Alexander Graf219b65d2009-06-15 15:21:25 +02003170 svm->vmcb->control.event_inj = vcpu->arch.interrupt.nr |
3171 SVM_EVTINJ_VALID | SVM_EVTINJ_TYPE_INTR;
Eddie Dong2a8067f2007-08-06 16:29:07 +03003172}
3173
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003174static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
3175{
3176 struct vcpu_svm *svm = to_svm(vcpu);
3177
Joerg Roedel01c3b2b2020-06-25 10:03:25 +02003178 if (nested_svm_virtualize_tpr(vcpu))
Joerg Roedel88ab24a2010-02-19 16:23:06 +01003179 return;
3180
Babu Moger830bd712020-09-11 14:28:50 -05003181 svm_clr_intercept(svm, INTERCEPT_CR8_WRITE);
Radim Krčmář596f3142014-03-11 19:11:18 +01003182
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003183 if (irr == -1)
3184 return;
3185
3186 if (tpr >= irr)
Babu Moger830bd712020-09-11 14:28:50 -05003187 svm_set_intercept(svm, INTERCEPT_CR8_WRITE);
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003188}
3189
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003190bool svm_nmi_blocked(struct kvm_vcpu *vcpu)
Joerg Roedelaaacfc92008-04-16 16:51:18 +02003191{
3192 struct vcpu_svm *svm = to_svm(vcpu);
3193 struct vmcb *vmcb = svm->vmcb;
Sean Christopherson88c604b2020-04-22 19:25:41 -07003194 bool ret;
Cathy Avery9c3d3702020-04-14 16:11:06 -04003195
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003196 if (!gif_set(svm))
Paolo Bonzinibbdad0b2020-04-23 08:06:43 -04003197 return true;
3198
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003199 if (is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
3200 return false;
3201
3202 ret = (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK) ||
3203 (svm->vcpu.arch.hflags & HF_NMI_MASK);
Joerg Roedel924584c2010-04-22 12:33:07 +02003204
3205 return ret;
Joerg Roedelaaacfc92008-04-16 16:51:18 +02003206}
3207
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003208static int svm_nmi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003209{
3210 struct vcpu_svm *svm = to_svm(vcpu);
3211 if (svm->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003212 return -EBUSY;
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003213
Paolo Bonzinic300ab92020-04-23 14:08:58 -04003214 /* An NMI must not be injected into L2 if it's supposed to VM-Exit. */
3215 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_nmi(svm))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003216 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04003217
3218 return !svm_nmi_blocked(vcpu);
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003219}
3220
Jan Kiszka3cfc3092009-11-12 01:04:25 +01003221static bool svm_get_nmi_mask(struct kvm_vcpu *vcpu)
3222{
3223 struct vcpu_svm *svm = to_svm(vcpu);
3224
3225 return !!(svm->vcpu.arch.hflags & HF_NMI_MASK);
3226}
3227
3228static void svm_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
3229{
3230 struct vcpu_svm *svm = to_svm(vcpu);
3231
3232 if (masked) {
3233 svm->vcpu.arch.hflags |= HF_NMI_MASK;
Joerg Roedela284ba52020-06-25 10:03:24 +02003234 svm_set_intercept(svm, INTERCEPT_IRET);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01003235 } else {
3236 svm->vcpu.arch.hflags &= ~HF_NMI_MASK;
Joerg Roedela284ba52020-06-25 10:03:24 +02003237 svm_clr_intercept(svm, INTERCEPT_IRET);
Jan Kiszka3cfc3092009-11-12 01:04:25 +01003238 }
3239}
3240
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003241bool svm_interrupt_blocked(struct kvm_vcpu *vcpu)
Gleb Natapov78646122009-03-23 12:12:11 +02003242{
3243 struct vcpu_svm *svm = to_svm(vcpu);
3244 struct vmcb *vmcb = svm->vmcb;
Joerg Roedel7fcdb512009-09-16 15:24:15 +02003245
Paolo Bonzinifc6f7c02020-04-23 18:02:45 -04003246 if (!gif_set(svm))
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003247 return true;
Joerg Roedel7fcdb512009-09-16 15:24:15 +02003248
Paolo Bonzinifc6f7c02020-04-23 18:02:45 -04003249 if (is_guest_mode(vcpu)) {
3250 /* As long as interrupts are being delivered... */
Paolo Bonzinie9fd7612020-05-13 13:28:23 -04003251 if ((svm->nested.ctl.int_ctl & V_INTR_MASKING_MASK)
Paolo Bonzini08245e62020-05-19 09:21:04 -04003252 ? !(svm->nested.hsave->save.rflags & X86_EFLAGS_IF)
Paolo Bonzinifc6f7c02020-04-23 18:02:45 -04003253 : !(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
3254 return true;
3255
3256 /* ... vmexits aren't blocked by the interrupt shadow */
3257 if (nested_exit_on_intr(svm))
3258 return false;
3259 } else {
3260 if (!(kvm_get_rflags(vcpu) & X86_EFLAGS_IF))
3261 return true;
3262 }
3263
3264 return (vmcb->control.int_state & SVM_INTERRUPT_SHADOW_MASK);
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003265}
3266
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003267static int svm_interrupt_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003268{
3269 struct vcpu_svm *svm = to_svm(vcpu);
3270 if (svm->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003271 return -EBUSY;
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003272
Paolo Bonzinic300ab92020-04-23 14:08:58 -04003273 /*
3274 * An IRQ must not be injected into L2 if it's supposed to VM-Exit,
3275 * e.g. if the IRQ arrived asynchronously after checking nested events.
3276 */
3277 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_intr(svm))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003278 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04003279
3280 return !svm_interrupt_blocked(vcpu);
Gleb Natapov78646122009-03-23 12:12:11 +02003281}
3282
Jan Kiszkac9a79532014-03-07 20:03:15 +01003283static void enable_irq_window(struct kvm_vcpu *vcpu)
Gleb Natapov9222be12009-04-23 17:14:37 +03003284{
Alexander Graf219b65d2009-06-15 15:21:25 +02003285 struct vcpu_svm *svm = to_svm(vcpu);
Alexander Graf219b65d2009-06-15 15:21:25 +02003286
Joerg Roedele0231712010-02-24 18:59:10 +01003287 /*
3288 * In case GIF=0 we can't rely on the CPU to tell us when GIF becomes
3289 * 1, because that's a separate STGI/VMRUN intercept. The next time we
3290 * get that intercept, this function will be called again though and
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -05003291 * we'll get the vintr intercept. However, if the vGIF feature is
3292 * enabled, the STGI interception will not occur. Enable the irq
3293 * window under the assumption that the hardware will set the GIF.
Joerg Roedele0231712010-02-24 18:59:10 +01003294 */
Paolo Bonzinib518ba92020-03-04 16:46:47 -05003295 if (vgif_enabled(svm) || gif_set(svm)) {
Suravee Suthikulpanitf3515dc2019-11-14 14:15:15 -06003296 /*
3297 * IRQ window is not needed when AVIC is enabled,
3298 * unless we have pending ExtINT since it cannot be injected
3299 * via AVIC. In such case, we need to temporarily disable AVIC,
3300 * and fallback to injecting IRQ via V_IRQ.
3301 */
3302 svm_toggle_avic_for_irq_window(vcpu, false);
Alexander Graf219b65d2009-06-15 15:21:25 +02003303 svm_set_vintr(svm);
Alexander Graf219b65d2009-06-15 15:21:25 +02003304 }
Gleb Natapov9222be12009-04-23 17:14:37 +03003305}
3306
Jan Kiszkac9a79532014-03-07 20:03:15 +01003307static void enable_nmi_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003308{
Avi Kivity04d2cc72007-09-10 18:10:54 +03003309 struct vcpu_svm *svm = to_svm(vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03003310
Gleb Natapov44c11432009-05-11 13:35:52 +03003311 if ((svm->vcpu.arch.hflags & (HF_NMI_MASK | HF_IRET_MASK))
3312 == HF_NMI_MASK)
Jan Kiszkac9a79532014-03-07 20:03:15 +01003313 return; /* IRET will cause a vm exit */
Gleb Natapov44c11432009-05-11 13:35:52 +03003314
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -05003315 if (!gif_set(svm)) {
3316 if (vgif_enabled(svm))
Joerg Roedela284ba52020-06-25 10:03:24 +02003317 svm_set_intercept(svm, INTERCEPT_STGI);
Ladi Prosek1a5e1852017-06-21 09:07:01 +02003318 return; /* STGI will cause a vm exit */
Janakarajan Natarajan640bd6e2017-08-23 09:57:19 -05003319 }
Ladi Prosek1a5e1852017-06-21 09:07:01 +02003320
Joerg Roedele0231712010-02-24 18:59:10 +01003321 /*
3322 * Something prevents NMI from been injected. Single step over possible
3323 * problem (IRET or exception injection or interrupt shadow)
3324 */
Ladi Prosekab2f4d732017-06-21 09:06:58 +02003325 svm->nmi_singlestep_guest_rflags = svm_get_rflags(vcpu);
Jan Kiszka6be7d302009-10-18 13:24:54 +02003326 svm->nmi_singlestep = true;
Gleb Natapov44c11432009-05-11 13:35:52 +03003327 svm->vmcb->save.rflags |= (X86_EFLAGS_TF | X86_EFLAGS_RF);
Eddie Dong85f455f2007-07-06 12:20:49 +03003328}
3329
Izik Eiduscbc94022007-10-25 00:29:55 +02003330static int svm_set_tss_addr(struct kvm *kvm, unsigned int addr)
3331{
3332 return 0;
3333}
3334
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07003335static int svm_set_identity_map_addr(struct kvm *kvm, u64 ident_addr)
3336{
3337 return 0;
3338}
3339
Sean Christophersonf55ac302020-03-20 14:28:12 -07003340void svm_flush_tlb(struct kvm_vcpu *vcpu)
Avi Kivityd9e368d2007-06-07 19:18:30 +03003341{
Joerg Roedel38e5e922010-12-03 15:25:16 +01003342 struct vcpu_svm *svm = to_svm(vcpu);
3343
Sean Christopherson4a41e432020-03-20 14:28:17 -07003344 /*
3345 * Flush only the current ASID even if the TLB flush was invoked via
3346 * kvm_flush_remote_tlbs(). Although flushing remote TLBs requires all
3347 * ASIDs to be flushed, KVM uses a single ASID for L1 and L2, and
3348 * unconditionally does a TLB flush on both nested VM-Enter and nested
3349 * VM-Exit (via kvm_mmu_reset_context()).
3350 */
Joerg Roedel38e5e922010-12-03 15:25:16 +01003351 if (static_cpu_has(X86_FEATURE_FLUSHBYASID))
3352 svm->vmcb->control.tlb_ctl = TLB_CONTROL_FLUSH_ASID;
3353 else
3354 svm->asid_generation--;
Avi Kivityd9e368d2007-06-07 19:18:30 +03003355}
3356
Junaid Shahidfaff8752018-06-29 13:10:05 -07003357static void svm_flush_tlb_gva(struct kvm_vcpu *vcpu, gva_t gva)
3358{
3359 struct vcpu_svm *svm = to_svm(vcpu);
3360
3361 invlpga(gva, svm->vmcb->control.asid);
3362}
3363
Avi Kivity04d2cc72007-09-10 18:10:54 +03003364static void svm_prepare_guest_switch(struct kvm_vcpu *vcpu)
3365{
3366}
3367
Joerg Roedeld7bf8222008-04-16 16:51:17 +02003368static inline void sync_cr8_to_lapic(struct kvm_vcpu *vcpu)
3369{
3370 struct vcpu_svm *svm = to_svm(vcpu);
3371
Joerg Roedel01c3b2b2020-06-25 10:03:25 +02003372 if (nested_svm_virtualize_tpr(vcpu))
Joerg Roedel88ab24a2010-02-19 16:23:06 +01003373 return;
3374
Babu Moger830bd712020-09-11 14:28:50 -05003375 if (!svm_is_intercept(svm, INTERCEPT_CR8_WRITE)) {
Joerg Roedeld7bf8222008-04-16 16:51:17 +02003376 int cr8 = svm->vmcb->control.int_ctl & V_TPR_MASK;
Gleb Natapov615d5192009-04-21 17:45:05 +03003377 kvm_set_cr8(vcpu, cr8);
Joerg Roedeld7bf8222008-04-16 16:51:17 +02003378 }
3379}
3380
Joerg Roedel649d6862008-04-16 16:51:15 +02003381static inline void sync_lapic_to_cr8(struct kvm_vcpu *vcpu)
3382{
3383 struct vcpu_svm *svm = to_svm(vcpu);
3384 u64 cr8;
3385
Joerg Roedel01c3b2b2020-06-25 10:03:25 +02003386 if (nested_svm_virtualize_tpr(vcpu) ||
Suravee Suthikulpanit3bbf3562016-05-04 14:09:51 -05003387 kvm_vcpu_apicv_active(vcpu))
Joerg Roedel88ab24a2010-02-19 16:23:06 +01003388 return;
3389
Joerg Roedel649d6862008-04-16 16:51:15 +02003390 cr8 = kvm_get_cr8(vcpu);
3391 svm->vmcb->control.int_ctl &= ~V_TPR_MASK;
3392 svm->vmcb->control.int_ctl |= cr8 & V_TPR_MASK;
3393}
3394
Gleb Natapov9222be12009-04-23 17:14:37 +03003395static void svm_complete_interrupts(struct vcpu_svm *svm)
3396{
3397 u8 vector;
3398 int type;
3399 u32 exitintinfo = svm->vmcb->control.exit_int_info;
Jan Kiszka66b71382010-02-23 17:47:56 +01003400 unsigned int3_injected = svm->int3_injected;
3401
3402 svm->int3_injected = 0;
Gleb Natapov9222be12009-04-23 17:14:37 +03003403
Avi Kivitybd3d1ec2011-02-03 15:29:52 +02003404 /*
3405 * If we've made progress since setting HF_IRET_MASK, we've
3406 * executed an IRET and can allow NMI injection.
3407 */
3408 if ((svm->vcpu.arch.hflags & HF_IRET_MASK)
3409 && kvm_rip_read(&svm->vcpu) != svm->nmi_iret_rip) {
Gleb Natapov44c11432009-05-11 13:35:52 +03003410 svm->vcpu.arch.hflags &= ~(HF_NMI_MASK | HF_IRET_MASK);
Avi Kivity3842d132010-07-27 12:30:24 +03003411 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3412 }
Gleb Natapov44c11432009-05-11 13:35:52 +03003413
Gleb Natapov9222be12009-04-23 17:14:37 +03003414 svm->vcpu.arch.nmi_injected = false;
3415 kvm_clear_exception_queue(&svm->vcpu);
3416 kvm_clear_interrupt_queue(&svm->vcpu);
3417
3418 if (!(exitintinfo & SVM_EXITINTINFO_VALID))
3419 return;
3420
Avi Kivity3842d132010-07-27 12:30:24 +03003421 kvm_make_request(KVM_REQ_EVENT, &svm->vcpu);
3422
Gleb Natapov9222be12009-04-23 17:14:37 +03003423 vector = exitintinfo & SVM_EXITINTINFO_VEC_MASK;
3424 type = exitintinfo & SVM_EXITINTINFO_TYPE_MASK;
3425
3426 switch (type) {
3427 case SVM_EXITINTINFO_TYPE_NMI:
3428 svm->vcpu.arch.nmi_injected = true;
3429 break;
3430 case SVM_EXITINTINFO_TYPE_EXEPT:
Jan Kiszka66b71382010-02-23 17:47:56 +01003431 /*
3432 * In case of software exceptions, do not reinject the vector,
3433 * but re-execute the instruction instead. Rewind RIP first
3434 * if we emulated INT3 before.
3435 */
3436 if (kvm_exception_is_soft(vector)) {
3437 if (vector == BP_VECTOR && int3_injected &&
3438 kvm_is_linear_rip(&svm->vcpu, svm->int3_rip))
3439 kvm_rip_write(&svm->vcpu,
3440 kvm_rip_read(&svm->vcpu) -
3441 int3_injected);
Alexander Graf219b65d2009-06-15 15:21:25 +02003442 break;
Jan Kiszka66b71382010-02-23 17:47:56 +01003443 }
Gleb Natapov9222be12009-04-23 17:14:37 +03003444 if (exitintinfo & SVM_EXITINTINFO_VALID_ERR) {
3445 u32 err = svm->vmcb->control.exit_int_info_err;
Joerg Roedelce7ddec2010-04-22 12:33:13 +02003446 kvm_requeue_exception_e(&svm->vcpu, vector, err);
Gleb Natapov9222be12009-04-23 17:14:37 +03003447
3448 } else
Joerg Roedelce7ddec2010-04-22 12:33:13 +02003449 kvm_requeue_exception(&svm->vcpu, vector);
Gleb Natapov9222be12009-04-23 17:14:37 +03003450 break;
3451 case SVM_EXITINTINFO_TYPE_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03003452 kvm_queue_interrupt(&svm->vcpu, vector, false);
Gleb Natapov9222be12009-04-23 17:14:37 +03003453 break;
3454 default:
3455 break;
3456 }
3457}
3458
Avi Kivityb463a6f2010-07-20 15:06:17 +03003459static void svm_cancel_injection(struct kvm_vcpu *vcpu)
3460{
3461 struct vcpu_svm *svm = to_svm(vcpu);
3462 struct vmcb_control_area *control = &svm->vmcb->control;
3463
3464 control->exit_int_info = control->event_inj;
3465 control->exit_int_info_err = control->event_inj_err;
3466 control->event_inj = 0;
3467 svm_complete_interrupts(svm);
3468}
3469
Wanpeng Li404d5d72020-04-28 14:23:25 +08003470static fastpath_t svm_exit_handlers_fastpath(struct kvm_vcpu *vcpu)
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07003471{
Wanpeng Li4e810ad2020-09-14 14:55:48 +08003472 if (to_svm(vcpu)->vmcb->control.exit_code == SVM_EXIT_MSR &&
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07003473 to_svm(vcpu)->vmcb->control.exit_info_1)
3474 return handle_fastpath_set_msr_irqoff(vcpu);
3475
3476 return EXIT_FASTPATH_NONE;
3477}
3478
Uros Bizjak56a87e52020-04-09 13:49:26 +02003479void __svm_vcpu_run(unsigned long vmcb_pa, unsigned long *regs);
Uros Bizjak199cd1d2020-03-30 15:02:13 +02003480
Thomas Gleixner135961e2020-07-08 21:51:58 +02003481static noinstr void svm_vcpu_enter_exit(struct kvm_vcpu *vcpu,
3482 struct vcpu_svm *svm)
3483{
3484 /*
3485 * VMENTER enables interrupts (host state), but the kernel state is
3486 * interrupts disabled when this is invoked. Also tell RCU about
3487 * it. This is the same logic as for exit_to_user_mode().
3488 *
3489 * This ensures that e.g. latency analysis on the host observes
3490 * guest mode as interrupt enabled.
3491 *
3492 * guest_enter_irqoff() informs context tracking about the
3493 * transition to guest mode and if enabled adjusts RCU state
3494 * accordingly.
3495 */
3496 instrumentation_begin();
3497 trace_hardirqs_on_prepare();
3498 lockdep_hardirqs_on_prepare(CALLER_ADDR0);
3499 instrumentation_end();
3500
3501 guest_enter_irqoff();
3502 lockdep_hardirqs_on(CALLER_ADDR0);
3503
3504 __svm_vcpu_run(svm->vmcb_pa, (unsigned long *)&svm->vcpu.arch.regs);
3505
3506#ifdef CONFIG_X86_64
Thomas Gleixnerc3f08ed2020-07-08 21:51:59 +02003507 native_wrmsrl(MSR_GS_BASE, svm->host.gs_base);
Thomas Gleixner135961e2020-07-08 21:51:58 +02003508#else
3509 loadsegment(fs, svm->host.fs);
3510#ifndef CONFIG_X86_32_LAZY_GS
3511 loadsegment(gs, svm->host.gs);
3512#endif
3513#endif
3514
3515 /*
3516 * VMEXIT disables interrupts (host state), but tracing and lockdep
3517 * have them in state 'on' as recorded before entering guest mode.
3518 * Same as enter_from_user_mode().
3519 *
3520 * guest_exit_irqoff() restores host context and reinstates RCU if
3521 * enabled and required.
3522 *
3523 * This needs to be done before the below as native_read_msr()
3524 * contains a tracepoint and x86_spec_ctrl_restore_host() calls
3525 * into world and some more.
3526 */
3527 lockdep_hardirqs_off(CALLER_ADDR0);
3528 guest_exit_irqoff();
3529
3530 instrumentation_begin();
3531 trace_hardirqs_off_finish();
3532 instrumentation_end();
3533}
3534
Qian Caib95273f2020-04-15 11:37:09 -04003535static __no_kcsan fastpath_t svm_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003536{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003537 struct vcpu_svm *svm = to_svm(vcpu);
Avi Kivityd9e368d2007-06-07 19:18:30 +03003538
Joerg Roedel2041a062010-04-22 12:33:08 +02003539 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
3540 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
3541 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
3542
Joerg Roedelcd3ff652009-10-09 16:08:26 +02003543 /*
Ladi Proseka12713c2017-06-21 09:07:00 +02003544 * Disable singlestep if we're injecting an interrupt/exception.
3545 * We don't want our modified rflags to be pushed on the stack where
3546 * we might not be able to easily reset them if we disabled NMI
3547 * singlestep later.
3548 */
3549 if (svm->nmi_singlestep && svm->vmcb->control.event_inj) {
3550 /*
3551 * Event injection happens before external interrupts cause a
3552 * vmexit and interrupts are disabled here, so smp_send_reschedule
3553 * is enough to force an immediate vmexit.
3554 */
3555 disable_nmi_singlestep(svm);
3556 smp_send_reschedule(vcpu->cpu);
3557 }
3558
Rusty Russelle756fc62007-07-30 20:07:08 +10003559 pre_svm_run(svm);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003560
Joerg Roedel649d6862008-04-16 16:51:15 +02003561 sync_lapic_to_cr8(vcpu);
3562
Joerg Roedelcda0ffd2009-08-07 11:49:45 +02003563 svm->vmcb->save.cr2 = vcpu->arch.cr2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564
Paolo Bonzinid67668e2020-05-06 06:40:04 -04003565 /*
3566 * Run with all-zero DR6 unless needed, so that we can get the exact cause
3567 * of a #DB.
3568 */
3569 if (unlikely(svm->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT))
3570 svm_set_dr6(svm, vcpu->arch.dr6);
3571 else
3572 svm_set_dr6(svm, DR6_FIXED_1 | DR6_RTM);
3573
Avi Kivity04d2cc72007-09-10 18:10:54 +03003574 clgi();
Aaron Lewis139a12c2019-10-21 16:30:25 -07003575 kvm_load_guest_xsave_state(vcpu);
Avi Kivity04d2cc72007-09-10 18:10:54 +03003576
Wanpeng Li010fd372020-09-10 17:50:41 +08003577 kvm_wait_lapic_expire(vcpu);
Wanpeng Lib6c4bc62019-05-20 16:18:09 +08003578
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01003579 /*
3580 * If this vCPU has touched SPEC_CTRL, restore the guest's value if
3581 * it's non-zero. Since vmentry is serialising on affected CPUs, there
3582 * is no need to worry about the conditional branch over the wrmsr
3583 * being speculatively taken.
3584 */
Thomas Gleixnerccbcd262018-05-09 23:01:01 +02003585 x86_spec_ctrl_set_guest(svm->spec_ctrl, svm->virt_spec_ctrl);
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01003586
Thomas Gleixner135961e2020-07-08 21:51:58 +02003587 svm_vcpu_enter_exit(vcpu, svm);
Thomas Gleixner15e6c222018-05-11 15:21:01 +02003588
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01003589 /*
3590 * We do not use IBRS in the kernel. If this vCPU has used the
3591 * SPEC_CTRL MSR it may have left it on; save the value and
3592 * turn it off. This is much more efficient than blindly adding
3593 * it to the atomic save/restore list. Especially as the former
3594 * (Saving guest MSRs on vmexit) doesn't even exist in KVM.
3595 *
3596 * For non-nested case:
3597 * If the L01 MSR bitmap does not intercept the MSR, then we need to
3598 * save it.
3599 *
3600 * For nested case:
3601 * If the L02 MSR bitmap does not intercept the MSR, then we need to
3602 * save it.
3603 */
Paolo Bonzini946fbbc2018-02-22 16:43:18 +01003604 if (unlikely(!msr_write_intercepted(vcpu, MSR_IA32_SPEC_CTRL)))
Paolo Bonziniecb586b2018-02-22 16:43:17 +01003605 svm->spec_ctrl = native_read_msr(MSR_IA32_SPEC_CTRL);
KarimAllah Ahmedb2ac58f2018-02-03 15:56:23 +01003606
Avi Kivity6aa8b732006-12-10 02:21:36 -08003607 reload_tss(vcpu);
3608
Thomas Gleixner024d83c2018-08-12 20:41:45 +02003609 x86_spec_ctrl_restore_host(svm->spec_ctrl, svm->virt_spec_ctrl);
3610
Avi Kivity13c34e02010-10-21 12:20:31 +02003611 vcpu->arch.cr2 = svm->vmcb->save.cr2;
3612 vcpu->arch.regs[VCPU_REGS_RAX] = svm->vmcb->save.rax;
3613 vcpu->arch.regs[VCPU_REGS_RSP] = svm->vmcb->save.rsp;
3614 vcpu->arch.regs[VCPU_REGS_RIP] = svm->vmcb->save.rip;
3615
Joerg Roedel3781c012011-01-14 16:45:02 +01003616 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
Andi Kleendd60d212017-07-25 17:20:32 -07003617 kvm_before_interrupt(&svm->vcpu);
Joerg Roedel3781c012011-01-14 16:45:02 +01003618
Aaron Lewis139a12c2019-10-21 16:30:25 -07003619 kvm_load_host_xsave_state(vcpu);
Joerg Roedel3781c012011-01-14 16:45:02 +01003620 stgi();
3621
3622 /* Any pending NMI will happen here */
3623
3624 if (unlikely(svm->vmcb->control.exit_code == SVM_EXIT_NMI))
Andi Kleendd60d212017-07-25 17:20:32 -07003625 kvm_after_interrupt(&svm->vcpu);
Joerg Roedel3781c012011-01-14 16:45:02 +01003626
Joerg Roedeld7bf8222008-04-16 16:51:17 +02003627 sync_cr8_to_lapic(vcpu);
3628
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003629 svm->next_rip = 0;
Paolo Bonzini2d8a42b2020-05-22 03:50:14 -04003630 if (is_guest_mode(&svm->vcpu)) {
3631 sync_nested_vmcb_control(svm);
3632 svm->nested.nested_run_pending = 0;
3633 }
Gleb Natapov9222be12009-04-23 17:14:37 +03003634
Joerg Roedel38e5e922010-12-03 15:25:16 +01003635 svm->vmcb->control.tlb_ctl = TLB_CONTROL_DO_NOTHING;
Wanpeng Lie42c6822020-09-12 02:16:39 -04003636 vmcb_mark_all_clean(svm->vmcb);
Joerg Roedel38e5e922010-12-03 15:25:16 +01003637
Gleb Natapov631bc482010-10-14 11:22:52 +02003638 /* if exit due to PF check for async PF */
3639 if (svm->vmcb->control.exit_code == SVM_EXIT_EXCP_BASE + PF_VECTOR)
Vitaly Kuznetsov68fd66f2020-05-25 16:41:17 +02003640 svm->vcpu.arch.apf.host_apf_flags =
3641 kvm_read_and_reset_apf_flags();
Gleb Natapov631bc482010-10-14 11:22:52 +02003642
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003643 if (npt_enabled) {
3644 vcpu->arch.regs_avail &= ~(1 << VCPU_EXREG_PDPTR);
3645 vcpu->arch.regs_dirty &= ~(1 << VCPU_EXREG_PDPTR);
3646 }
Joerg Roedelfe5913e2010-05-17 14:43:34 +02003647
3648 /*
3649 * We need to handle MC intercepts here before the vcpu has a chance to
3650 * change the physical cpu
3651 */
3652 if (unlikely(svm->vmcb->control.exit_code ==
3653 SVM_EXIT_EXCP_BASE + MC_VECTOR))
3654 svm_handle_mce(svm);
Roedel, Joerg8d28fec2010-12-03 13:15:21 +01003655
Wanpeng Lie42c6822020-09-12 02:16:39 -04003656 svm_complete_interrupts(svm);
Wanpeng Li4e810ad2020-09-14 14:55:48 +08003657
3658 if (is_guest_mode(vcpu))
3659 return EXIT_FASTPATH_NONE;
3660
3661 return svm_exit_handlers_fastpath(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003662}
3663
Sean Christopherson2a40b902020-07-15 20:41:18 -07003664static void svm_load_mmu_pgd(struct kvm_vcpu *vcpu, unsigned long root,
3665 int root_level)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003666{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003667 struct vcpu_svm *svm = to_svm(vcpu);
Paolo Bonzini689f3bf2020-03-03 10:11:10 +01003668 unsigned long cr3;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003669
Paolo Bonzini689f3bf2020-03-03 10:11:10 +01003670 cr3 = __sme_set(root);
3671 if (npt_enabled) {
3672 svm->vmcb->control.nested_cr3 = cr3;
Joerg Roedel06e78522020-06-25 10:03:23 +02003673 vmcb_mark_dirty(svm->vmcb, VMCB_NPT);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003674
Paolo Bonzini689f3bf2020-03-03 10:11:10 +01003675 /* Loading L2's CR3 is handled by enter_svm_guest_mode. */
Paolo Bonzini978ce582020-05-20 08:37:37 -04003676 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3677 return;
3678 cr3 = vcpu->arch.cr3;
Paolo Bonzini689f3bf2020-03-03 10:11:10 +01003679 }
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02003680
Paolo Bonzini978ce582020-05-20 08:37:37 -04003681 svm->vmcb->save.cr3 = cr3;
Joerg Roedel06e78522020-06-25 10:03:23 +02003682 vmcb_mark_dirty(svm->vmcb, VMCB_CR);
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02003683}
3684
Avi Kivity6aa8b732006-12-10 02:21:36 -08003685static int is_disabled(void)
3686{
Joerg Roedel6031a612007-06-22 12:29:50 +03003687 u64 vm_cr;
3688
3689 rdmsrl(MSR_VM_CR, vm_cr);
3690 if (vm_cr & (1 << SVM_VM_CR_SVM_DISABLE))
3691 return 1;
3692
Avi Kivity6aa8b732006-12-10 02:21:36 -08003693 return 0;
3694}
3695
Ingo Molnar102d8322007-02-19 14:37:47 +02003696static void
3697svm_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
3698{
3699 /*
3700 * Patch in the VMMCALL instruction:
3701 */
3702 hypercall[0] = 0x0f;
3703 hypercall[1] = 0x01;
3704 hypercall[2] = 0xd9;
Ingo Molnar102d8322007-02-19 14:37:47 +02003705}
3706
Sean Christophersonf257d6d2019-04-19 22:18:17 -07003707static int __init svm_check_processor_compat(void)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003708{
Sean Christophersonf257d6d2019-04-19 22:18:17 -07003709 return 0;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003710}
3711
Avi Kivity774ead32007-12-26 13:57:04 +02003712static bool svm_cpu_has_accelerated_tpr(void)
3713{
3714 return false;
3715}
3716
Sean Christophersoncb97c2d2020-02-18 15:40:11 -08003717static bool svm_has_emulated_msr(u32 index)
Paolo Bonzini6d396b52015-04-01 14:25:33 +02003718{
Vitaly Kuznetsove87555e2018-12-19 12:06:13 +01003719 switch (index) {
3720 case MSR_IA32_MCG_EXT_CTL:
Paolo Bonzini95c5c7c2019-07-02 14:45:24 +02003721 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
Vitaly Kuznetsove87555e2018-12-19 12:06:13 +01003722 return false;
3723 default:
3724 break;
3725 }
3726
Paolo Bonzini6d396b52015-04-01 14:25:33 +02003727 return true;
3728}
3729
Paolo Bonzinifc07e762015-10-01 13:20:22 +02003730static u64 svm_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
3731{
3732 return 0;
3733}
3734
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08003735static void svm_vcpu_after_set_cpuid(struct kvm_vcpu *vcpu)
Sheng Yang0e851882009-12-18 16:48:46 +08003736{
Joerg Roedel6092d3d2015-10-14 15:10:54 +02003737 struct vcpu_svm *svm = to_svm(vcpu);
3738
Aaron Lewis72041602019-10-21 16:30:20 -07003739 vcpu->arch.xsaves_enabled = guest_cpuid_has(vcpu, X86_FEATURE_XSAVE) &&
Sean Christopherson96be4e02019-12-10 14:44:15 -08003740 boot_cpu_has(X86_FEATURE_XSAVE) &&
Aaron Lewis72041602019-10-21 16:30:20 -07003741 boot_cpu_has(X86_FEATURE_XSAVES);
3742
Joerg Roedel6092d3d2015-10-14 15:10:54 +02003743 /* Update nrips enabled cache */
Sean Christopherson4eb87462020-03-02 15:57:08 -08003744 svm->nrips_enabled = kvm_cpu_cap_has(X86_FEATURE_NRIPS) &&
3745 guest_cpuid_has(&svm->vcpu, X86_FEATURE_NRIPS);
Suravee Suthikulpanit46781ea2016-05-04 14:09:50 -05003746
Babu Moger4407a792020-09-11 14:29:19 -05003747 /* Check again if INVPCID interception if required */
3748 svm_check_invpcid(svm);
3749
Suravee Suthikulpanit46781ea2016-05-04 14:09:50 -05003750 if (!kvm_vcpu_apicv_active(vcpu))
3751 return;
3752
Oliver Uptoncc7f5572020-02-28 00:59:04 -08003753 /*
3754 * AVIC does not work with an x2APIC mode guest. If the X2APIC feature
3755 * is exposed to the guest, disable AVIC.
3756 */
3757 if (guest_cpuid_has(vcpu, X86_FEATURE_X2APIC))
3758 kvm_request_apicv_update(vcpu->kvm, false,
3759 APICV_INHIBIT_REASON_X2APIC);
Suravee Suthikulpanit9a0bf052019-11-14 14:15:14 -06003760
3761 /*
3762 * Currently, AVIC does not work with nested virtualization.
3763 * So, we disable AVIC when cpuid for SVM is set in the L1 guest.
3764 */
3765 if (nested && guest_cpuid_has(vcpu, X86_FEATURE_SVM))
3766 kvm_request_apicv_update(vcpu->kvm, false,
3767 APICV_INHIBIT_REASON_NESTED);
Sheng Yang0e851882009-12-18 16:48:46 +08003768}
3769
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003770static bool svm_has_wbinvd_exit(void)
3771{
3772 return true;
3773}
3774
Joerg Roedel80612522011-04-04 12:39:33 +02003775#define PRE_EX(exit) { .exit_code = (exit), \
Avi Kivity40e19b52011-04-21 12:35:41 +03003776 .stage = X86_ICPT_PRE_EXCEPT, }
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003777#define POST_EX(exit) { .exit_code = (exit), \
Avi Kivity40e19b52011-04-21 12:35:41 +03003778 .stage = X86_ICPT_POST_EXCEPT, }
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003779#define POST_MEM(exit) { .exit_code = (exit), \
Avi Kivity40e19b52011-04-21 12:35:41 +03003780 .stage = X86_ICPT_POST_MEMACCESS, }
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003781
Mathias Krause09941fb2012-08-30 01:30:20 +02003782static const struct __x86_intercept {
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003783 u32 exit_code;
3784 enum x86_intercept_stage stage;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003785} x86_intercept_map[] = {
3786 [x86_intercept_cr_read] = POST_EX(SVM_EXIT_READ_CR0),
3787 [x86_intercept_cr_write] = POST_EX(SVM_EXIT_WRITE_CR0),
3788 [x86_intercept_clts] = POST_EX(SVM_EXIT_WRITE_CR0),
3789 [x86_intercept_lmsw] = POST_EX(SVM_EXIT_WRITE_CR0),
3790 [x86_intercept_smsw] = POST_EX(SVM_EXIT_READ_CR0),
Joerg Roedel3b88e412011-04-04 12:39:29 +02003791 [x86_intercept_dr_read] = POST_EX(SVM_EXIT_READ_DR0),
3792 [x86_intercept_dr_write] = POST_EX(SVM_EXIT_WRITE_DR0),
Joerg Roedeldee6bb72011-04-04 12:39:30 +02003793 [x86_intercept_sldt] = POST_EX(SVM_EXIT_LDTR_READ),
3794 [x86_intercept_str] = POST_EX(SVM_EXIT_TR_READ),
3795 [x86_intercept_lldt] = POST_EX(SVM_EXIT_LDTR_WRITE),
3796 [x86_intercept_ltr] = POST_EX(SVM_EXIT_TR_WRITE),
3797 [x86_intercept_sgdt] = POST_EX(SVM_EXIT_GDTR_READ),
3798 [x86_intercept_sidt] = POST_EX(SVM_EXIT_IDTR_READ),
3799 [x86_intercept_lgdt] = POST_EX(SVM_EXIT_GDTR_WRITE),
3800 [x86_intercept_lidt] = POST_EX(SVM_EXIT_IDTR_WRITE),
Joerg Roedel01de8b02011-04-04 12:39:31 +02003801 [x86_intercept_vmrun] = POST_EX(SVM_EXIT_VMRUN),
3802 [x86_intercept_vmmcall] = POST_EX(SVM_EXIT_VMMCALL),
3803 [x86_intercept_vmload] = POST_EX(SVM_EXIT_VMLOAD),
3804 [x86_intercept_vmsave] = POST_EX(SVM_EXIT_VMSAVE),
3805 [x86_intercept_stgi] = POST_EX(SVM_EXIT_STGI),
3806 [x86_intercept_clgi] = POST_EX(SVM_EXIT_CLGI),
3807 [x86_intercept_skinit] = POST_EX(SVM_EXIT_SKINIT),
3808 [x86_intercept_invlpga] = POST_EX(SVM_EXIT_INVLPGA),
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003809 [x86_intercept_rdtscp] = POST_EX(SVM_EXIT_RDTSCP),
3810 [x86_intercept_monitor] = POST_MEM(SVM_EXIT_MONITOR),
3811 [x86_intercept_mwait] = POST_EX(SVM_EXIT_MWAIT),
Joerg Roedel80612522011-04-04 12:39:33 +02003812 [x86_intercept_invlpg] = POST_EX(SVM_EXIT_INVLPG),
3813 [x86_intercept_invd] = POST_EX(SVM_EXIT_INVD),
3814 [x86_intercept_wbinvd] = POST_EX(SVM_EXIT_WBINVD),
3815 [x86_intercept_wrmsr] = POST_EX(SVM_EXIT_MSR),
3816 [x86_intercept_rdtsc] = POST_EX(SVM_EXIT_RDTSC),
3817 [x86_intercept_rdmsr] = POST_EX(SVM_EXIT_MSR),
3818 [x86_intercept_rdpmc] = POST_EX(SVM_EXIT_RDPMC),
3819 [x86_intercept_cpuid] = PRE_EX(SVM_EXIT_CPUID),
3820 [x86_intercept_rsm] = PRE_EX(SVM_EXIT_RSM),
Joerg Roedelbf608f82011-04-04 12:39:34 +02003821 [x86_intercept_pause] = PRE_EX(SVM_EXIT_PAUSE),
3822 [x86_intercept_pushf] = PRE_EX(SVM_EXIT_PUSHF),
3823 [x86_intercept_popf] = PRE_EX(SVM_EXIT_POPF),
3824 [x86_intercept_intn] = PRE_EX(SVM_EXIT_SWINT),
3825 [x86_intercept_iret] = PRE_EX(SVM_EXIT_IRET),
3826 [x86_intercept_icebp] = PRE_EX(SVM_EXIT_ICEBP),
3827 [x86_intercept_hlt] = POST_EX(SVM_EXIT_HLT),
Joerg Roedelf6511932011-04-04 12:39:35 +02003828 [x86_intercept_in] = POST_EX(SVM_EXIT_IOIO),
3829 [x86_intercept_ins] = POST_EX(SVM_EXIT_IOIO),
3830 [x86_intercept_out] = POST_EX(SVM_EXIT_IOIO),
3831 [x86_intercept_outs] = POST_EX(SVM_EXIT_IOIO),
Vitaly Kuznetsov02d41602019-08-13 15:53:32 +02003832 [x86_intercept_xsetbv] = PRE_EX(SVM_EXIT_XSETBV),
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003833};
3834
Joerg Roedel80612522011-04-04 12:39:33 +02003835#undef PRE_EX
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003836#undef POST_EX
Joerg Roedeld7eb8202011-04-04 12:39:32 +02003837#undef POST_MEM
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003838
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003839static int svm_check_intercept(struct kvm_vcpu *vcpu,
3840 struct x86_instruction_info *info,
Sean Christopherson21f1b8f2020-02-18 15:29:42 -08003841 enum x86_intercept_stage stage,
3842 struct x86_exception *exception)
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003843{
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003844 struct vcpu_svm *svm = to_svm(vcpu);
3845 int vmexit, ret = X86EMUL_CONTINUE;
3846 struct __x86_intercept icpt_info;
3847 struct vmcb *vmcb = svm->vmcb;
3848
3849 if (info->intercept >= ARRAY_SIZE(x86_intercept_map))
3850 goto out;
3851
3852 icpt_info = x86_intercept_map[info->intercept];
3853
Avi Kivity40e19b52011-04-21 12:35:41 +03003854 if (stage != icpt_info.stage)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003855 goto out;
3856
3857 switch (icpt_info.exit_code) {
3858 case SVM_EXIT_READ_CR0:
3859 if (info->intercept == x86_intercept_cr_read)
3860 icpt_info.exit_code += info->modrm_reg;
3861 break;
3862 case SVM_EXIT_WRITE_CR0: {
3863 unsigned long cr0, val;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003864
3865 if (info->intercept == x86_intercept_cr_write)
3866 icpt_info.exit_code += info->modrm_reg;
3867
Jan Kiszka62baf442014-06-29 21:55:53 +02003868 if (icpt_info.exit_code != SVM_EXIT_WRITE_CR0 ||
3869 info->intercept == x86_intercept_clts)
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003870 break;
3871
Babu Mogerc62e2e92020-09-11 14:28:28 -05003872 if (!(vmcb_is_intercept(&svm->nested.ctl,
3873 INTERCEPT_SELECTIVE_CR0)))
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003874 break;
3875
3876 cr0 = vcpu->arch.cr0 & ~SVM_CR0_SELECTIVE_MASK;
3877 val = info->src_val & ~SVM_CR0_SELECTIVE_MASK;
3878
3879 if (info->intercept == x86_intercept_lmsw) {
3880 cr0 &= 0xfUL;
3881 val &= 0xfUL;
3882 /* lmsw can't clear PE - catch this here */
3883 if (cr0 & X86_CR0_PE)
3884 val |= X86_CR0_PE;
3885 }
3886
3887 if (cr0 ^ val)
3888 icpt_info.exit_code = SVM_EXIT_CR0_SEL_WRITE;
3889
3890 break;
3891 }
Joerg Roedel3b88e412011-04-04 12:39:29 +02003892 case SVM_EXIT_READ_DR0:
3893 case SVM_EXIT_WRITE_DR0:
3894 icpt_info.exit_code += info->modrm_reg;
3895 break;
Joerg Roedel80612522011-04-04 12:39:33 +02003896 case SVM_EXIT_MSR:
3897 if (info->intercept == x86_intercept_wrmsr)
3898 vmcb->control.exit_info_1 = 1;
3899 else
3900 vmcb->control.exit_info_1 = 0;
3901 break;
Joerg Roedelbf608f82011-04-04 12:39:34 +02003902 case SVM_EXIT_PAUSE:
3903 /*
3904 * We get this for NOP only, but pause
3905 * is rep not, check this here
3906 */
3907 if (info->rep_prefix != REPE_PREFIX)
3908 goto out;
Jan H. Schönherr49a8afc2017-09-05 23:58:44 +02003909 break;
Joerg Roedelf6511932011-04-04 12:39:35 +02003910 case SVM_EXIT_IOIO: {
3911 u64 exit_info;
3912 u32 bytes;
3913
Joerg Roedelf6511932011-04-04 12:39:35 +02003914 if (info->intercept == x86_intercept_in ||
3915 info->intercept == x86_intercept_ins) {
Jan Kiszka6cbc5f52014-06-30 12:52:55 +02003916 exit_info = ((info->src_val & 0xffff) << 16) |
3917 SVM_IOIO_TYPE_MASK;
Joerg Roedelf6511932011-04-04 12:39:35 +02003918 bytes = info->dst_bytes;
Jan Kiszka6493f152014-06-30 11:07:05 +02003919 } else {
Jan Kiszka6cbc5f52014-06-30 12:52:55 +02003920 exit_info = (info->dst_val & 0xffff) << 16;
Jan Kiszka6493f152014-06-30 11:07:05 +02003921 bytes = info->src_bytes;
Joerg Roedelf6511932011-04-04 12:39:35 +02003922 }
3923
3924 if (info->intercept == x86_intercept_outs ||
3925 info->intercept == x86_intercept_ins)
3926 exit_info |= SVM_IOIO_STR_MASK;
3927
3928 if (info->rep_prefix)
3929 exit_info |= SVM_IOIO_REP_MASK;
3930
3931 bytes = min(bytes, 4u);
3932
3933 exit_info |= bytes << SVM_IOIO_SIZE_SHIFT;
3934
3935 exit_info |= (u32)info->ad_bytes << (SVM_IOIO_ASIZE_SHIFT - 1);
3936
3937 vmcb->control.exit_info_1 = exit_info;
3938 vmcb->control.exit_info_2 = info->next_rip;
3939
3940 break;
3941 }
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003942 default:
3943 break;
3944 }
3945
Bandan Dasf1047652015-06-11 02:05:33 -04003946 /* TODO: Advertise NRIPS to guest hypervisor unconditionally */
3947 if (static_cpu_has(X86_FEATURE_NRIPS))
3948 vmcb->control.next_rip = info->next_rip;
Joerg Roedelcfec82c2011-04-04 12:39:28 +02003949 vmcb->control.exit_code = icpt_info.exit_code;
3950 vmexit = nested_svm_exit_handled(svm);
3951
3952 ret = (vmexit == NESTED_EXIT_DONE) ? X86EMUL_INTERCEPTED
3953 : X86EMUL_CONTINUE;
3954
3955out:
3956 return ret;
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02003957}
3958
Wanpeng Lia9ab13f2020-04-10 10:47:03 -07003959static void svm_handle_exit_irqoff(struct kvm_vcpu *vcpu)
Yang Zhanga547c6d2013-04-11 19:25:10 +08003960{
Yang Zhanga547c6d2013-04-11 19:25:10 +08003961}
3962
Radim Krčmářae97a3b2014-08-21 18:08:06 +02003963static void svm_sched_in(struct kvm_vcpu *vcpu, int cpu)
3964{
Wanpeng Li830f01b2020-07-31 11:12:21 +08003965 if (!kvm_pause_in_guest(vcpu->kvm))
Babu Moger8566ac82018-03-16 16:37:26 -04003966 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02003967}
3968
Borislav Petkov74f16902017-03-26 23:51:24 +02003969static void svm_setup_mce(struct kvm_vcpu *vcpu)
3970{
3971 /* [63:9] are reserved. */
3972 vcpu->arch.mcg_cap &= 0x1ff;
3973}
3974
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003975bool svm_smi_blocked(struct kvm_vcpu *vcpu)
Ladi Prosek72d7b372017-10-11 16:54:41 +02003976{
Ladi Prosek05cade72017-10-11 16:54:45 +02003977 struct vcpu_svm *svm = to_svm(vcpu);
3978
3979 /* Per APM Vol.2 15.22.2 "Response to SMI" */
3980 if (!gif_set(svm))
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003981 return true;
3982
3983 return is_smm(vcpu);
3984}
3985
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003986static int svm_smi_allowed(struct kvm_vcpu *vcpu, bool for_injection)
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003987{
3988 struct vcpu_svm *svm = to_svm(vcpu);
3989 if (svm->nested.nested_run_pending)
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003990 return -EBUSY;
Ladi Prosek05cade72017-10-11 16:54:45 +02003991
Paolo Bonzinic300ab92020-04-23 14:08:58 -04003992 /* An SMI must not be injected into L2 if it's supposed to VM-Exit. */
3993 if (for_injection && is_guest_mode(vcpu) && nested_exit_on_smi(svm))
Paolo Bonzinic9d40912020-05-22 11:21:49 -04003994 return -EBUSY;
Paolo Bonzinic300ab92020-04-23 14:08:58 -04003995
Paolo Bonzinicae96af2020-04-23 14:19:26 -04003996 return !svm_smi_blocked(vcpu);
Ladi Prosek72d7b372017-10-11 16:54:41 +02003997}
3998
Ladi Prosek0234bf82017-10-11 16:54:40 +02003999static int svm_pre_enter_smm(struct kvm_vcpu *vcpu, char *smstate)
4000{
Ladi Prosek05cade72017-10-11 16:54:45 +02004001 struct vcpu_svm *svm = to_svm(vcpu);
4002 int ret;
4003
4004 if (is_guest_mode(vcpu)) {
4005 /* FED8h - SVM Guest */
4006 put_smstate(u64, smstate, 0x7ed8, 1);
4007 /* FEE0h - SVM Guest VMCB Physical Address */
Maxim Levitsky0dd16b52020-08-27 20:11:39 +03004008 put_smstate(u64, smstate, 0x7ee0, svm->nested.vmcb12_gpa);
Ladi Prosek05cade72017-10-11 16:54:45 +02004009
4010 svm->vmcb->save.rax = vcpu->arch.regs[VCPU_REGS_RAX];
4011 svm->vmcb->save.rsp = vcpu->arch.regs[VCPU_REGS_RSP];
4012 svm->vmcb->save.rip = vcpu->arch.regs[VCPU_REGS_RIP];
4013
4014 ret = nested_svm_vmexit(svm);
4015 if (ret)
4016 return ret;
4017 }
Ladi Prosek0234bf82017-10-11 16:54:40 +02004018 return 0;
4019}
4020
Sean Christophersoned193212019-04-02 08:03:09 -07004021static int svm_pre_leave_smm(struct kvm_vcpu *vcpu, const char *smstate)
Ladi Prosek0234bf82017-10-11 16:54:40 +02004022{
Ladi Prosek05cade72017-10-11 16:54:45 +02004023 struct vcpu_svm *svm = to_svm(vcpu);
KarimAllah Ahmed8c5fbf12019-01-31 21:24:40 +01004024 struct kvm_host_map map;
Vitaly Kuznetsov59cd9bc2020-07-10 16:11:52 +02004025 int ret = 0;
Ladi Prosek05cade72017-10-11 16:54:45 +02004026
Maxim Levitsky3ebb5d22020-08-27 19:27:20 +03004027 if (guest_cpuid_has(vcpu, X86_FEATURE_LM)) {
4028 u64 saved_efer = GET_SMSTATE(u64, smstate, 0x7ed0);
4029 u64 guest = GET_SMSTATE(u64, smstate, 0x7ed8);
Maxim Levitsky0dd16b52020-08-27 20:11:39 +03004030 u64 vmcb12_gpa = GET_SMSTATE(u64, smstate, 0x7ee0);
Ladi Prosek05cade72017-10-11 16:54:45 +02004031
Maxim Levitsky3ebb5d22020-08-27 19:27:20 +03004032 if (guest) {
4033 if (!guest_cpuid_has(vcpu, X86_FEATURE_SVM))
4034 return 1;
4035
4036 if (!(saved_efer & EFER_SVME))
4037 return 1;
4038
4039 if (kvm_vcpu_map(&svm->vcpu,
Maxim Levitsky0dd16b52020-08-27 20:11:39 +03004040 gpa_to_gfn(vmcb12_gpa), &map) == -EINVAL)
Maxim Levitsky3ebb5d22020-08-27 19:27:20 +03004041 return 1;
4042
Maxim Levitsky2fcf4872020-10-01 14:29:54 +03004043 if (svm_allocate_nested(svm))
4044 return 1;
4045
Maxim Levitsky0dd16b52020-08-27 20:11:39 +03004046 ret = enter_svm_guest_mode(svm, vmcb12_gpa, map.hva);
Maxim Levitsky3ebb5d22020-08-27 19:27:20 +03004047 kvm_vcpu_unmap(&svm->vcpu, &map, true);
4048 }
Ladi Prosek05cade72017-10-11 16:54:45 +02004049 }
Vitaly Kuznetsov59cd9bc2020-07-10 16:11:52 +02004050
4051 return ret;
Ladi Prosek0234bf82017-10-11 16:54:40 +02004052}
4053
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004054static void enable_smi_window(struct kvm_vcpu *vcpu)
Ladi Prosekcc3d9672017-10-17 16:02:39 +02004055{
4056 struct vcpu_svm *svm = to_svm(vcpu);
4057
4058 if (!gif_set(svm)) {
4059 if (vgif_enabled(svm))
Joerg Roedela284ba52020-06-25 10:03:24 +02004060 svm_set_intercept(svm, INTERCEPT_STGI);
Ladi Prosekcc3d9672017-10-17 16:02:39 +02004061 /* STGI will cause a vm exit */
Paolo Bonzinic9d40912020-05-22 11:21:49 -04004062 } else {
4063 /* We must be in SMM; RSM will cause a vmexit anyway. */
Ladi Prosekcc3d9672017-10-17 16:02:39 +02004064 }
Ladi Prosekcc3d9672017-10-17 16:02:39 +02004065}
4066
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07004067static bool svm_can_emulate_instruction(struct kvm_vcpu *vcpu, void *insn, int insn_len)
Singh, Brijesh05d5a482019-02-15 17:24:12 +00004068{
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07004069 bool smep, smap, is_user;
4070 unsigned long cr4;
Paolo Bonzinie72436b2020-04-17 12:21:06 -04004071
4072 /*
Liran Alon118154b2019-07-17 02:56:58 +03004073 * Detect and workaround Errata 1096 Fam_17h_00_0Fh.
4074 *
4075 * Errata:
4076 * When CPU raise #NPF on guest data access and vCPU CR4.SMAP=1, it is
4077 * possible that CPU microcode implementing DecodeAssist will fail
4078 * to read bytes of instruction which caused #NPF. In this case,
4079 * GuestIntrBytes field of the VMCB on a VMEXIT will incorrectly
4080 * return 0 instead of the correct guest instruction bytes.
4081 *
4082 * This happens because CPU microcode reading instruction bytes
4083 * uses a special opcode which attempts to read data using CPL=0
4084 * priviledges. The microcode reads CS:RIP and if it hits a SMAP
4085 * fault, it gives up and returns no instruction bytes.
4086 *
4087 * Detection:
4088 * We reach here in case CPU supports DecodeAssist, raised #NPF and
4089 * returned 0 in GuestIntrBytes field of the VMCB.
4090 * First, errata can only be triggered in case vCPU CR4.SMAP=1.
4091 * Second, if vCPU CR4.SMEP=1, errata could only be triggered
4092 * in case vCPU CPL==3 (Because otherwise guest would have triggered
4093 * a SMEP fault instead of #NPF).
4094 * Otherwise, vCPU CR4.SMEP=0, errata could be triggered by any vCPU CPL.
4095 * As most guests enable SMAP if they have also enabled SMEP, use above
4096 * logic in order to attempt minimize false-positive of detecting errata
4097 * while still preserving all cases semantic correctness.
4098 *
4099 * Workaround:
4100 * To determine what instruction the guest was executing, the hypervisor
4101 * will have to decode the instruction at the instruction pointer.
Singh, Brijesh05d5a482019-02-15 17:24:12 +00004102 *
4103 * In non SEV guest, hypervisor will be able to read the guest
4104 * memory to decode the instruction pointer when insn_len is zero
4105 * so we return true to indicate that decoding is possible.
4106 *
4107 * But in the SEV guest, the guest memory is encrypted with the
4108 * guest specific key and hypervisor will not be able to decode the
4109 * instruction pointer so we will not able to workaround it. Lets
4110 * print the error and request to kill the guest.
4111 */
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07004112 if (likely(!insn || insn_len))
4113 return true;
4114
4115 /*
4116 * If RIP is invalid, go ahead with emulation which will cause an
4117 * internal error exit.
4118 */
4119 if (!kvm_vcpu_gfn_to_memslot(vcpu, kvm_rip_read(vcpu) >> PAGE_SHIFT))
4120 return true;
4121
4122 cr4 = kvm_read_cr4(vcpu);
4123 smep = cr4 & X86_CR4_SMEP;
4124 smap = cr4 & X86_CR4_SMAP;
4125 is_user = svm_get_cpl(vcpu) == 3;
Liran Alon118154b2019-07-17 02:56:58 +03004126 if (smap && (!smep || is_user)) {
Singh, Brijesh05d5a482019-02-15 17:24:12 +00004127 if (!sev_guest(vcpu->kvm))
4128 return true;
4129
Liran Alon118154b2019-07-17 02:56:58 +03004130 pr_err_ratelimited("KVM: SEV Guest triggered AMD Erratum 1096\n");
Singh, Brijesh05d5a482019-02-15 17:24:12 +00004131 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
4132 }
4133
4134 return false;
4135}
4136
Liran Alon4b9852f2019-08-26 13:24:49 +03004137static bool svm_apic_init_signal_blocked(struct kvm_vcpu *vcpu)
4138{
4139 struct vcpu_svm *svm = to_svm(vcpu);
4140
4141 /*
4142 * TODO: Last condition latch INIT signals on vCPU when
4143 * vCPU is in guest-mode and vmcb12 defines intercept on INIT.
Paolo Bonzini33b22172020-04-17 10:24:18 -04004144 * To properly emulate the INIT intercept,
4145 * svm_check_nested_events() should call nested_svm_vmexit()
4146 * if an INIT signal is pending.
Liran Alon4b9852f2019-08-26 13:24:49 +03004147 */
4148 return !gif_set(svm) ||
Babu Mogerc62e2e92020-09-11 14:28:28 -05004149 (vmcb_is_intercept(&svm->vmcb->control, INTERCEPT_INIT));
Liran Alon4b9852f2019-08-26 13:24:49 +03004150}
4151
Joerg Roedeleaf78262020-03-24 10:41:54 +01004152static void svm_vm_destroy(struct kvm *kvm)
4153{
4154 avic_vm_destroy(kvm);
4155 sev_vm_destroy(kvm);
4156}
4157
4158static int svm_vm_init(struct kvm *kvm)
4159{
Wanpeng Li830f01b2020-07-31 11:12:21 +08004160 if (!pause_filter_count || !pause_filter_thresh)
4161 kvm->arch.pause_in_guest = true;
4162
Joerg Roedeleaf78262020-03-24 10:41:54 +01004163 if (avic) {
4164 int ret = avic_vm_init(kvm);
4165 if (ret)
4166 return ret;
4167 }
4168
4169 kvm_apicv_init(kvm, avic);
4170 return 0;
4171}
4172
Sean Christopherson9c14ee22020-03-21 13:26:03 -07004173static struct kvm_x86_ops svm_x86_ops __initdata = {
Li RongQingdd58f3c2020-02-23 16:13:12 +08004174 .hardware_unsetup = svm_hardware_teardown,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004175 .hardware_enable = svm_hardware_enable,
4176 .hardware_disable = svm_hardware_disable,
Avi Kivity774ead32007-12-26 13:57:04 +02004177 .cpu_has_accelerated_tpr = svm_cpu_has_accelerated_tpr,
Tom Lendackybc226f02018-05-10 22:06:39 +02004178 .has_emulated_msr = svm_has_emulated_msr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004179
4180 .vcpu_create = svm_create_vcpu,
4181 .vcpu_free = svm_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03004182 .vcpu_reset = svm_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004183
Sean Christopherson562b6b02020-01-26 16:41:13 -08004184 .vm_size = sizeof(struct kvm_svm),
Suravee Suthikulpanit4e19c362019-11-14 14:15:05 -06004185 .vm_init = svm_vm_init,
Brijesh Singh1654efc2017-12-04 10:57:34 -06004186 .vm_destroy = svm_vm_destroy,
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05004187
Avi Kivity04d2cc72007-09-10 18:10:54 +03004188 .prepare_guest_switch = svm_prepare_guest_switch,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189 .vcpu_load = svm_vcpu_load,
4190 .vcpu_put = svm_vcpu_put,
Suravee Suthikulpanit8221c132016-05-04 14:09:52 -05004191 .vcpu_blocking = svm_vcpu_blocking,
4192 .vcpu_unblocking = svm_vcpu_unblocking,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004193
Paolo Bonzini69869822020-07-10 17:48:06 +02004194 .update_exception_bitmap = update_exception_bitmap,
Tom Lendacky801e4592018-02-21 13:39:51 -06004195 .get_msr_feature = svm_get_msr_feature,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004196 .get_msr = svm_get_msr,
4197 .set_msr = svm_set_msr,
4198 .get_segment_base = svm_get_segment_base,
4199 .get_segment = svm_get_segment,
4200 .set_segment = svm_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02004201 .get_cpl = svm_get_cpl,
Rusty Russell1747fb72007-09-06 01:21:32 +10004202 .get_cs_db_l_bits = kvm_get_cs_db_l_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203 .set_cr0 = svm_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004204 .set_cr4 = svm_set_cr4,
4205 .set_efer = svm_set_efer,
4206 .get_idt = svm_get_idt,
4207 .set_idt = svm_set_idt,
4208 .get_gdt = svm_get_gdt,
4209 .set_gdt = svm_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03004210 .set_dr7 = svm_set_dr7,
Paolo Bonzinifacb0132014-02-21 10:32:27 +01004211 .sync_dirty_debug_regs = svm_sync_dirty_debug_regs,
Avi Kivity6de4f3a2009-05-31 22:58:47 +03004212 .cache_reg = svm_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004213 .get_rflags = svm_get_rflags,
4214 .set_rflags = svm_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08004215
Sean Christopherson77809382020-03-20 14:28:18 -07004216 .tlb_flush_all = svm_flush_tlb,
Sean Christophersoneeeb4f62020-03-20 14:28:20 -07004217 .tlb_flush_current = svm_flush_tlb,
Junaid Shahidfaff8752018-06-29 13:10:05 -07004218 .tlb_flush_gva = svm_flush_tlb_gva,
Sean Christopherson72b38322020-03-20 14:28:13 -07004219 .tlb_flush_guest = svm_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220
Avi Kivity6aa8b732006-12-10 02:21:36 -08004221 .run = svm_vcpu_run,
Avi Kivity04d2cc72007-09-10 18:10:54 +03004222 .handle_exit = handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004223 .skip_emulated_instruction = skip_emulated_instruction,
Oliver Upton5ef8acb2020-02-07 02:36:07 -08004224 .update_emulated_instruction = NULL,
Glauber Costa2809f5d2009-05-12 16:21:05 -04004225 .set_interrupt_shadow = svm_set_interrupt_shadow,
4226 .get_interrupt_shadow = svm_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02004227 .patch_hypercall = svm_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03004228 .set_irq = svm_set_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03004229 .set_nmi = svm_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02004230 .queue_exception = svm_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03004231 .cancel_injection = svm_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02004232 .interrupt_allowed = svm_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03004233 .nmi_allowed = svm_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004234 .get_nmi_mask = svm_get_nmi_mask,
4235 .set_nmi_mask = svm_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03004236 .enable_nmi_window = enable_nmi_window,
4237 .enable_irq_window = enable_irq_window,
4238 .update_cr8_intercept = update_cr8_intercept,
Jim Mattson8d860bb2018-05-09 16:56:05 -04004239 .set_virtual_apic_mode = svm_set_virtual_apic_mode,
Andrey Smetanind62caab2015-11-10 15:36:33 +03004240 .refresh_apicv_exec_ctrl = svm_refresh_apicv_exec_ctrl,
Suravee Suthikulpanitef8efd72019-11-14 14:15:10 -06004241 .check_apicv_inhibit_reasons = svm_check_apicv_inhibit_reasons,
Suravee Suthikulpanit2de9d0c2019-11-14 14:15:11 -06004242 .pre_update_apicv_exec_ctrl = svm_pre_update_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +08004243 .load_eoi_exitmap = svm_load_eoi_exitmap,
Suravee Suthikulpanit44a95da2016-05-04 14:09:46 -05004244 .hwapic_irr_update = svm_hwapic_irr_update,
4245 .hwapic_isr_update = svm_hwapic_isr_update,
Liran Alonfa59cc02017-12-24 18:12:53 +02004246 .sync_pir_to_irr = kvm_lapic_find_highest_irr,
Suravee Suthikulpanitbe8ca172016-05-04 14:09:49 -05004247 .apicv_post_state_restore = avic_post_state_restore,
Izik Eiduscbc94022007-10-25 00:29:55 +02004248
4249 .set_tss_addr = svm_set_tss_addr,
Sean Christopherson2ac52ab2018-03-20 12:17:19 -07004250 .set_identity_map_addr = svm_set_identity_map_addr,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08004251 .get_mt_mask = svm_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004252
Avi Kivity586f9602010-11-18 13:09:54 +02004253 .get_exit_info = svm_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02004254
Xiaoyao Li7c1b7612020-07-09 12:34:25 +08004255 .vcpu_after_set_cpuid = svm_vcpu_after_set_cpuid,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08004256
Sheng Yangf5f48ee2010-06-30 12:25:15 +08004257 .has_wbinvd_exit = svm_has_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10004258
Leonid Shatz326e7422018-11-06 12:14:25 +02004259 .write_l1_tsc_offset = svm_write_l1_tsc_offset,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02004260
Paolo Bonzini727a7e22020-03-05 03:52:50 -05004261 .load_mmu_pgd = svm_load_mmu_pgd,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02004262
4263 .check_intercept = svm_check_intercept,
Sean Christopherson95b5a482019-04-19 22:50:59 -07004264 .handle_exit_irqoff = svm_handle_exit_irqoff,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02004265
Sean Christophersond264ee02018-08-27 15:21:12 -07004266 .request_immediate_exit = __kvm_request_immediate_exit,
4267
Radim Krčmářae97a3b2014-08-21 18:08:06 +02004268 .sched_in = svm_sched_in,
Wei Huang25462f72015-06-19 15:45:05 +02004269
4270 .pmu_ops = &amd_pmu_ops,
Paolo Bonzini33b22172020-04-17 10:24:18 -04004271 .nested_ops = &svm_nested_ops,
4272
Suravee Suthikulpanit340d3bc2016-05-04 14:09:47 -05004273 .deliver_posted_interrupt = svm_deliver_avic_intr,
Wanpeng Li17e433b2019-08-05 10:03:19 +08004274 .dy_apicv_has_pending_interrupt = svm_dy_apicv_has_pending_interrupt,
Suravee Suthikulpanit411b44b2016-08-23 13:52:43 -05004275 .update_pi_irte = svm_update_pi_irte,
Borislav Petkov74f16902017-03-26 23:51:24 +02004276 .setup_mce = svm_setup_mce,
Ladi Prosek0234bf82017-10-11 16:54:40 +02004277
Ladi Prosek72d7b372017-10-11 16:54:41 +02004278 .smi_allowed = svm_smi_allowed,
Ladi Prosek0234bf82017-10-11 16:54:40 +02004279 .pre_enter_smm = svm_pre_enter_smm,
4280 .pre_leave_smm = svm_pre_leave_smm,
Ladi Prosekcc3d9672017-10-17 16:02:39 +02004281 .enable_smi_window = enable_smi_window,
Brijesh Singh1654efc2017-12-04 10:57:34 -06004282
4283 .mem_enc_op = svm_mem_enc_op,
Brijesh Singh1e80fdc2017-12-04 10:57:38 -06004284 .mem_enc_reg_region = svm_register_enc_region,
4285 .mem_enc_unreg_region = svm_unregister_enc_region,
Vitaly Kuznetsov57b119d2018-10-16 18:50:01 +02004286
Sean Christopherson09e3e2a2020-09-15 16:27:02 -07004287 .can_emulate_instruction = svm_can_emulate_instruction,
Liran Alon4b9852f2019-08-26 13:24:49 +03004288
4289 .apic_init_signal_blocked = svm_apic_init_signal_blocked,
Alexander Graffd6fa732020-09-25 16:34:19 +02004290
4291 .msr_filter_changed = svm_msr_filter_changed,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004292};
4293
Sean Christophersond008dfd2020-03-21 13:25:56 -07004294static struct kvm_x86_init_ops svm_init_ops __initdata = {
4295 .cpu_has_kvm_support = has_svm,
4296 .disabled_by_bios = is_disabled,
4297 .hardware_setup = svm_hardware_setup,
4298 .check_processor_compatibility = svm_check_processor_compat,
4299
4300 .runtime_ops = &svm_x86_ops,
Avi Kivity6aa8b732006-12-10 02:21:36 -08004301};
4302
4303static int __init svm_init(void)
4304{
Tom Lendackyd07f46f2020-09-07 15:15:03 +02004305 __unused_size_checks();
4306
Sean Christophersond008dfd2020-03-21 13:25:56 -07004307 return kvm_init(&svm_init_ops, sizeof(struct vcpu_svm),
Avi Kivity0ee75be2010-04-28 15:39:01 +03004308 __alignof__(struct vcpu_svm), THIS_MODULE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004309}
4310
4311static void __exit svm_exit(void)
4312{
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08004313 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08004314}
4315
4316module_init(svm_init)
4317module_exit(svm_exit)