blob: ef548beba68492f689f2205b174cab6ad80cb316 [file] [log] [blame]
Thomas Gleixner1ccea772019-05-19 15:51:43 +02001// SPDX-License-Identifier: GPL-2.0-or-later
David Brownell2e55cc72005-08-31 09:53:10 -07002/*
3 * ASIX AX8817X based USB 2.0 Ethernet Devices
David Hollis933a27d2006-07-29 10:12:50 -04004 * Copyright (C) 2003-2006 David Hollis <dhollis@davehollis.com>
David Brownell2e55cc72005-08-31 09:53:10 -07005 * Copyright (C) 2005 Phil Chang <pchang23@sbcglobal.net>
David Hollis933a27d2006-07-29 10:12:50 -04006 * Copyright (C) 2006 James Painter <jamie.painter@iname.com>
David Brownell2e55cc72005-08-31 09:53:10 -07007 * Copyright (c) 2002-2003 TiVo Inc.
David Brownell2e55cc72005-08-31 09:53:10 -07008 */
9
Christian Riesch607740b2012-07-13 05:26:30 +000010#include "asix.h"
David Hollis933a27d2006-07-29 10:12:50 -040011
12#define PHY_MODE_MARVELL 0x0000
13#define MII_MARVELL_LED_CTRL 0x0018
14#define MII_MARVELL_STATUS 0x001b
15#define MII_MARVELL_CTRL 0x0014
16
17#define MARVELL_LED_MANUAL 0x0019
18
19#define MARVELL_STATUS_HWCFG 0x0004
20
21#define MARVELL_CTRL_TXDELAY 0x0002
22#define MARVELL_CTRL_RXDELAY 0x0080
David Brownell2e55cc72005-08-31 09:53:10 -070023
Grant Grundler34861402011-11-15 07:12:39 +000024#define PHY_MODE_RTL8211CL 0x000C
Grant Grundler610d8852011-10-04 09:55:17 +000025
Robert Foss4c1442a2016-08-29 09:32:17 -040026#define AX88772A_PHY14H 0x14
27#define AX88772A_PHY14H_DEFAULT 0x442C
28
29#define AX88772A_PHY15H 0x15
30#define AX88772A_PHY15H_DEFAULT 0x03C8
31
32#define AX88772A_PHY16H 0x16
33#define AX88772A_PHY16H_DEFAULT 0x4044
34
David Brownell2e55cc72005-08-31 09:53:10 -070035struct ax88172_int_data {
Al Viro51bf2972007-12-22 17:42:36 +000036 __le16 res1;
David Brownell2e55cc72005-08-31 09:53:10 -070037 u8 link;
Al Viro51bf2972007-12-22 17:42:36 +000038 __le16 res2;
David Brownell2e55cc72005-08-31 09:53:10 -070039 u8 status;
Al Viro51bf2972007-12-22 17:42:36 +000040 __le16 res3;
Eric Dumazetba2d3582010-06-02 18:10:09 +000041} __packed;
David Brownell2e55cc72005-08-31 09:53:10 -070042
David Hollis48b1be62006-03-28 20:15:42 -050043static void asix_status(struct usbnet *dev, struct urb *urb)
David Brownell2e55cc72005-08-31 09:53:10 -070044{
45 struct ax88172_int_data *event;
46 int link;
47
48 if (urb->actual_length < 8)
49 return;
50
51 event = urb->transfer_buffer;
52 link = event->link & 0x01;
53 if (netif_carrier_ok(dev->net) != link) {
Ming Leieae65912013-04-11 04:40:34 +000054 usbnet_link_change(dev, link, 1);
Joe Perches60b86752010-02-17 10:30:23 +000055 netdev_dbg(dev->net, "Link Status is: %d\n", link);
David Brownell2e55cc72005-08-31 09:53:10 -070056 }
57}
58
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +000059static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
60{
61 if (is_valid_ether_addr(addr)) {
62 memcpy(dev->net->dev_addr, addr, ETH_ALEN);
63 } else {
64 netdev_info(dev->net, "invalid hw address, using random\n");
65 eth_hw_addr_random(dev->net);
66 }
67}
68
David Hollis933a27d2006-07-29 10:12:50 -040069/* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
70static u32 asix_get_phyid(struct usbnet *dev)
David Brownell2e55cc72005-08-31 09:53:10 -070071{
David Hollis933a27d2006-07-29 10:12:50 -040072 int phy_reg;
73 u32 phy_id;
Grant Grundlera77929a2011-11-15 07:12:40 +000074 int i;
David Brownell2e55cc72005-08-31 09:53:10 -070075
Grant Grundlera77929a2011-11-15 07:12:40 +000076 /* Poll for the rare case the FW or phy isn't ready yet. */
77 for (i = 0; i < 100; i++) {
78 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
Robert Foss8a46f662016-08-29 09:32:16 -040079 if (phy_reg < 0)
80 return 0;
Grant Grundlera77929a2011-11-15 07:12:40 +000081 if (phy_reg != 0 && phy_reg != 0xFFFF)
82 break;
83 mdelay(1);
84 }
85
86 if (phy_reg <= 0 || phy_reg == 0xFFFF)
David Hollis933a27d2006-07-29 10:12:50 -040087 return 0;
David Brownell2e55cc72005-08-31 09:53:10 -070088
David Hollis933a27d2006-07-29 10:12:50 -040089 phy_id = (phy_reg & 0xffff) << 16;
David Brownell2e55cc72005-08-31 09:53:10 -070090
David Hollis933a27d2006-07-29 10:12:50 -040091 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
92 if (phy_reg < 0)
93 return 0;
94
95 phy_id |= (phy_reg & 0xffff);
96
97 return phy_id;
David Brownell2e55cc72005-08-31 09:53:10 -070098}
99
David Hollis933a27d2006-07-29 10:12:50 -0400100static u32 asix_get_link(struct net_device *net)
101{
102 struct usbnet *dev = netdev_priv(net);
103
104 return mii_link_ok(&dev->mii);
105}
106
107static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
108{
109 struct usbnet *dev = netdev_priv(net);
110
111 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
David Brownell2e55cc72005-08-31 09:53:10 -0700112}
113
114/* We need to override some ethtool_ops so we require our
115 own structure so we don't interfere with other usbnet
116 devices that may be connected at the same time. */
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700117static const struct ethtool_ops ax88172_ethtool_ops = {
David Hollis48b1be62006-03-28 20:15:42 -0500118 .get_drvinfo = asix_get_drvinfo,
David Hollis933a27d2006-07-29 10:12:50 -0400119 .get_link = asix_get_link,
David Brownell2e55cc72005-08-31 09:53:10 -0700120 .get_msglevel = usbnet_get_msglevel,
121 .set_msglevel = usbnet_set_msglevel,
David Hollis48b1be62006-03-28 20:15:42 -0500122 .get_wol = asix_get_wol,
123 .set_wol = asix_set_wol,
124 .get_eeprom_len = asix_get_eeprom_len,
125 .get_eeprom = asix_get_eeprom,
Christian Rieschcb7b24c2012-07-19 00:23:07 +0000126 .set_eeprom = asix_set_eeprom,
Arnd Bergmannc41286f2006-10-09 00:08:01 +0200127 .nway_reset = usbnet_nway_reset,
Philippe Reynesfd4f0a72017-03-16 23:18:56 +0100128 .get_link_ksettings = usbnet_get_link_ksettings,
129 .set_link_ksettings = usbnet_set_link_ksettings,
David Brownell2e55cc72005-08-31 09:53:10 -0700130};
131
David Hollis933a27d2006-07-29 10:12:50 -0400132static void ax88172_set_multicast(struct net_device *net)
David Brownell2e55cc72005-08-31 09:53:10 -0700133{
134 struct usbnet *dev = netdev_priv(net);
David Hollis933a27d2006-07-29 10:12:50 -0400135 struct asix_data *data = (struct asix_data *)&dev->data;
136 u8 rx_ctl = 0x8c;
David Brownell2e55cc72005-08-31 09:53:10 -0700137
David Hollis933a27d2006-07-29 10:12:50 -0400138 if (net->flags & IFF_PROMISC) {
139 rx_ctl |= 0x01;
Joe Perches8e95a202009-12-03 07:58:21 +0000140 } else if (net->flags & IFF_ALLMULTI ||
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000141 netdev_mc_count(net) > AX_MAX_MCAST) {
David Hollis933a27d2006-07-29 10:12:50 -0400142 rx_ctl |= 0x02;
Jiri Pirko4cd24ea2010-02-08 04:30:35 +0000143 } else if (netdev_mc_empty(net)) {
David Hollis933a27d2006-07-29 10:12:50 -0400144 /* just broadcast and directed */
145 } else {
146 /* We use the 20 byte dev->data
147 * for our 8 byte filter buffer
148 * to avoid allocating memory that
149 * is tricky to free later */
Jiri Pirko22bedad32010-04-01 21:22:57 +0000150 struct netdev_hw_addr *ha;
David Hollis933a27d2006-07-29 10:12:50 -0400151 u32 crc_bits;
David Hollis933a27d2006-07-29 10:12:50 -0400152
153 memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
154
155 /* Build the multicast hash filter. */
Jiri Pirko22bedad32010-04-01 21:22:57 +0000156 netdev_for_each_mc_addr(ha, net) {
157 crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
David Hollis933a27d2006-07-29 10:12:50 -0400158 data->multi_filter[crc_bits >> 3] |=
159 1 << (crc_bits & 7);
David Hollis933a27d2006-07-29 10:12:50 -0400160 }
161
162 asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
163 AX_MCAST_FILTER_SIZE, data->multi_filter);
164
165 rx_ctl |= 0x10;
166 }
167
168 asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
169}
170
171static int ax88172_link_reset(struct usbnet *dev)
172{
173 u8 mode;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000174 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
David Hollis933a27d2006-07-29 10:12:50 -0400175
176 mii_check_media(&dev->mii, 1, 1);
177 mii_ethtool_gset(&dev->mii, &ecmd);
178 mode = AX88172_MEDIUM_DEFAULT;
179
180 if (ecmd.duplex != DUPLEX_FULL)
181 mode |= ~AX88172_MEDIUM_FD;
182
David Decotigny8ae6daca2011-04-27 18:32:38 +0000183 netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
184 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
David Hollis933a27d2006-07-29 10:12:50 -0400185
Robert Fossd9fe64e2016-08-29 09:32:15 -0400186 asix_write_medium_mode(dev, mode, 0);
David Hollis933a27d2006-07-29 10:12:50 -0400187
188 return 0;
David Brownell2e55cc72005-08-31 09:53:10 -0700189}
190
Stephen Hemminger17033382009-03-20 19:35:55 +0000191static const struct net_device_ops ax88172_netdev_ops = {
192 .ndo_open = usbnet_open,
193 .ndo_stop = usbnet_stop,
194 .ndo_start_xmit = usbnet_start_xmit,
195 .ndo_tx_timeout = usbnet_tx_timeout,
196 .ndo_change_mtu = usbnet_change_mtu,
Greg Ungererc8b5d122017-04-03 15:50:03 +1000197 .ndo_get_stats64 = usbnet_get_stats64,
Stephen Hemminger17033382009-03-20 19:35:55 +0000198 .ndo_set_mac_address = eth_mac_addr,
199 .ndo_validate_addr = eth_validate_addr,
200 .ndo_do_ioctl = asix_ioctl,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000201 .ndo_set_rx_mode = ax88172_set_multicast,
Stephen Hemminger17033382009-03-20 19:35:55 +0000202};
203
Robert Fossa243c2e2016-08-29 09:32:18 -0400204static void asix_phy_reset(struct usbnet *dev, unsigned int reset_bits)
205{
206 unsigned int timeout = 5000;
207
208 asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, reset_bits);
209
210 /* give phy_id a chance to process reset */
211 udelay(500);
212
213 /* See IEEE 802.3 "22.2.4.1.1 Reset": 500ms max */
214 while (timeout--) {
215 if (asix_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR)
216 & BMCR_RESET)
217 udelay(100);
218 else
219 return;
220 }
221
222 netdev_err(dev->net, "BMCR_RESET timeout on phy_id %d\n",
223 dev->mii.phy_id);
224}
225
David Hollis48b1be62006-03-28 20:15:42 -0500226static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
David Brownell2e55cc72005-08-31 09:53:10 -0700227{
228 int ret = 0;
Phong Tran78226f62019-07-02 07:10:08 +0700229 u8 buf[ETH_ALEN] = {0};
David Brownell2e55cc72005-08-31 09:53:10 -0700230 int i;
231 unsigned long gpio_bits = dev->driver_info->data;
232
233 usbnet_get_endpoints(dev,intf);
234
David Brownell2e55cc72005-08-31 09:53:10 -0700235 /* Toggle the GPIOs in a manufacturer/model specific way */
236 for (i = 2; i >= 0; i--) {
Grant Grundler83e1b912011-10-04 09:55:18 +0000237 ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
Robert Fossd9fe64e2016-08-29 09:32:15 -0400238 (gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000239 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000240 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700241 msleep(5);
242 }
243
Robert Fossd9fe64e2016-08-29 09:32:15 -0400244 ret = asix_write_rx_ctl(dev, 0x80, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000245 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000246 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700247
248 /* Get the MAC address */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400249 ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID,
250 0, 0, ETH_ALEN, buf, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000251 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000252 netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
253 ret);
Al Viro51bf2972007-12-22 17:42:36 +0000254 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700255 }
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +0000256
257 asix_set_netdev_dev_addr(dev, buf);
David Brownell2e55cc72005-08-31 09:53:10 -0700258
David Brownell2e55cc72005-08-31 09:53:10 -0700259 /* Initialize MII structure */
260 dev->mii.dev = dev->net;
David Hollis48b1be62006-03-28 20:15:42 -0500261 dev->mii.mdio_read = asix_mdio_read;
262 dev->mii.mdio_write = asix_mdio_write;
David Brownell2e55cc72005-08-31 09:53:10 -0700263 dev->mii.phy_id_mask = 0x3f;
264 dev->mii.reg_num_mask = 0x1f;
David Hollis933a27d2006-07-29 10:12:50 -0400265 dev->mii.phy_id = asix_get_phy_addr(dev);
David Brownell2e55cc72005-08-31 09:53:10 -0700266
Stephen Hemminger17033382009-03-20 19:35:55 +0000267 dev->net->netdev_ops = &ax88172_netdev_ops;
David Hollis48b1be62006-03-28 20:15:42 -0500268 dev->net->ethtool_ops = &ax88172_ethtool_ops;
Eric Dumazet95162d62012-07-05 04:31:01 +0000269 dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
270 dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
David Brownell2e55cc72005-08-31 09:53:10 -0700271
Robert Fossa243c2e2016-08-29 09:32:18 -0400272 asix_phy_reset(dev, BMCR_RESET);
David Hollis933a27d2006-07-29 10:12:50 -0400273 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
David Brownell2e55cc72005-08-31 09:53:10 -0700274 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
275 mii_nway_restart(&dev->mii);
276
277 return 0;
Al Viro51bf2972007-12-22 17:42:36 +0000278
279out:
David Brownell2e55cc72005-08-31 09:53:10 -0700280 return ret;
281}
282
Stephen Hemminger0fc0b732009-09-02 01:03:33 -0700283static const struct ethtool_ops ax88772_ethtool_ops = {
David Hollis48b1be62006-03-28 20:15:42 -0500284 .get_drvinfo = asix_get_drvinfo,
David Hollis933a27d2006-07-29 10:12:50 -0400285 .get_link = asix_get_link,
David Brownell2e55cc72005-08-31 09:53:10 -0700286 .get_msglevel = usbnet_get_msglevel,
287 .set_msglevel = usbnet_set_msglevel,
David Hollis48b1be62006-03-28 20:15:42 -0500288 .get_wol = asix_get_wol,
289 .set_wol = asix_set_wol,
290 .get_eeprom_len = asix_get_eeprom_len,
291 .get_eeprom = asix_get_eeprom,
Christian Rieschcb7b24c2012-07-19 00:23:07 +0000292 .set_eeprom = asix_set_eeprom,
Arnd Bergmannc41286f2006-10-09 00:08:01 +0200293 .nway_reset = usbnet_nway_reset,
Philippe Reynesfd4f0a72017-03-16 23:18:56 +0100294 .get_link_ksettings = usbnet_get_link_ksettings,
295 .set_link_ksettings = usbnet_set_link_ksettings,
David Brownell2e55cc72005-08-31 09:53:10 -0700296};
297
David Hollis933a27d2006-07-29 10:12:50 -0400298static int ax88772_link_reset(struct usbnet *dev)
299{
300 u16 mode;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000301 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
David Hollis933a27d2006-07-29 10:12:50 -0400302
303 mii_check_media(&dev->mii, 1, 1);
304 mii_ethtool_gset(&dev->mii, &ecmd);
305 mode = AX88772_MEDIUM_DEFAULT;
306
David Decotigny8ae6daca2011-04-27 18:32:38 +0000307 if (ethtool_cmd_speed(&ecmd) != SPEED_100)
David Hollis933a27d2006-07-29 10:12:50 -0400308 mode &= ~AX_MEDIUM_PS;
309
310 if (ecmd.duplex != DUPLEX_FULL)
311 mode &= ~AX_MEDIUM_FD;
312
David Decotigny8ae6daca2011-04-27 18:32:38 +0000313 netdev_dbg(dev->net, "ax88772_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
314 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
David Hollis933a27d2006-07-29 10:12:50 -0400315
Robert Fossd9fe64e2016-08-29 09:32:15 -0400316 asix_write_medium_mode(dev, mode, 0);
David Hollis933a27d2006-07-29 10:12:50 -0400317
318 return 0;
319}
320
Grant Grundler4ad14382011-10-04 09:55:16 +0000321static int ax88772_reset(struct usbnet *dev)
David Brownell2e55cc72005-08-31 09:53:10 -0700322{
Jussi Kivilinna8ef66bd2012-01-10 06:40:17 +0000323 struct asix_data *data = (struct asix_data *)&dev->data;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400324 int ret;
David Brownell2e55cc72005-08-31 09:53:10 -0700325
Robert Fossd9fe64e2016-08-29 09:32:15 -0400326 /* Rewrite MAC address */
327 ether_addr_copy(data->mac_addr, dev->net->dev_addr);
328 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
329 ETH_ALEN, data->mac_addr, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000330 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000331 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700332
Robert Fossd9fe64e2016-08-29 09:32:15 -0400333 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
334 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
335 if (ret < 0)
336 goto out;
Grant Grundler4ad14382011-10-04 09:55:16 +0000337
Colin Ian King4f3de462017-02-28 11:58:22 +0000338 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, 0);
Robert Fossd9fe64e2016-08-29 09:32:15 -0400339 if (ret < 0)
340 goto out;
341
342 return 0;
343
344out:
345 return ret;
346}
347
348static int ax88772_hw_reset(struct usbnet *dev, int in_pm)
349{
350 struct asix_data *data = (struct asix_data *)&dev->data;
351 int ret, embd_phy;
352 u16 rx_ctl;
353
354 ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
355 AX_GPIO_GPO2EN, 5, in_pm);
356 if (ret < 0)
357 goto out;
358
359 embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
360
361 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy,
362 0, 0, NULL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000363 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000364 netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
Al Viro51bf2972007-12-22 17:42:36 +0000365 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700366 }
367
Andres Salomond0ffff82007-01-11 18:39:16 -0500368 if (embd_phy) {
Robert Fossd9fe64e2016-08-29 09:32:15 -0400369 ret = asix_sw_reset(dev, AX_SWRESET_IPPD, in_pm);
370 if (ret < 0)
371 goto out;
372
373 usleep_range(10000, 11000);
374
375 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
376 if (ret < 0)
377 goto out;
378
379 msleep(60);
380
381 ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL,
382 in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000383 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000384 goto out;
Grant Grundler83e1b912011-10-04 09:55:18 +0000385 } else {
Robert Fossd9fe64e2016-08-29 09:32:15 -0400386 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL,
387 in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000388 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000389 goto out;
Andres Salomond0ffff82007-01-11 18:39:16 -0500390 }
David Brownell2e55cc72005-08-31 09:53:10 -0700391
392 msleep(150);
Robert Fossd9fe64e2016-08-29 09:32:15 -0400393
394 if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
395 MII_PHYSID1))){
396 ret = -EIO;
397 goto out;
398 }
399
400 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000401 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000402 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700403
Robert Fossd9fe64e2016-08-29 09:32:15 -0400404 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000405 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000406 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700407
Grant Grundler83e1b912011-10-04 09:55:18 +0000408 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
Robert Fossd9fe64e2016-08-29 09:32:15 -0400409 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
410 AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000411 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000412 netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
Al Viro51bf2972007-12-22 17:42:36 +0000413 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700414 }
David Brownell2e55cc72005-08-31 09:53:10 -0700415
Jussi Kivilinna8ef66bd2012-01-10 06:40:17 +0000416 /* Rewrite MAC address */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400417 ether_addr_copy(data->mac_addr, dev->net->dev_addr);
418 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
419 ETH_ALEN, data->mac_addr, in_pm);
Jussi Kivilinna8ef66bd2012-01-10 06:40:17 +0000420 if (ret < 0)
421 goto out;
422
David Brownell2e55cc72005-08-31 09:53:10 -0700423 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400424 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
Grant Grundler83e1b912011-10-04 09:55:18 +0000425 if (ret < 0)
Al Viro51bf2972007-12-22 17:42:36 +0000426 goto out;
David Brownell2e55cc72005-08-31 09:53:10 -0700427
Robert Fossd9fe64e2016-08-29 09:32:15 -0400428 rx_ctl = asix_read_rx_ctl(dev, in_pm);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000429 netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
430 rx_ctl);
David Hollis933a27d2006-07-29 10:12:50 -0400431
Robert Fossd9fe64e2016-08-29 09:32:15 -0400432 rx_ctl = asix_read_medium_status(dev, in_pm);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000433 netdev_dbg(dev->net,
434 "Medium Status is 0x%04x after all initializations\n",
435 rx_ctl);
David Hollis933a27d2006-07-29 10:12:50 -0400436
Grant Grundler4ad14382011-10-04 09:55:16 +0000437 return 0;
438
439out:
440 return ret;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400441}
Grant Grundler4ad14382011-10-04 09:55:16 +0000442
Robert Fossd9fe64e2016-08-29 09:32:15 -0400443static int ax88772a_hw_reset(struct usbnet *dev, int in_pm)
444{
445 struct asix_data *data = (struct asix_data *)&dev->data;
446 int ret, embd_phy;
Robert Foss4c1442a2016-08-29 09:32:17 -0400447 u16 rx_ctl, phy14h, phy15h, phy16h;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400448 u8 chipcode = 0;
449
450 ret = asix_write_gpio(dev, AX_GPIO_RSE, 5, in_pm);
451 if (ret < 0)
452 goto out;
453
454 embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
455
456 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy |
457 AX_PHYSEL_SSEN, 0, 0, NULL, in_pm);
458 if (ret < 0) {
459 netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
460 goto out;
461 }
462 usleep_range(10000, 11000);
463
464 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_IPRL, in_pm);
465 if (ret < 0)
466 goto out;
467
468 usleep_range(10000, 11000);
469
470 ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
471 if (ret < 0)
472 goto out;
473
474 msleep(160);
475
476 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
477 if (ret < 0)
478 goto out;
479
480 ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
481 if (ret < 0)
482 goto out;
483
484 msleep(200);
485
486 if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
487 MII_PHYSID1))) {
488 ret = -1;
489 goto out;
490 }
491
492 ret = asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0,
493 0, 1, &chipcode, in_pm);
494 if (ret < 0)
495 goto out;
496
497 if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772B_CHIPCODE) {
498 ret = asix_write_cmd(dev, AX_QCTCTRL, 0x8000, 0x8001,
499 0, NULL, in_pm);
500 if (ret < 0) {
501 netdev_dbg(dev->net, "Write BQ setting failed: %d\n",
502 ret);
503 goto out;
504 }
Robert Foss4c1442a2016-08-29 09:32:17 -0400505 } else if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772A_CHIPCODE) {
506 /* Check if the PHY registers have default settings */
507 phy14h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
508 AX88772A_PHY14H);
509 phy15h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
510 AX88772A_PHY15H);
511 phy16h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
512 AX88772A_PHY16H);
513
514 netdev_dbg(dev->net,
515 "772a_hw_reset: MR20=0x%x MR21=0x%x MR22=0x%x\n",
516 phy14h, phy15h, phy16h);
517
518 /* Restore PHY registers default setting if not */
519 if (phy14h != AX88772A_PHY14H_DEFAULT)
520 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
521 AX88772A_PHY14H,
522 AX88772A_PHY14H_DEFAULT);
523 if (phy15h != AX88772A_PHY15H_DEFAULT)
524 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
525 AX88772A_PHY15H,
526 AX88772A_PHY15H_DEFAULT);
527 if (phy16h != AX88772A_PHY16H_DEFAULT)
528 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
529 AX88772A_PHY16H,
530 AX88772A_PHY16H_DEFAULT);
Robert Fossd9fe64e2016-08-29 09:32:15 -0400531 }
532
533 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
534 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
535 AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
536 if (ret < 0) {
537 netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
538 goto out;
539 }
540
541 /* Rewrite MAC address */
542 memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
543 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
544 data->mac_addr, in_pm);
545 if (ret < 0)
546 goto out;
547
548 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
549 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
550 if (ret < 0)
551 goto out;
552
553 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
554 if (ret < 0)
555 return ret;
556
557 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
558 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
559 if (ret < 0)
560 goto out;
561
562 rx_ctl = asix_read_rx_ctl(dev, in_pm);
563 netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
564 rx_ctl);
565
566 rx_ctl = asix_read_medium_status(dev, in_pm);
567 netdev_dbg(dev->net,
568 "Medium Status is 0x%04x after all initializations\n",
569 rx_ctl);
570
571 return 0;
572
573out:
574 return ret;
Grant Grundler4ad14382011-10-04 09:55:16 +0000575}
576
577static const struct net_device_ops ax88772_netdev_ops = {
578 .ndo_open = usbnet_open,
579 .ndo_stop = usbnet_stop,
580 .ndo_start_xmit = usbnet_start_xmit,
581 .ndo_tx_timeout = usbnet_tx_timeout,
582 .ndo_change_mtu = usbnet_change_mtu,
Greg Ungererc8b5d122017-04-03 15:50:03 +1000583 .ndo_get_stats64 = usbnet_get_stats64,
Grant Grundler4ad14382011-10-04 09:55:16 +0000584 .ndo_set_mac_address = asix_set_mac_address,
585 .ndo_validate_addr = eth_validate_addr,
586 .ndo_do_ioctl = asix_ioctl,
587 .ndo_set_rx_mode = asix_set_multicast,
588};
589
Robert Fossd9fe64e2016-08-29 09:32:15 -0400590static void ax88772_suspend(struct usbnet *dev)
591{
592 struct asix_common_private *priv = dev->driver_priv;
Robert Foss4c1442a2016-08-29 09:32:17 -0400593 u16 medium;
594
595 /* Stop MAC operation */
allanfadf3a22016-11-30 16:29:08 +0800596 medium = asix_read_medium_status(dev, 1);
Robert Foss4c1442a2016-08-29 09:32:17 -0400597 medium &= ~AX_MEDIUM_RE;
allanfadf3a22016-11-30 16:29:08 +0800598 asix_write_medium_mode(dev, medium, 1);
Robert Foss4c1442a2016-08-29 09:32:17 -0400599
600 netdev_dbg(dev->net, "ax88772_suspend: medium=0x%04x\n",
allanfadf3a22016-11-30 16:29:08 +0800601 asix_read_medium_status(dev, 1));
Robert Fossd9fe64e2016-08-29 09:32:15 -0400602
603 /* Preserve BMCR for restoring */
604 priv->presvd_phy_bmcr =
605 asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_BMCR);
606
607 /* Preserve ANAR for restoring */
608 priv->presvd_phy_advertise =
609 asix_mdio_read_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE);
610}
611
612static int asix_suspend(struct usb_interface *intf, pm_message_t message)
613{
614 struct usbnet *dev = usb_get_intfdata(intf);
615 struct asix_common_private *priv = dev->driver_priv;
616
Andrey Konovalov8f562462017-11-06 13:26:46 +0100617 if (priv && priv->suspend)
Robert Fossd9fe64e2016-08-29 09:32:15 -0400618 priv->suspend(dev);
619
620 return usbnet_suspend(intf, message);
621}
622
623static void ax88772_restore_phy(struct usbnet *dev)
624{
625 struct asix_common_private *priv = dev->driver_priv;
626
627 if (priv->presvd_phy_advertise) {
628 /* Restore Advertisement control reg */
629 asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_ADVERTISE,
630 priv->presvd_phy_advertise);
631
632 /* Restore BMCR */
Alexander Couzens5c968f42018-07-17 13:17:09 +0200633 if (priv->presvd_phy_bmcr & BMCR_ANENABLE)
634 priv->presvd_phy_bmcr |= BMCR_ANRESTART;
635
Robert Fossd9fe64e2016-08-29 09:32:15 -0400636 asix_mdio_write_nopm(dev->net, dev->mii.phy_id, MII_BMCR,
637 priv->presvd_phy_bmcr);
638
639 priv->presvd_phy_advertise = 0;
640 priv->presvd_phy_bmcr = 0;
641 }
642}
643
644static void ax88772_resume(struct usbnet *dev)
645{
646 int i;
647
648 for (i = 0; i < 3; i++)
649 if (!ax88772_hw_reset(dev, 1))
650 break;
651 ax88772_restore_phy(dev);
652}
653
654static void ax88772a_resume(struct usbnet *dev)
655{
656 int i;
657
658 for (i = 0; i < 3; i++) {
659 if (!ax88772a_hw_reset(dev, 1))
660 break;
661 }
662
663 ax88772_restore_phy(dev);
664}
665
666static int asix_resume(struct usb_interface *intf)
667{
668 struct usbnet *dev = usb_get_intfdata(intf);
669 struct asix_common_private *priv = dev->driver_priv;
670
Andrey Konovalov8f562462017-11-06 13:26:46 +0100671 if (priv && priv->resume)
Robert Fossd9fe64e2016-08-29 09:32:15 -0400672 priv->resume(dev);
673
674 return usbnet_resume(intf);
675}
676
Grant Grundler4ad14382011-10-04 09:55:16 +0000677static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
678{
Robert Fossd9fe64e2016-08-29 09:32:15 -0400679 int ret, i;
Phong Tran78226f62019-07-02 07:10:08 +0700680 u8 buf[ETH_ALEN] = {0}, chipcode = 0;
Grant Grundler4ad14382011-10-04 09:55:16 +0000681 u32 phyid;
Robert Fossd9fe64e2016-08-29 09:32:15 -0400682 struct asix_common_private *priv;
Grant Grundler4ad14382011-10-04 09:55:16 +0000683
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200684 usbnet_get_endpoints(dev, intf);
Grant Grundler4ad14382011-10-04 09:55:16 +0000685
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200686 /* Maybe the boot loader passed the MAC address via device tree */
687 if (!eth_platform_get_mac_address(&dev->udev->dev, buf)) {
688 netif_dbg(dev, ifup, dev->net,
689 "MAC address read from device tree");
Lucas Stach5620df62013-01-16 04:24:06 +0000690 } else {
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200691 /* Try getting the MAC address from EEPROM */
692 if (dev->driver_info->data & FLAG_EEPROM_MAC) {
693 for (i = 0; i < (ETH_ALEN >> 1); i++) {
694 ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM,
695 0x04 + i, 0, 2, buf + i * 2,
696 0);
697 if (ret < 0)
698 break;
699 }
700 } else {
701 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
702 0, 0, ETH_ALEN, buf, 0);
703 }
Lucas Stach5620df62013-01-16 04:24:06 +0000704
Marcel Ziswiler03fc5d42018-07-03 17:06:49 +0200705 if (ret < 0) {
706 netdev_dbg(dev->net, "Failed to read MAC address: %d\n",
707 ret);
708 return ret;
709 }
Grant Grundler4ad14382011-10-04 09:55:16 +0000710 }
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +0000711
712 asix_set_netdev_dev_addr(dev, buf);
Grant Grundler4ad14382011-10-04 09:55:16 +0000713
714 /* Initialize MII structure */
715 dev->mii.dev = dev->net;
716 dev->mii.mdio_read = asix_mdio_read;
717 dev->mii.mdio_write = asix_mdio_write;
718 dev->mii.phy_id_mask = 0x1f;
719 dev->mii.reg_num_mask = 0x1f;
720 dev->mii.phy_id = asix_get_phy_addr(dev);
721
Grant Grundler4ad14382011-10-04 09:55:16 +0000722 dev->net->netdev_ops = &ax88772_netdev_ops;
723 dev->net->ethtool_ops = &ax88772_ethtool_ops;
Eric Dumazet95162d62012-07-05 04:31:01 +0000724 dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
725 dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
Grant Grundler4ad14382011-10-04 09:55:16 +0000726
Robert Fossd9fe64e2016-08-29 09:32:15 -0400727 asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0, 0, 1, &chipcode, 0);
728 chipcode &= AX_CHIPCODE_MASK;
Grant Grundlerd3665182011-11-15 07:12:41 +0000729
Zhang Run6eea3522019-01-24 13:48:49 +0800730 ret = (chipcode == AX_AX88772_CHIPCODE) ? ax88772_hw_reset(dev, 0) :
731 ax88772a_hw_reset(dev, 0);
732
733 if (ret < 0) {
734 netdev_dbg(dev->net, "Failed to reset AX88772: %d\n", ret);
735 return ret;
736 }
Grant Grundlerd3665182011-11-15 07:12:41 +0000737
738 /* Read PHYID register *AFTER* the PHY was reset properly */
739 phyid = asix_get_phyid(dev);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000740 netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
Grant Grundlerd3665182011-11-15 07:12:41 +0000741
David Brownell2e55cc72005-08-31 09:53:10 -0700742 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
743 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
744 /* hard_mtu is still the default - the device does not support
745 jumbo eth frames */
746 dev->rx_urb_size = 2048;
747 }
Grant Grundler83e1b912011-10-04 09:55:18 +0000748
Lucas Stach8b5b6f52013-01-16 04:24:07 +0000749 dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
750 if (!dev->driver_priv)
751 return -ENOMEM;
752
Robert Fossd9fe64e2016-08-29 09:32:15 -0400753 priv = dev->driver_priv;
754
755 priv->presvd_phy_bmcr = 0;
756 priv->presvd_phy_advertise = 0;
757 if (chipcode == AX_AX88772_CHIPCODE) {
758 priv->resume = ax88772_resume;
759 priv->suspend = ax88772_suspend;
760 } else {
761 priv->resume = ax88772a_resume;
762 priv->suspend = ax88772_suspend;
763 }
764
David Brownell2e55cc72005-08-31 09:53:10 -0700765 return 0;
David Brownell2e55cc72005-08-31 09:53:10 -0700766}
767
Wu Fengguangad327912013-01-18 15:36:56 +0000768static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
Lucas Stach8b5b6f52013-01-16 04:24:07 +0000769{
Dean Jenkinsd0c8f332017-08-07 09:50:16 +0100770 asix_rx_fixup_common_free(dev->driver_priv);
Markus Elfring91ecee62014-11-20 16:11:56 +0100771 kfree(dev->driver_priv);
Lucas Stach8b5b6f52013-01-16 04:24:07 +0000772}
773
stephen hemmingerbc689c92012-01-05 19:10:23 +0000774static const struct ethtool_ops ax88178_ethtool_ops = {
David Hollis933a27d2006-07-29 10:12:50 -0400775 .get_drvinfo = asix_get_drvinfo,
776 .get_link = asix_get_link,
David Hollis933a27d2006-07-29 10:12:50 -0400777 .get_msglevel = usbnet_get_msglevel,
778 .set_msglevel = usbnet_set_msglevel,
779 .get_wol = asix_get_wol,
780 .set_wol = asix_set_wol,
781 .get_eeprom_len = asix_get_eeprom_len,
782 .get_eeprom = asix_get_eeprom,
Christian Rieschcb7b24c2012-07-19 00:23:07 +0000783 .set_eeprom = asix_set_eeprom,
Arnd Bergmannc41286f2006-10-09 00:08:01 +0200784 .nway_reset = usbnet_nway_reset,
Philippe Reynesfd4f0a72017-03-16 23:18:56 +0100785 .get_link_ksettings = usbnet_get_link_ksettings,
786 .set_link_ksettings = usbnet_set_link_ksettings,
David Hollis933a27d2006-07-29 10:12:50 -0400787};
788
789static int marvell_phy_init(struct usbnet *dev)
David Brownell2e55cc72005-08-31 09:53:10 -0700790{
David Hollis933a27d2006-07-29 10:12:50 -0400791 struct asix_data *data = (struct asix_data *)&dev->data;
792 u16 reg;
David Brownell2e55cc72005-08-31 09:53:10 -0700793
Joe Perches60b86752010-02-17 10:30:23 +0000794 netdev_dbg(dev->net, "marvell_phy_init()\n");
David Brownell2e55cc72005-08-31 09:53:10 -0700795
David Hollis933a27d2006-07-29 10:12:50 -0400796 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
Joe Perches60b86752010-02-17 10:30:23 +0000797 netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
David Brownell2e55cc72005-08-31 09:53:10 -0700798
David Hollis933a27d2006-07-29 10:12:50 -0400799 asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
800 MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
David Brownell2e55cc72005-08-31 09:53:10 -0700801
David Hollis933a27d2006-07-29 10:12:50 -0400802 if (data->ledmode) {
803 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
804 MII_MARVELL_LED_CTRL);
Joe Perches60b86752010-02-17 10:30:23 +0000805 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
David Brownell2e55cc72005-08-31 09:53:10 -0700806
David Hollis933a27d2006-07-29 10:12:50 -0400807 reg &= 0xf8ff;
808 reg |= (1 + 0x0100);
809 asix_mdio_write(dev->net, dev->mii.phy_id,
810 MII_MARVELL_LED_CTRL, reg);
David Brownell2e55cc72005-08-31 09:53:10 -0700811
David Hollis933a27d2006-07-29 10:12:50 -0400812 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
813 MII_MARVELL_LED_CTRL);
Joe Perches60b86752010-02-17 10:30:23 +0000814 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
David Hollis933a27d2006-07-29 10:12:50 -0400815 reg &= 0xfc0f;
David Brownell2e55cc72005-08-31 09:53:10 -0700816 }
817
David Brownell2e55cc72005-08-31 09:53:10 -0700818 return 0;
819}
820
Grant Grundler610d8852011-10-04 09:55:17 +0000821static int rtl8211cl_phy_init(struct usbnet *dev)
822{
823 struct asix_data *data = (struct asix_data *)&dev->data;
824
825 netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
826
827 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
828 asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
829 asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
830 asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
831 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
832
833 if (data->ledmode == 12) {
834 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
835 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
836 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
837 }
838
839 return 0;
840}
841
David Hollis933a27d2006-07-29 10:12:50 -0400842static int marvell_led_status(struct usbnet *dev, u16 speed)
843{
844 u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
845
Joe Perches60b86752010-02-17 10:30:23 +0000846 netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
David Hollis933a27d2006-07-29 10:12:50 -0400847
848 /* Clear out the center LED bits - 0x03F0 */
849 reg &= 0xfc0f;
850
851 switch (speed) {
852 case SPEED_1000:
853 reg |= 0x03e0;
854 break;
855 case SPEED_100:
856 reg |= 0x03b0;
857 break;
858 default:
859 reg |= 0x02f0;
860 }
861
Joe Perches60b86752010-02-17 10:30:23 +0000862 netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
David Hollis933a27d2006-07-29 10:12:50 -0400863 asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
864
865 return 0;
866}
867
Grant Grundler610d8852011-10-04 09:55:17 +0000868static int ax88178_reset(struct usbnet *dev)
869{
870 struct asix_data *data = (struct asix_data *)&dev->data;
871 int ret;
872 __le16 eeprom;
873 u8 status;
874 int gpio0 = 0;
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000875 u32 phyid;
Grant Grundler610d8852011-10-04 09:55:17 +0000876
Robert Fossd9fe64e2016-08-29 09:32:15 -0400877 asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status, 0);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000878 netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
Grant Grundler610d8852011-10-04 09:55:17 +0000879
Robert Fossd9fe64e2016-08-29 09:32:15 -0400880 asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL, 0);
881 asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom, 0);
882 asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000883
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000884 netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
Grant Grundler610d8852011-10-04 09:55:17 +0000885
886 if (eeprom == cpu_to_le16(0xffff)) {
887 data->phymode = PHY_MODE_MARVELL;
888 data->ledmode = 0;
889 gpio0 = 1;
890 } else {
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000891 data->phymode = le16_to_cpu(eeprom) & 0x7F;
Grant Grundler610d8852011-10-04 09:55:17 +0000892 data->ledmode = le16_to_cpu(eeprom) >> 8;
893 gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
894 }
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000895 netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
Grant Grundler610d8852011-10-04 09:55:17 +0000896
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000897 /* Power up external GigaPHY through AX88178 GPIO pin */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400898 asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 |
899 AX_GPIO_GPO1EN, 40, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000900 if ((le16_to_cpu(eeprom) >> 8) != 1) {
Robert Fossd9fe64e2016-08-29 09:32:15 -0400901 asix_write_gpio(dev, 0x003c, 30, 0);
902 asix_write_gpio(dev, 0x001c, 300, 0);
903 asix_write_gpio(dev, 0x003c, 30, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000904 } else {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000905 netdev_dbg(dev->net, "gpio phymode == 1 path\n");
Robert Fossd9fe64e2016-08-29 09:32:15 -0400906 asix_write_gpio(dev, AX_GPIO_GPO1EN, 30, 0);
907 asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000908 }
909
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000910 /* Read PHYID register *AFTER* powering up PHY */
911 phyid = asix_get_phyid(dev);
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +0000912 netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000913
914 /* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
Robert Fossd9fe64e2016-08-29 09:32:15 -0400915 asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL, 0);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +0000916
Robert Fossd9fe64e2016-08-29 09:32:15 -0400917 asix_sw_reset(dev, 0, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000918 msleep(150);
919
Robert Fossd9fe64e2016-08-29 09:32:15 -0400920 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000921 msleep(150);
922
Robert Fossd9fe64e2016-08-29 09:32:15 -0400923 asix_write_rx_ctl(dev, 0, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000924
925 if (data->phymode == PHY_MODE_MARVELL) {
926 marvell_phy_init(dev);
927 msleep(60);
928 } else if (data->phymode == PHY_MODE_RTL8211CL)
929 rtl8211cl_phy_init(dev);
930
Robert Fossa243c2e2016-08-29 09:32:18 -0400931 asix_phy_reset(dev, BMCR_RESET | BMCR_ANENABLE);
Grant Grundler610d8852011-10-04 09:55:17 +0000932 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
933 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
934 asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
935 ADVERTISE_1000FULL);
936
Robert Foss535baf82016-08-29 09:32:19 -0400937 asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT, 0);
Grant Grundler610d8852011-10-04 09:55:17 +0000938 mii_nway_restart(&dev->mii);
939
Jussi Kivilinna71bc5d92012-01-10 06:40:23 +0000940 /* Rewrite MAC address */
941 memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
942 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
Robert Fossd9fe64e2016-08-29 09:32:15 -0400943 data->mac_addr, 0);
Jussi Kivilinna71bc5d92012-01-10 06:40:23 +0000944 if (ret < 0)
945 return ret;
946
Robert Fossd9fe64e2016-08-29 09:32:15 -0400947 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +0000948 if (ret < 0)
949 return ret;
Grant Grundler610d8852011-10-04 09:55:17 +0000950
951 return 0;
Grant Grundler610d8852011-10-04 09:55:17 +0000952}
953
David Hollis933a27d2006-07-29 10:12:50 -0400954static int ax88178_link_reset(struct usbnet *dev)
955{
956 u16 mode;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000957 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
David Hollis933a27d2006-07-29 10:12:50 -0400958 struct asix_data *data = (struct asix_data *)&dev->data;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000959 u32 speed;
David Hollis933a27d2006-07-29 10:12:50 -0400960
Joe Perches60b86752010-02-17 10:30:23 +0000961 netdev_dbg(dev->net, "ax88178_link_reset()\n");
David Hollis933a27d2006-07-29 10:12:50 -0400962
963 mii_check_media(&dev->mii, 1, 1);
964 mii_ethtool_gset(&dev->mii, &ecmd);
965 mode = AX88178_MEDIUM_DEFAULT;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000966 speed = ethtool_cmd_speed(&ecmd);
David Hollis933a27d2006-07-29 10:12:50 -0400967
David Decotigny8ae6daca2011-04-27 18:32:38 +0000968 if (speed == SPEED_1000)
Pantelis Koukousoulasa7f75c02008-11-20 01:48:46 -0800969 mode |= AX_MEDIUM_GM;
David Decotigny8ae6daca2011-04-27 18:32:38 +0000970 else if (speed == SPEED_100)
David Hollis933a27d2006-07-29 10:12:50 -0400971 mode |= AX_MEDIUM_PS;
972 else
973 mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
974
Pantelis Koukousoulasa7f75c02008-11-20 01:48:46 -0800975 mode |= AX_MEDIUM_ENCK;
976
David Hollis933a27d2006-07-29 10:12:50 -0400977 if (ecmd.duplex == DUPLEX_FULL)
978 mode |= AX_MEDIUM_FD;
979 else
980 mode &= ~AX_MEDIUM_FD;
981
David Decotigny8ae6daca2011-04-27 18:32:38 +0000982 netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
983 speed, ecmd.duplex, mode);
David Hollis933a27d2006-07-29 10:12:50 -0400984
Robert Fossd9fe64e2016-08-29 09:32:15 -0400985 asix_write_medium_mode(dev, mode, 0);
David Hollis933a27d2006-07-29 10:12:50 -0400986
987 if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
David Decotigny8ae6daca2011-04-27 18:32:38 +0000988 marvell_led_status(dev, speed);
David Hollis933a27d2006-07-29 10:12:50 -0400989
990 return 0;
991}
992
993static void ax88178_set_mfb(struct usbnet *dev)
994{
995 u16 mfb = AX_RX_CTL_MFB_16384;
996 u16 rxctl;
997 u16 medium;
998 int old_rx_urb_size = dev->rx_urb_size;
999
1000 if (dev->hard_mtu < 2048) {
1001 dev->rx_urb_size = 2048;
1002 mfb = AX_RX_CTL_MFB_2048;
1003 } else if (dev->hard_mtu < 4096) {
1004 dev->rx_urb_size = 4096;
1005 mfb = AX_RX_CTL_MFB_4096;
1006 } else if (dev->hard_mtu < 8192) {
1007 dev->rx_urb_size = 8192;
1008 mfb = AX_RX_CTL_MFB_8192;
1009 } else if (dev->hard_mtu < 16384) {
1010 dev->rx_urb_size = 16384;
1011 mfb = AX_RX_CTL_MFB_16384;
1012 }
1013
Robert Fossd9fe64e2016-08-29 09:32:15 -04001014 rxctl = asix_read_rx_ctl(dev, 0);
1015 asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb, 0);
David Hollis933a27d2006-07-29 10:12:50 -04001016
Robert Fossd9fe64e2016-08-29 09:32:15 -04001017 medium = asix_read_medium_status(dev, 0);
David Hollis933a27d2006-07-29 10:12:50 -04001018 if (dev->net->mtu > 1500)
1019 medium |= AX_MEDIUM_JFE;
1020 else
1021 medium &= ~AX_MEDIUM_JFE;
Robert Fossd9fe64e2016-08-29 09:32:15 -04001022 asix_write_medium_mode(dev, medium, 0);
David Hollis933a27d2006-07-29 10:12:50 -04001023
1024 if (dev->rx_urb_size > old_rx_urb_size)
1025 usbnet_unlink_rx_urbs(dev);
1026}
1027
1028static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1029{
1030 struct usbnet *dev = netdev_priv(net);
1031 int ll_mtu = new_mtu + net->hard_header_len + 4;
1032
Joe Perches60b86752010-02-17 10:30:23 +00001033 netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
David Hollis933a27d2006-07-29 10:12:50 -04001034
David Hollis933a27d2006-07-29 10:12:50 -04001035 if ((ll_mtu % dev->maxpacket) == 0)
1036 return -EDOM;
1037
1038 net->mtu = new_mtu;
1039 dev->hard_mtu = net->mtu + net->hard_header_len;
1040 ax88178_set_mfb(dev);
1041
Ming Leia88c32a2013-07-25 13:47:53 +08001042 /* max qlen depend on hard_mtu and rx_urb_size */
1043 usbnet_update_max_qlen(dev);
1044
David Hollis933a27d2006-07-29 10:12:50 -04001045 return 0;
1046}
1047
Stephen Hemminger17033382009-03-20 19:35:55 +00001048static const struct net_device_ops ax88178_netdev_ops = {
1049 .ndo_open = usbnet_open,
1050 .ndo_stop = usbnet_stop,
1051 .ndo_start_xmit = usbnet_start_xmit,
1052 .ndo_tx_timeout = usbnet_tx_timeout,
Greg Ungererc8b5d122017-04-03 15:50:03 +10001053 .ndo_get_stats64 = usbnet_get_stats64,
Jussi Kivilinna7f29a3b2010-03-09 12:24:38 +00001054 .ndo_set_mac_address = asix_set_mac_address,
Stephen Hemminger17033382009-03-20 19:35:55 +00001055 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001056 .ndo_set_rx_mode = asix_set_multicast,
Stephen Hemminger17033382009-03-20 19:35:55 +00001057 .ndo_do_ioctl = asix_ioctl,
1058 .ndo_change_mtu = ax88178_change_mtu,
1059};
1060
David Hollis933a27d2006-07-29 10:12:50 -04001061static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
1062{
David Hollis933a27d2006-07-29 10:12:50 -04001063 int ret;
Phong Tran78226f62019-07-02 07:10:08 +07001064 u8 buf[ETH_ALEN] = {0};
David Hollis933a27d2006-07-29 10:12:50 -04001065
1066 usbnet_get_endpoints(dev,intf);
1067
David Hollis933a27d2006-07-29 10:12:50 -04001068 /* Get the MAC address */
Robert Fossd9fe64e2016-08-29 09:32:15 -04001069 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf, 0);
Grant Grundler83e1b912011-10-04 09:55:18 +00001070 if (ret < 0) {
Greg Kroah-Hartman49ae25b2012-09-19 09:46:14 +00001071 netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
Grant Grundler83e1b912011-10-04 09:55:18 +00001072 return ret;
David Hollis933a27d2006-07-29 10:12:50 -04001073 }
Jean-Christophe PLAGNIOL-VILLARD452b5ec2012-11-21 21:35:17 +00001074
1075 asix_set_netdev_dev_addr(dev, buf);
David Hollis933a27d2006-07-29 10:12:50 -04001076
1077 /* Initialize MII structure */
1078 dev->mii.dev = dev->net;
1079 dev->mii.mdio_read = asix_mdio_read;
1080 dev->mii.mdio_write = asix_mdio_write;
1081 dev->mii.phy_id_mask = 0x1f;
1082 dev->mii.reg_num_mask = 0xff;
1083 dev->mii.supports_gmii = 1;
David Hollis933a27d2006-07-29 10:12:50 -04001084 dev->mii.phy_id = asix_get_phy_addr(dev);
Stephen Hemminger17033382009-03-20 19:35:55 +00001085
1086 dev->net->netdev_ops = &ax88178_netdev_ops;
David Hollis933a27d2006-07-29 10:12:50 -04001087 dev->net->ethtool_ops = &ax88178_ethtool_ops;
Jarod Wilsonf77f0ae2016-10-20 13:55:17 -04001088 dev->net->max_mtu = 16384 - (dev->net->hard_header_len + 4);
David Hollis933a27d2006-07-29 10:12:50 -04001089
Grant Grundlerb2d3ad292011-11-15 07:12:42 +00001090 /* Blink LEDS so users know driver saw dongle */
Robert Fossd9fe64e2016-08-29 09:32:15 -04001091 asix_sw_reset(dev, 0, 0);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +00001092 msleep(150);
David Hollis933a27d2006-07-29 10:12:50 -04001093
Robert Fossd9fe64e2016-08-29 09:32:15 -04001094 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
Grant Grundlerb2d3ad292011-11-15 07:12:42 +00001095 msleep(150);
David Hollis933a27d2006-07-29 10:12:50 -04001096
1097 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1098 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1099 /* hard_mtu is still the default - the device does not support
1100 jumbo eth frames */
1101 dev->rx_urb_size = 2048;
1102 }
David Hollis933a27d2006-07-29 10:12:50 -04001103
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001104 dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
1105 if (!dev->driver_priv)
1106 return -ENOMEM;
1107
Grant Grundler83e1b912011-10-04 09:55:18 +00001108 return 0;
David Hollis933a27d2006-07-29 10:12:50 -04001109}
1110
David Brownell2e55cc72005-08-31 09:53:10 -07001111static const struct driver_info ax8817x_info = {
1112 .description = "ASIX AX8817x USB 2.0 Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001113 .bind = ax88172_bind,
1114 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001115 .link_reset = ax88172_link_reset,
1116 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001117 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001118 .data = 0x00130103,
1119};
1120
1121static const struct driver_info dlink_dub_e100_info = {
1122 .description = "DLink DUB-E100 USB Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001123 .bind = ax88172_bind,
1124 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001125 .link_reset = ax88172_link_reset,
1126 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001127 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001128 .data = 0x009f9d9f,
1129};
1130
1131static const struct driver_info netgear_fa120_info = {
1132 .description = "Netgear FA-120 USB Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001133 .bind = ax88172_bind,
1134 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001135 .link_reset = ax88172_link_reset,
1136 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001137 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001138 .data = 0x00130103,
1139};
1140
1141static const struct driver_info hawking_uf200_info = {
1142 .description = "Hawking UF200 USB Ethernet",
David Hollis48b1be62006-03-28 20:15:42 -05001143 .bind = ax88172_bind,
1144 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001145 .link_reset = ax88172_link_reset,
1146 .reset = ax88172_link_reset,
Ben Hutchings37e82732009-11-04 15:29:52 +00001147 .flags = FLAG_ETHER | FLAG_LINK_INTR,
David Brownell2e55cc72005-08-31 09:53:10 -07001148 .data = 0x001f1d1f,
1149};
1150
1151static const struct driver_info ax88772_info = {
1152 .description = "ASIX AX88772 USB 2.0 Ethernet",
1153 .bind = ax88772_bind,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001154 .unbind = ax88772_unbind,
David Hollis48b1be62006-03-28 20:15:42 -05001155 .status = asix_status,
David Brownell2e55cc72005-08-31 09:53:10 -07001156 .link_reset = ax88772_link_reset,
Robert Fossd9fe64e2016-08-29 09:32:15 -04001157 .reset = ax88772_reset,
Eric Dumazeta9e0aca2012-03-14 20:18:32 +00001158 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001159 .rx_fixup = asix_rx_fixup_common,
David Hollis933a27d2006-07-29 10:12:50 -04001160 .tx_fixup = asix_tx_fixup,
1161};
1162
Lucas Stach5620df62013-01-16 04:24:06 +00001163static const struct driver_info ax88772b_info = {
1164 .description = "ASIX AX88772B USB 2.0 Ethernet",
1165 .bind = ax88772_bind,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001166 .unbind = ax88772_unbind,
Lucas Stach5620df62013-01-16 04:24:06 +00001167 .status = asix_status,
1168 .link_reset = ax88772_link_reset,
1169 .reset = ax88772_reset,
1170 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1171 FLAG_MULTI_PACKET,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001172 .rx_fixup = asix_rx_fixup_common,
Lucas Stach5620df62013-01-16 04:24:06 +00001173 .tx_fixup = asix_tx_fixup,
1174 .data = FLAG_EEPROM_MAC,
1175};
1176
David Hollis933a27d2006-07-29 10:12:50 -04001177static const struct driver_info ax88178_info = {
1178 .description = "ASIX AX88178 USB 2.0 Ethernet",
1179 .bind = ax88178_bind,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001180 .unbind = ax88772_unbind,
David Hollis933a27d2006-07-29 10:12:50 -04001181 .status = asix_status,
1182 .link_reset = ax88178_link_reset,
Grant Grundler610d8852011-10-04 09:55:17 +00001183 .reset = ax88178_reset,
Emil Gooded43ff4c2014-02-13 19:30:39 +01001184 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1185 FLAG_MULTI_PACKET,
Lucas Stach8b5b6f52013-01-16 04:24:07 +00001186 .rx_fixup = asix_rx_fixup_common,
David Hollis933a27d2006-07-29 10:12:50 -04001187 .tx_fixup = asix_tx_fixup,
David Brownell2e55cc72005-08-31 09:53:10 -07001188};
1189
Glen Turner45af3fb2013-02-27 04:32:36 +00001190/*
1191 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
1192 * no-name packaging.
1193 * USB device strings are:
1194 * 1: Manufacturer: USBLINK
1195 * 2: Product: HG20F9 USB2.0
1196 * 3: Serial: 000003
1197 * Appears to be compatible with Asix 88772B.
1198 */
1199static const struct driver_info hg20f9_info = {
1200 .description = "HG20F9 USB 2.0 Ethernet",
1201 .bind = ax88772_bind,
1202 .unbind = ax88772_unbind,
1203 .status = asix_status,
1204 .link_reset = ax88772_link_reset,
1205 .reset = ax88772_reset,
1206 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1207 FLAG_MULTI_PACKET,
1208 .rx_fixup = asix_rx_fixup_common,
1209 .tx_fixup = asix_tx_fixup,
1210 .data = FLAG_EEPROM_MAC,
1211};
1212
David Brownell2e55cc72005-08-31 09:53:10 -07001213static const struct usb_device_id products [] = {
1214{
1215 // Linksys USB200M
1216 USB_DEVICE (0x077b, 0x2226),
1217 .driver_info = (unsigned long) &ax8817x_info,
1218}, {
1219 // Netgear FA120
1220 USB_DEVICE (0x0846, 0x1040),
1221 .driver_info = (unsigned long) &netgear_fa120_info,
1222}, {
1223 // DLink DUB-E100
1224 USB_DEVICE (0x2001, 0x1a00),
1225 .driver_info = (unsigned long) &dlink_dub_e100_info,
1226}, {
1227 // Intellinet, ST Lab USB Ethernet
1228 USB_DEVICE (0x0b95, 0x1720),
1229 .driver_info = (unsigned long) &ax8817x_info,
1230}, {
1231 // Hawking UF200, TrendNet TU2-ET100
1232 USB_DEVICE (0x07b8, 0x420a),
1233 .driver_info = (unsigned long) &hawking_uf200_info,
1234}, {
David Hollis39c4b382007-02-20 08:02:24 -05001235 // Billionton Systems, USB2AR
1236 USB_DEVICE (0x08dd, 0x90ff),
1237 .driver_info = (unsigned long) &ax8817x_info,
David Brownell2e55cc72005-08-31 09:53:10 -07001238}, {
Chia-Sheng Chang80083a32015-10-16 02:00:21 +08001239 // Billionton Systems, GUSB2AM-1G-B
1240 USB_DEVICE(0x08dd, 0x0114),
1241 .driver_info = (unsigned long) &ax88178_info,
1242}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001243 // ATEN UC210T
1244 USB_DEVICE (0x0557, 0x2009),
1245 .driver_info = (unsigned long) &ax8817x_info,
1246}, {
1247 // Buffalo LUA-U2-KTX
1248 USB_DEVICE (0x0411, 0x003d),
1249 .driver_info = (unsigned long) &ax8817x_info,
1250}, {
Mattia Dongiliac7b77f2008-05-06 20:42:35 -07001251 // Buffalo LUA-U2-GT 10/100/1000
1252 USB_DEVICE (0x0411, 0x006e),
1253 .driver_info = (unsigned long) &ax88178_info,
1254}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001255 // Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
1256 USB_DEVICE (0x6189, 0x182d),
1257 .driver_info = (unsigned long) &ax8817x_info,
1258}, {
Joerg Neikes4e503912012-03-08 22:44:03 +00001259 // Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
1260 USB_DEVICE (0x0df6, 0x0056),
1261 .driver_info = (unsigned long) &ax88178_info,
1262}, {
Luca Ceresoli7488c3e2015-02-26 00:58:12 +01001263 // Sitecom LN-028 "USB 2.0 10/100/1000 Ethernet adapter"
1264 USB_DEVICE (0x0df6, 0x061c),
1265 .driver_info = (unsigned long) &ax88178_info,
1266}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001267 // corega FEther USB2-TX
1268 USB_DEVICE (0x07aa, 0x0017),
1269 .driver_info = (unsigned long) &ax8817x_info,
1270}, {
1271 // Surecom EP-1427X-2
1272 USB_DEVICE (0x1189, 0x0893),
1273 .driver_info = (unsigned long) &ax8817x_info,
1274}, {
1275 // goodway corp usb gwusb2e
1276 USB_DEVICE (0x1631, 0x6200),
1277 .driver_info = (unsigned long) &ax8817x_info,
1278}, {
David Hollis39c4b382007-02-20 08:02:24 -05001279 // JVC MP-PRX1 Port Replicator
1280 USB_DEVICE (0x04f1, 0x3008),
1281 .driver_info = (unsigned long) &ax8817x_info,
1282}, {
Quinlan Pfiffer66dc81e2012-09-28 19:58:44 +00001283 // Lenovo U2L100P 10/100
1284 USB_DEVICE (0x17ef, 0x7203),
Robert Fossd9fe64e2016-08-29 09:32:15 -04001285 .driver_info = (unsigned long)&ax88772b_info,
Quinlan Pfiffer66dc81e2012-09-28 19:58:44 +00001286}, {
Marek Vasut30885902011-07-20 05:57:04 +00001287 // ASIX AX88772B 10/100
1288 USB_DEVICE (0x0b95, 0x772b),
Lucas Stach5620df62013-01-16 04:24:06 +00001289 .driver_info = (unsigned long) &ax88772b_info,
Marek Vasut30885902011-07-20 05:57:04 +00001290}, {
David Brownell2e55cc72005-08-31 09:53:10 -07001291 // ASIX AX88772 10/100
David Hollis39c4b382007-02-20 08:02:24 -05001292 USB_DEVICE (0x0b95, 0x7720),
1293 .driver_info = (unsigned long) &ax88772_info,
David Hollis5e0f76c6b2005-12-19 13:58:38 -05001294}, {
Eduard Warkentin73274132006-05-18 01:13:17 -07001295 // ASIX AX88178 10/100/1000
1296 USB_DEVICE (0x0b95, 0x1780),
David Hollis933a27d2006-07-29 10:12:50 -04001297 .driver_info = (unsigned long) &ax88178_info,
Eduard Warkentin73274132006-05-18 01:13:17 -07001298}, {
Arnaud Ebalardf4680d32010-12-15 12:16:30 +00001299 // Logitec LAN-GTJ/U2A
1300 USB_DEVICE (0x0789, 0x0160),
1301 .driver_info = (unsigned long) &ax88178_info,
1302}, {
David Hollis5e0f76c6b2005-12-19 13:58:38 -05001303 // Linksys USB200M Rev 2
1304 USB_DEVICE (0x13b1, 0x0018),
1305 .driver_info = (unsigned long) &ax88772_info,
David Hollis5732ce82006-01-05 14:39:49 -05001306}, {
1307 // 0Q0 cable ethernet
1308 USB_DEVICE (0x1557, 0x7720),
1309 .driver_info = (unsigned long) &ax88772_info,
David Hollis933a27d2006-07-29 10:12:50 -04001310}, {
1311 // DLink DUB-E100 H/W Ver B1
1312 USB_DEVICE (0x07d1, 0x3c05),
1313 .driver_info = (unsigned long) &ax88772_info,
1314}, {
David Hollisb923e7f2006-09-21 08:09:29 -04001315 // DLink DUB-E100 H/W Ver B1 Alternate
1316 USB_DEVICE (0x2001, 0x3c05),
1317 .driver_info = (unsigned long) &ax88772_info,
1318}, {
Søren holmed3770a2012-09-17 21:50:57 +00001319 // DLink DUB-E100 H/W Ver C1
1320 USB_DEVICE (0x2001, 0x1a02),
1321 .driver_info = (unsigned long) &ax88772_info,
1322}, {
David Hollis933a27d2006-07-29 10:12:50 -04001323 // Linksys USB1000
1324 USB_DEVICE (0x1737, 0x0039),
1325 .driver_info = (unsigned long) &ax88178_info,
YOSHIFUJI Hideaki / 吉藤英明b29cf312007-01-26 22:57:38 +09001326}, {
1327 // IO-DATA ETG-US2
1328 USB_DEVICE (0x04bb, 0x0930),
1329 .driver_info = (unsigned long) &ax88178_info,
David Hollis2ed22bc2007-05-23 07:33:17 -04001330}, {
1331 // Belkin F5D5055
1332 USB_DEVICE(0x050d, 0x5055),
1333 .driver_info = (unsigned long) &ax88178_info,
Aurelien Nephtali3d60efb52008-05-14 17:04:13 -07001334}, {
1335 // Apple USB Ethernet Adapter
1336 USB_DEVICE(0x05ac, 0x1402),
1337 .driver_info = (unsigned long) &ax88772_info,
Jason Cooperccf95402008-11-11 13:02:53 -05001338}, {
1339 // Cables-to-Go USB Ethernet Adapter
1340 USB_DEVICE(0x0b95, 0x772a),
1341 .driver_info = (unsigned long) &ax88772_info,
Greg Kroah-Hartmanfef7cc02009-02-24 23:52:24 -08001342}, {
1343 // ABOCOM for pci
1344 USB_DEVICE(0x14ea, 0xab11),
1345 .driver_info = (unsigned long) &ax88178_info,
1346}, {
1347 // ASIX 88772a
1348 USB_DEVICE(0x0db0, 0xa877),
1349 .driver_info = (unsigned long) &ax88772_info,
Aurelien Jacobse8303a32011-12-16 10:49:22 +00001350}, {
1351 // Asus USB Ethernet Adapter
1352 USB_DEVICE (0x0b95, 0x7e2b),
Robert Fossd9fe64e2016-08-29 09:32:15 -04001353 .driver_info = (unsigned long)&ax88772b_info,
Christian Riesch16626b02012-07-13 05:26:31 +00001354}, {
1355 /* ASIX 88172a demo board */
1356 USB_DEVICE(0x0b95, 0x172a),
1357 .driver_info = (unsigned long) &ax88172a_info,
Glen Turner45af3fb2013-02-27 04:32:36 +00001358}, {
1359 /*
1360 * USBLINK HG20F9 "USB 2.0 LAN"
1361 * Appears to have gazumped Linksys's manufacturer ID but
1362 * doesn't (yet) conflict with any known Linksys product.
1363 */
1364 USB_DEVICE(0x066b, 0x20f9),
1365 .driver_info = (unsigned long) &hg20f9_info,
David Brownell2e55cc72005-08-31 09:53:10 -07001366},
1367 { }, // END
1368};
1369MODULE_DEVICE_TABLE(usb, products);
1370
1371static struct usb_driver asix_driver = {
Grant Grundler83e1b912011-10-04 09:55:18 +00001372 .name = DRIVER_NAME,
David Brownell2e55cc72005-08-31 09:53:10 -07001373 .id_table = products,
1374 .probe = usbnet_probe,
Robert Fossd9fe64e2016-08-29 09:32:15 -04001375 .suspend = asix_suspend,
1376 .resume = asix_resume,
Peter Chen63dfb0d2017-01-03 17:22:20 +08001377 .reset_resume = asix_resume,
David Brownell2e55cc72005-08-31 09:53:10 -07001378 .disconnect = usbnet_disconnect,
Oliver Neukuma11a6542007-08-03 13:52:19 +02001379 .supports_autosuspend = 1,
Sarah Sharpe1f12eb2012-04-23 10:08:51 -07001380 .disable_hub_initiated_lpm = 1,
David Brownell2e55cc72005-08-31 09:53:10 -07001381};
1382
Greg Kroah-Hartmand632eb12011-11-18 09:44:20 -08001383module_usb_driver(asix_driver);
David Brownell2e55cc72005-08-31 09:53:10 -07001384
1385MODULE_AUTHOR("David Hollis");
Grant Grundler4ad14382011-10-04 09:55:16 +00001386MODULE_VERSION(DRIVER_VERSION);
David Brownell2e55cc72005-08-31 09:53:10 -07001387MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1388MODULE_LICENSE("GPL");
1389