blob: eb987386f69138fe2eb2e829735b25784a763ecf [file] [log] [blame]
Fenghua Yu62fdd762008-10-17 12:14:13 -07001/*
2 * Dynamic DMA mapping support.
3 */
4
5#include <linux/types.h>
6#include <linux/mm.h>
7#include <linux/string.h>
8#include <linux/pci.h>
9#include <linux/module.h>
10#include <linux/dmar.h>
11#include <asm/iommu.h>
12#include <asm/machvec.h>
13#include <linux/dma-mapping.h>
14
Fenghua Yu62fdd762008-10-17 12:14:13 -070015#include <asm/system.h>
16
17#ifdef CONFIG_DMAR
18
19#include <linux/kernel.h>
Fenghua Yu62fdd762008-10-17 12:14:13 -070020
21#include <asm/page.h>
Fenghua Yu62fdd762008-10-17 12:14:13 -070022
23dma_addr_t bad_dma_address __read_mostly;
24EXPORT_SYMBOL(bad_dma_address);
25
26static int iommu_sac_force __read_mostly;
27
28int no_iommu __read_mostly;
29#ifdef CONFIG_IOMMU_DEBUG
30int force_iommu __read_mostly = 1;
31#else
32int force_iommu __read_mostly;
33#endif
34
Fenghua Yu62fdd762008-10-17 12:14:13 -070035/* Dummy device used for NULL arguments (normally ISA). Better would
36 be probably a smaller DMA mask, but this is bug-to-bug compatible
37 to i386. */
38struct device fallback_dev = {
Kay Sievers48ef2bb2009-01-06 10:44:40 -080039 .init_name = "fallback device",
Yang Hongyang284901a2009-04-06 19:01:15 -070040 .coherent_dma_mask = DMA_BIT_MASK(32),
Fenghua Yu62fdd762008-10-17 12:14:13 -070041 .dma_mask = &fallback_dev.coherent_dma_mask,
42};
43
FUJITA Tomonori160c1d82009-01-05 23:59:02 +090044extern struct dma_map_ops intel_dma_ops;
Fenghua Yu62fdd762008-10-17 12:14:13 -070045
46static int __init pci_iommu_init(void)
47{
48 if (iommu_detected)
49 intel_iommu_init();
50
51 return 0;
52}
53
54/* Must execute after PCI subsystem */
55fs_initcall(pci_iommu_init);
56
57void pci_iommu_shutdown(void)
58{
59 return;
60}
61
62void __init
63iommu_dma_init(void)
64{
65 return;
66}
67
Fenghua Yu62fdd762008-10-17 12:14:13 -070068int iommu_dma_supported(struct device *dev, u64 mask)
69{
FUJITA Tomonori160c1d82009-01-05 23:59:02 +090070 struct dma_map_ops *ops = platform_dma_get_ops(dev);
Fenghua Yu62fdd762008-10-17 12:14:13 -070071
FUJITA Tomonori160c1d82009-01-05 23:59:02 +090072 if (ops->dma_supported)
73 return ops->dma_supported(dev, mask);
Fenghua Yu62fdd762008-10-17 12:14:13 -070074
75 /* Copied from i386. Doesn't make much sense, because it will
76 only work for pci_alloc_coherent.
77 The caller just has to use GFP_DMA in this case. */
Yang Hongyang2f4f27d2009-04-06 19:01:18 -070078 if (mask < DMA_BIT_MASK(24))
Fenghua Yu62fdd762008-10-17 12:14:13 -070079 return 0;
80
81 /* Tell the device to use SAC when IOMMU force is on. This
82 allows the driver to use cheaper accesses in some cases.
83
84 Problem with this is that if we overflow the IOMMU area and
85 return DAC as fallback address the device may not handle it
86 correctly.
87
88 As a special case some controllers have a 39bit address
89 mode that is as efficient as 32bit (aic79xx). Don't force
90 SAC for these. Assume all masks <= 40 bits are of this
91 type. Normally this doesn't make any difference, but gives
92 more gentle handling of IOMMU overflow. */
Yang Hongyang50cf1562009-04-06 19:01:14 -070093 if (iommu_sac_force && (mask >= DMA_BIT_MASK(40))) {
Fenghua Yu62fdd762008-10-17 12:14:13 -070094 dev_info(dev, "Force SAC with mask %lx\n", mask);
95 return 0;
96 }
97
98 return 1;
99}
100EXPORT_SYMBOL(iommu_dma_supported);
101
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900102void __init pci_iommu_alloc(void)
103{
104 dma_ops = &intel_dma_ops;
105
106 dma_ops->sync_single_for_cpu = machvec_dma_sync_single;
107 dma_ops->sync_sg_for_cpu = machvec_dma_sync_sg;
108 dma_ops->sync_single_for_device = machvec_dma_sync_single;
109 dma_ops->sync_sg_for_device = machvec_dma_sync_sg;
110 dma_ops->dma_supported = iommu_dma_supported;
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900111
112 /*
113 * The order of these functions is important for
114 * fall-back/fail-over reasons
115 */
116 detect_intel_iommu();
117
118#ifdef CONFIG_SWIOTLB
119 pci_swiotlb_init();
120#endif
121}
122
Fenghua Yu62fdd762008-10-17 12:14:13 -0700123#endif