blob: b7d7ec435487d570469dac8306fabb909560d6c7 [file] [log] [blame]
Thomas Gleixner873e65b2019-05-27 08:55:15 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Jeff Garzikdd4969a2009-05-08 17:44:01 -04002/*
Andy Yan20b09c22009-05-08 17:46:40 -04003 * Marvell 88SE64xx/88SE94xx main function head file
4 *
5 * Copyright 2007 Red Hat, Inc.
6 * Copyright 2008 Marvell. <kewei@marvell.com>
Xiangliang Yu0b15fb12011-04-26 06:36:51 -07007 * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
Andy Yan20b09c22009-05-08 17:46:40 -04008*/
Jeff Garzikdd4969a2009-05-08 17:44:01 -04009
10#ifndef _MV_SAS_H_
11#define _MV_SAS_H_
12
13#include <linux/kernel.h>
14#include <linux/module.h>
15#include <linux/spinlock.h>
16#include <linux/delay.h>
17#include <linux/types.h>
18#include <linux/ctype.h>
19#include <linux/dma-mapping.h>
20#include <linux/pci.h>
21#include <linux/platform_device.h>
22#include <linux/interrupt.h>
23#include <linux/irq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Jeff Garzikdd4969a2009-05-08 17:44:01 -040025#include <linux/vmalloc.h>
James Bottomley53a983c2013-06-09 09:23:16 -070026#include <asm/unaligned.h>
Jeff Garzikdd4969a2009-05-08 17:44:01 -040027#include <scsi/libsas.h>
Srinivas9dc9fd92010-02-15 00:00:00 -060028#include <scsi/scsi.h>
Jeff Garzikdd4969a2009-05-08 17:44:01 -040029#include <scsi/scsi_tcq.h>
30#include <scsi/sas_ata.h>
Jeff Garzikdd4969a2009-05-08 17:44:01 -040031#include "mv_defs.h"
32
Andy Yan20b09c22009-05-08 17:46:40 -040033#define DRV_NAME "mvsas"
Xiangliang Yu4f3f8122011-09-29 00:35:38 -070034#define DRV_VERSION "0.8.16"
Jeff Garzikdd4969a2009-05-08 17:44:01 -040035#define MVS_ID_NOT_MAPPED 0x7f
Andy Yan20b09c22009-05-08 17:46:40 -040036#define WIDE_PORT_MAX_PHY 4
Andy Yan20b09c22009-05-08 17:46:40 -040037#define mv_printk(fmt, arg ...) \
38 printk(KERN_DEBUG"%s %d:" fmt, __FILE__, __LINE__, ## arg)
39#ifdef MV_DEBUG
40#define mv_dprintk(format, arg...) \
41 printk(KERN_DEBUG"%s %d:" format, __FILE__, __LINE__, ## arg)
42#else
43#define mv_dprintk(format, arg...)
44#endif
45#define MV_MAX_U32 0xffffffff
Jeff Garzikdd4969a2009-05-08 17:44:01 -040046
Xiangliang Yu83c7b612011-05-24 22:31:47 +080047extern int interrupt_coalescing;
Andy Yan20b09c22009-05-08 17:46:40 -040048extern struct mvs_tgt_initiator mvs_tgt;
49extern struct mvs_info *tgt_mvi;
50extern const struct mvs_dispatch mvs_64xx_dispatch;
51extern const struct mvs_dispatch mvs_94xx_dispatch;
52
53#define DEV_IS_EXPANDER(type) \
James Bottomleyaa9f8322013-05-07 14:44:06 -070054 ((type == SAS_EDGE_EXPANDER_DEVICE) || (type == SAS_FANOUT_EXPANDER_DEVICE))
Andy Yan20b09c22009-05-08 17:46:40 -040055
Xi Wangbeecade2012-11-16 14:40:03 -050056#define bit(n) ((u64)1 << n)
Andy Yan20b09c22009-05-08 17:46:40 -040057
58#define for_each_phy(__lseq_mask, __mc, __lseq) \
59 for ((__mc) = (__lseq_mask), (__lseq) = 0; \
60 (__mc) != 0 ; \
Jeff Garzikdd4969a2009-05-08 17:44:01 -040061 (++__lseq), (__mc) >>= 1)
62
Xiangliang Yu7c237c52013-01-30 00:25:53 +080063#define MVS_PHY_ID (1U << sas_phy->id)
Andy Yan20b09c22009-05-08 17:46:40 -040064#define MV_INIT_DELAYED_WORK(w, f, d) INIT_DELAYED_WORK(w, f)
65#define UNASSOC_D2H_FIS(id) \
66 ((void *) mvi->rx_fis + 0x100 * id)
67#define SATA_RECEIVED_FIS_LIST(reg_set) \
68 ((void *) mvi->rx_fis + mvi->chip->fis_offs + 0x100 * reg_set)
69#define SATA_RECEIVED_SDB_FIS(reg_set) \
70 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x58)
71#define SATA_RECEIVED_D2H_FIS(reg_set) \
72 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x40)
73#define SATA_RECEIVED_PIO_FIS(reg_set) \
74 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x20)
75#define SATA_RECEIVED_DMA_FIS(reg_set) \
76 (SATA_RECEIVED_FIS_LIST(reg_set) + 0x00)
77
78enum dev_status {
79 MVS_DEV_NORMAL = 0x0,
80 MVS_DEV_EH = 0x1,
Jeff Garzikdd4969a2009-05-08 17:44:01 -040081};
82
Xiangliang Yua4632aa2011-05-24 22:36:02 +080083enum dev_reset {
84 MVS_SOFT_RESET = 0,
85 MVS_HARD_RESET = 1,
86 MVS_PHY_TUNE = 2,
87};
Andy Yan20b09c22009-05-08 17:46:40 -040088
89struct mvs_info;
Wilfried Weissmannc56f5f1d2015-12-27 20:21:19 +010090struct mvs_prv_info;
Andy Yan20b09c22009-05-08 17:46:40 -040091
92struct mvs_dispatch {
93 char *name;
94 int (*chip_init)(struct mvs_info *mvi);
95 int (*spi_init)(struct mvs_info *mvi);
96 int (*chip_ioremap)(struct mvs_info *mvi);
97 void (*chip_iounmap)(struct mvs_info *mvi);
98 irqreturn_t (*isr)(struct mvs_info *mvi, int irq, u32 stat);
99 u32 (*isr_status)(struct mvs_info *mvi, int irq);
100 void (*interrupt_enable)(struct mvs_info *mvi);
101 void (*interrupt_disable)(struct mvs_info *mvi);
102
103 u32 (*read_phy_ctl)(struct mvs_info *mvi, u32 port);
104 void (*write_phy_ctl)(struct mvs_info *mvi, u32 port, u32 val);
105
106 u32 (*read_port_cfg_data)(struct mvs_info *mvi, u32 port);
107 void (*write_port_cfg_data)(struct mvs_info *mvi, u32 port, u32 val);
108 void (*write_port_cfg_addr)(struct mvs_info *mvi, u32 port, u32 addr);
109
110 u32 (*read_port_vsr_data)(struct mvs_info *mvi, u32 port);
111 void (*write_port_vsr_data)(struct mvs_info *mvi, u32 port, u32 val);
112 void (*write_port_vsr_addr)(struct mvs_info *mvi, u32 port, u32 addr);
113
114 u32 (*read_port_irq_stat)(struct mvs_info *mvi, u32 port);
115 void (*write_port_irq_stat)(struct mvs_info *mvi, u32 port, u32 val);
116
117 u32 (*read_port_irq_mask)(struct mvs_info *mvi, u32 port);
118 void (*write_port_irq_mask)(struct mvs_info *mvi, u32 port, u32 val);
119
Andy Yan20b09c22009-05-08 17:46:40 -0400120 void (*command_active)(struct mvs_info *mvi, u32 slot_idx);
Srinivas9dc9fd92010-02-15 00:00:00 -0600121 void (*clear_srs_irq)(struct mvs_info *mvi, u8 reg_set, u8 clear_all);
Andy Yan20b09c22009-05-08 17:46:40 -0400122 void (*issue_stop)(struct mvs_info *mvi, enum mvs_port_type type,
123 u32 tfs);
124 void (*start_delivery)(struct mvs_info *mvi, u32 tx);
125 u32 (*rx_update)(struct mvs_info *mvi);
126 void (*int_full)(struct mvs_info *mvi);
127 u8 (*assign_reg_set)(struct mvs_info *mvi, u8 *tfs);
128 void (*free_reg_set)(struct mvs_info *mvi, u8 *tfs);
129 u32 (*prd_size)(void);
130 u32 (*prd_count)(void);
131 void (*make_prd)(struct scatterlist *scatter, int nr, void *prd);
132 void (*detect_porttype)(struct mvs_info *mvi, int i);
133 int (*oob_done)(struct mvs_info *mvi, int i);
134 void (*fix_phy_info)(struct mvs_info *mvi, int i,
135 struct sas_identify_frame *id);
136 void (*phy_work_around)(struct mvs_info *mvi, int i);
137 void (*phy_set_link_rate)(struct mvs_info *mvi, u32 phy_id,
138 struct sas_phy_linkrates *rates);
139 u32 (*phy_max_link_rate)(void);
140 void (*phy_disable)(struct mvs_info *mvi, u32 phy_id);
141 void (*phy_enable)(struct mvs_info *mvi, u32 phy_id);
142 void (*phy_reset)(struct mvs_info *mvi, u32 phy_id, int hard);
143 void (*stp_reset)(struct mvs_info *mvi, u32 phy_id);
144 void (*clear_active_cmds)(struct mvs_info *mvi);
145 u32 (*spi_read_data)(struct mvs_info *mvi);
146 void (*spi_write_data)(struct mvs_info *mvi, u32 data);
147 int (*spi_buildcmd)(struct mvs_info *mvi,
148 u32 *dwCmd,
149 u8 cmd,
150 u8 read,
151 u8 length,
152 u32 addr
153 );
154 int (*spi_issuecmd)(struct mvs_info *mvi, u32 cmd);
155 int (*spi_waitdataready)(struct mvs_info *mvi, u32 timeout);
Xiangliang Yu8882f082011-05-24 22:33:11 +0800156 void (*dma_fix)(struct mvs_info *mvi, u32 phy_mask,
157 int buf_len, int from, void *prd);
Xiangliang Yu83c7b612011-05-24 22:31:47 +0800158 void (*tune_interrupt)(struct mvs_info *mvi, u32 time);
Xiangliang Yu534ff102011-05-24 22:26:50 +0800159 void (*non_spec_ncq_error)(struct mvs_info *mvi);
Wilfried Weissmannc56f5f1d2015-12-27 20:21:19 +0100160 int (*gpio_write)(struct mvs_prv_info *mvs_prv, u8 reg_type,
161 u8 reg_index, u8 reg_count, u8 *write_data);
Andy Yan20b09c22009-05-08 17:46:40 -0400162
163};
164
165struct mvs_chip_info {
166 u32 n_host;
167 u32 n_phy;
168 u32 fis_offs;
169 u32 fis_count;
170 u32 srs_sz;
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800171 u32 sg_width;
Andy Yan20b09c22009-05-08 17:46:40 -0400172 u32 slot_width;
173 const struct mvs_dispatch *dispatch;
174};
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800175#define MVS_MAX_SG (1U << mvi->chip->sg_width)
Andy Yan20b09c22009-05-08 17:46:40 -0400176#define MVS_CHIP_SLOT_SZ (1U << mvi->chip->slot_width)
177#define MVS_RX_FISL_SZ \
178 (mvi->chip->fis_offs + (mvi->chip->fis_count * 0x100))
179#define MVS_CHIP_DISP (mvi->chip->dispatch)
180
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400181struct mvs_err_info {
182 __le32 flags;
183 __le32 flags2;
184};
185
186struct mvs_cmd_hdr {
187 __le32 flags; /* PRD tbl len; SAS, SATA ctl */
188 __le32 lens; /* cmd, max resp frame len */
189 __le32 tags; /* targ port xfer tag; tag */
190 __le32 data_len; /* data xfer len */
Andy Yan20b09c22009-05-08 17:46:40 -0400191 __le64 cmd_tbl; /* command table address */
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400192 __le64 open_frame; /* open addr frame address */
193 __le64 status_buf; /* status buffer address */
194 __le64 prd_tbl; /* PRD tbl address */
195 __le32 reserved[4];
196};
197
198struct mvs_port {
199 struct asd_sas_port sas_port;
200 u8 port_attached;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400201 u8 wide_port_phymap;
202 struct list_head list;
203};
204
205struct mvs_phy {
Andy Yan20b09c22009-05-08 17:46:40 -0400206 struct mvs_info *mvi;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400207 struct mvs_port *port;
208 struct asd_sas_phy sas_phy;
209 struct sas_identify identify;
210 struct scsi_device *sdev;
Andy Yan20b09c22009-05-08 17:46:40 -0400211 struct timer_list timer;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400212 u64 dev_sas_addr;
213 u64 att_dev_sas_addr;
214 u32 att_dev_info;
215 u32 dev_info;
216 u32 phy_type;
217 u32 phy_status;
218 u32 irq_status;
219 u32 frame_rcvd_size;
220 u8 frame_rcvd[32];
221 u8 phy_attached;
Andy Yan20b09c22009-05-08 17:46:40 -0400222 u8 phy_mode;
223 u8 reserved[2];
224 u32 phy_event;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400225 enum sas_linkrate minimum_linkrate;
226 enum sas_linkrate maximum_linkrate;
227};
228
Andy Yan20b09c22009-05-08 17:46:40 -0400229struct mvs_device {
Andy Yan9870d9a2009-05-11 22:19:25 +0800230 struct list_head dev_entry;
James Bottomleyaa9f8322013-05-07 14:44:06 -0700231 enum sas_device_type dev_type;
Andy Yan9870d9a2009-05-11 22:19:25 +0800232 struct mvs_info *mvi_info;
Andy Yan20b09c22009-05-08 17:46:40 -0400233 struct domain_device *sas_device;
234 u32 attached_phy;
235 u32 device_id;
Srinivas9dc9fd92010-02-15 00:00:00 -0600236 u32 running_req;
Andy Yan20b09c22009-05-08 17:46:40 -0400237 u8 taskfileset;
238 u8 dev_status;
239 u16 reserved;
Andy Yan20b09c22009-05-08 17:46:40 -0400240};
241
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800242/* Generate PHY tunning parameters */
243struct phy_tuning {
244 /* 1 bit, transmitter emphasis enable */
245 u8 trans_emp_en:1;
246 /* 4 bits, transmitter emphasis amplitude */
247 u8 trans_emp_amp:4;
248 /* 3 bits, reserved space */
249 u8 Reserved_2bit_1:3;
250 /* 5 bits, transmitter amplitude */
251 u8 trans_amp:5;
252 /* 2 bits, transmitter amplitude adjust */
253 u8 trans_amp_adj:2;
254 /* 1 bit, reserved space */
255 u8 resv_2bit_2:1;
256 /* 2 bytes, reserved space */
257 u8 reserved[2];
258};
259
260struct ffe_control {
261 /* 4 bits, FFE Capacitor Select (value range 0~F) */
262 u8 ffe_cap_sel:4;
263 /* 3 bits, FFE Resistor Select (value range 0~7) */
264 u8 ffe_rss_sel:3;
265 /* 1 bit reserve*/
266 u8 reserved:1;
267};
268
269/*
270 * HBA_Info_Page is saved in Flash/NVRAM, total 256 bytes.
271 * The data area is valid only Signature="MRVL".
272 * If any member fills with 0xFF, the member is invalid.
273 */
274struct hba_info_page {
275 /* Dword 0 */
276 /* 4 bytes, structure signature,should be "MRVL" at first initial */
277 u8 signature[4];
278
279 /* Dword 1-13 */
280 u32 reserved1[13];
281
282 /* Dword 14-29 */
283 /* 64 bytes, SAS address for each port */
284 u64 sas_addr[8];
285
286 /* Dword 30-31 */
287 /* 8 bytes for vanir 8 port PHY FFE seeting
288 * BIT 0~3 : FFE Capacitor select(value range 0~F)
289 * BIT 4~6 : FFE Resistor select(value range 0~7)
290 * BIT 7: reserve.
291 */
292
293 struct ffe_control ffe_ctl[8];
294 /* Dword 32 -43 */
295 u32 reserved2[12];
296
297 /* Dword 44-45 */
298 /* 8 bytes, 0: 1.5G, 1: 3.0G, should be 0x01 at first initial */
299 u8 phy_rate[8];
300
301 /* Dword 46-53 */
302 /* 32 bytes, PHY tuning parameters for each PHY*/
303 struct phy_tuning phy_tuning[8];
304
305 /* Dword 54-63 */
306 u32 reserved3[10];
307}; /* total 256 bytes */
308
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400309struct mvs_slot_info {
Andy Yan20b09c22009-05-08 17:46:40 -0400310 struct list_head entry;
311 union {
312 struct sas_task *task;
313 void *tdata;
314 };
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400315 u32 n_elem;
316 u32 tx;
Andy Yan20b09c22009-05-08 17:46:40 -0400317 u32 slot_tag;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400318
319 /* DMA buffer for storing cmd tbl, open addr frame, status buffer,
320 * and PRD table
321 */
322 void *buf;
323 dma_addr_t buf_dma;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400324 void *response;
325 struct mvs_port *port;
Andy Yan20b09c22009-05-08 17:46:40 -0400326 struct mvs_device *device;
327 void *open_frame;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400328};
329
330struct mvs_info {
331 unsigned long flags;
332
333 /* host-wide lock */
334 spinlock_t lock;
335
336 /* our device */
337 struct pci_dev *pdev;
Andy Yan20b09c22009-05-08 17:46:40 -0400338 struct device *dev;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400339
340 /* enhanced mode registers */
341 void __iomem *regs;
342
Andy Yan20b09c22009-05-08 17:46:40 -0400343 /* peripheral or soc registers */
344 void __iomem *regs_ex;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400345 u8 sas_addr[SAS_ADDR_SIZE];
346
347 /* SCSI/SAS glue */
Andy Yan20b09c22009-05-08 17:46:40 -0400348 struct sas_ha_struct *sas;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400349 struct Scsi_Host *shost;
350
351 /* TX (delivery) DMA ring */
352 __le32 *tx;
353 dma_addr_t tx_dma;
354
355 /* cached next-producer idx */
356 u32 tx_prod;
357
358 /* RX (completion) DMA ring */
Andy Yan20b09c22009-05-08 17:46:40 -0400359 __le32 *rx;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400360 dma_addr_t rx_dma;
361
362 /* RX consumer idx */
363 u32 rx_cons;
364
365 /* RX'd FIS area */
366 __le32 *rx_fis;
367 dma_addr_t rx_fis_dma;
368
369 /* DMA command header slots */
370 struct mvs_cmd_hdr *slot;
371 dma_addr_t slot_dma;
372
Andy Yan20b09c22009-05-08 17:46:40 -0400373 u32 chip_id;
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400374 const struct mvs_chip_info *chip;
375
Andy Yan20b09c22009-05-08 17:46:40 -0400376 int tags_num;
Xiangliang Yub89e8f52011-05-24 22:35:09 +0800377 unsigned long *tags;
Andy Yan20b09c22009-05-08 17:46:40 -0400378 /* further per-slot information */
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400379 struct mvs_phy phy[MVS_MAX_PHYS];
380 struct mvs_port port[MVS_MAX_PHYS];
Andy Yan20b09c22009-05-08 17:46:40 -0400381 u32 id;
382 u64 sata_reg_set;
383 struct list_head *hba_list;
384 struct list_head soc_entry;
385 struct list_head wq_list;
386 unsigned long instance;
387 u16 flashid;
388 u32 flashsize;
389 u32 flashsectSize;
390
391 void *addon;
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800392 struct hba_info_page hba_info_param;
Andy Yan20b09c22009-05-08 17:46:40 -0400393 struct mvs_device devices[MVS_MAX_DEVICES];
Andy Yan20b09c22009-05-08 17:46:40 -0400394 void *bulk_buffer;
395 dma_addr_t bulk_buffer_dma;
Xiangliang Yu8882f082011-05-24 22:33:11 +0800396 void *bulk_buffer1;
397 dma_addr_t bulk_buffer_dma1;
Andy Yan20b09c22009-05-08 17:46:40 -0400398#define TRASH_BUCKET_SIZE 0x20000
Xiangliang Yu0b15fb12011-04-26 06:36:51 -0700399 void *dma_pool;
Andy Yan20b09c22009-05-08 17:46:40 -0400400 struct mvs_slot_info slot_info[0];
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400401};
402
Andy Yan20b09c22009-05-08 17:46:40 -0400403struct mvs_prv_info{
404 u8 n_host;
405 u8 n_phy;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800406 u8 scan_finished;
407 u8 reserve;
Andy Yan20b09c22009-05-08 17:46:40 -0400408 struct mvs_info *mvi[2];
Xiangliang Yu6f8ac162011-06-30 22:27:36 +0800409 struct tasklet_struct mv_tasklet;
Andy Yan20b09c22009-05-08 17:46:40 -0400410};
411
412struct mvs_wq {
413 struct delayed_work work_q;
414 struct mvs_info *mvi;
415 void *data;
416 int handler;
417 struct list_head entry;
418};
419
420struct mvs_task_exec_info {
421 struct sas_task *task;
422 struct mvs_cmd_hdr *hdr;
423 struct mvs_port *port;
424 u32 tag;
425 int n_elem;
426};
427
Andy Yan20b09c22009-05-08 17:46:40 -0400428/******************** function prototype *********************/
429void mvs_get_sas_addr(void *buf, u32 buflen);
430void mvs_tag_clear(struct mvs_info *mvi, u32 tag);
431void mvs_tag_free(struct mvs_info *mvi, u32 tag);
432void mvs_tag_set(struct mvs_info *mvi, unsigned int tag);
433int mvs_tag_alloc(struct mvs_info *mvi, u32 *tag_out);
434void mvs_tag_init(struct mvs_info *mvi);
435void mvs_iounmap(void __iomem *regs);
436int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex);
437void mvs_phys_reset(struct mvs_info *mvi, u32 phy_mask, int hard);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400438int mvs_phy_control(struct asd_sas_phy *sas_phy, enum phy_func func,
439 void *funcdata);
Greg Kroah-Hartman6f039792012-12-21 13:08:55 -0800440void mvs_set_sas_addr(struct mvs_info *mvi, int port_id, u32 off_lo,
441 u32 off_hi, u64 sas_addr);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400442void mvs_scan_start(struct Scsi_Host *shost);
443int mvs_scan_finished(struct Scsi_Host *shost, unsigned long time);
Christoph Hellwig79855d12014-11-05 10:36:28 +0100444int mvs_queue_command(struct sas_task *task, gfp_t gfp_flags);
Andy Yan20b09c22009-05-08 17:46:40 -0400445int mvs_abort_task(struct sas_task *task);
446int mvs_abort_task_set(struct domain_device *dev, u8 *lun);
447int mvs_clear_aca(struct domain_device *dev, u8 *lun);
448int mvs_clear_task_set(struct domain_device *dev, u8 * lun);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400449void mvs_port_formed(struct asd_sas_phy *sas_phy);
Andy Yan20b09c22009-05-08 17:46:40 -0400450void mvs_port_deformed(struct asd_sas_phy *sas_phy);
451int mvs_dev_found(struct domain_device *dev);
452void mvs_dev_gone(struct domain_device *dev);
453int mvs_lu_reset(struct domain_device *dev, u8 *lun);
454int mvs_slot_complete(struct mvs_info *mvi, u32 rx_desc, u32 flags);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400455int mvs_I_T_nexus_reset(struct domain_device *dev);
Andy Yan20b09c22009-05-08 17:46:40 -0400456int mvs_query_task(struct sas_task *task);
Srinivas9dc9fd92010-02-15 00:00:00 -0600457void mvs_release_task(struct mvs_info *mvi,
458 struct domain_device *dev);
459void mvs_do_release_task(struct mvs_info *mvi, int phy_no,
Andy Yan20b09c22009-05-08 17:46:40 -0400460 struct domain_device *dev);
461void mvs_int_port(struct mvs_info *mvi, int phy_no, u32 events);
462void mvs_update_phyinfo(struct mvs_info *mvi, int i, int get_st);
463int mvs_int_rx(struct mvs_info *mvi, bool self_clear);
Xiangliang Yu534ff102011-05-24 22:26:50 +0800464struct mvs_device *mvs_find_dev_by_reg_set(struct mvs_info *mvi, u8 reg_set);
Wilfried Weissmannc56f5f1d2015-12-27 20:21:19 +0100465int mvs_gpio_write(struct sas_ha_struct *, u8 reg_type, u8 reg_index,
466 u8 reg_count, u8 *write_data);
Jeff Garzikdd4969a2009-05-08 17:44:01 -0400467#endif
Andy Yan20b09c22009-05-08 17:46:40 -0400468