Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 1 | /* |
Uwe Zeisberger | f30c226 | 2006-10-03 23:01:26 +0200 | [diff] [blame] | 2 | * linux/arch/arm/mach-omap2/irq.c |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 3 | * |
| 4 | * Interrupt handler for OMAP2 boards. |
| 5 | * |
| 6 | * Copyright (C) 2005 Nokia Corporation |
| 7 | * Author: Paul Mundt <paul.mundt@nokia.com> |
| 8 | * |
| 9 | * This file is subject to the terms and conditions of the GNU General Public |
| 10 | * License. See the file "COPYING" in the main directory of this archive |
| 11 | * for more details. |
| 12 | */ |
| 13 | #include <linux/kernel.h> |
| 14 | #include <linux/init.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 15 | #include <linux/interrupt.h> |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 16 | #include <linux/io.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 17 | #include <mach/hardware.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 18 | #include <asm/mach/irq.h> |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 19 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 20 | |
| 21 | /* selected INTC register offsets */ |
| 22 | |
| 23 | #define INTC_REVISION 0x0000 |
| 24 | #define INTC_SYSCONFIG 0x0010 |
| 25 | #define INTC_SYSSTATUS 0x0014 |
| 26 | #define INTC_CONTROL 0x0048 |
| 27 | #define INTC_MIR_CLEAR0 0x0088 |
| 28 | #define INTC_MIR_SET0 0x008c |
| 29 | #define INTC_PENDING_IRQ0 0x0098 |
| 30 | |
| 31 | /* Number of IRQ state bits in each MIR register */ |
| 32 | #define IRQ_BITS_PER_REG 32 |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 33 | |
| 34 | /* |
| 35 | * OMAP2 has a number of different interrupt controllers, each interrupt |
| 36 | * controller is identified as its own "bank". Register definitions are |
| 37 | * fairly consistent for each bank, but not all registers are implemented |
| 38 | * for each bank.. when in doubt, consult the TRM. |
| 39 | */ |
| 40 | static struct omap_irq_bank { |
Russell King | e8a91c9 | 2008-09-01 22:07:37 +0100 | [diff] [blame] | 41 | void __iomem *base_reg; |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 42 | unsigned int nr_irqs; |
| 43 | } __attribute__ ((aligned(4))) irq_banks[] = { |
| 44 | { |
| 45 | /* MPU INTC */ |
Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 46 | .base_reg = 0, |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 47 | .nr_irqs = 96, |
Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 48 | }, |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 49 | }; |
| 50 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 51 | /* INTC bank register get/set */ |
| 52 | |
| 53 | static void intc_bank_write_reg(u32 val, struct omap_irq_bank *bank, u16 reg) |
| 54 | { |
| 55 | __raw_writel(val, bank->base_reg + reg); |
| 56 | } |
| 57 | |
| 58 | static u32 intc_bank_read_reg(struct omap_irq_bank *bank, u16 reg) |
| 59 | { |
| 60 | return __raw_readl(bank->base_reg + reg); |
| 61 | } |
| 62 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 63 | /* XXX: FIQ and additional INTC support (only MPU at the moment) */ |
| 64 | static void omap_ack_irq(unsigned int irq) |
| 65 | { |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 66 | intc_bank_write_reg(0x1, &irq_banks[0], INTC_CONTROL); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 67 | } |
| 68 | |
| 69 | static void omap_mask_irq(unsigned int irq) |
| 70 | { |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 71 | int offset = irq & (~(IRQ_BITS_PER_REG - 1)); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 72 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 73 | irq &= (IRQ_BITS_PER_REG - 1); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 74 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 75 | intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_SET0 + offset); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 76 | } |
| 77 | |
| 78 | static void omap_unmask_irq(unsigned int irq) |
| 79 | { |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 80 | int offset = irq & (~(IRQ_BITS_PER_REG - 1)); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 81 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 82 | irq &= (IRQ_BITS_PER_REG - 1); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 83 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 84 | intc_bank_write_reg(1 << irq, &irq_banks[0], INTC_MIR_CLEAR0 + offset); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | static void omap_mask_ack_irq(unsigned int irq) |
| 88 | { |
| 89 | omap_mask_irq(irq); |
| 90 | omap_ack_irq(irq); |
| 91 | } |
| 92 | |
David Brownell | 38c677c | 2006-08-01 22:26:25 +0100 | [diff] [blame] | 93 | static struct irq_chip omap_irq_chip = { |
| 94 | .name = "INTC", |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 95 | .ack = omap_mask_ack_irq, |
| 96 | .mask = omap_mask_irq, |
| 97 | .unmask = omap_unmask_irq, |
| 98 | }; |
| 99 | |
| 100 | static void __init omap_irq_bank_init_one(struct omap_irq_bank *bank) |
| 101 | { |
| 102 | unsigned long tmp; |
| 103 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 104 | tmp = intc_bank_read_reg(bank, INTC_REVISION) & 0xff; |
Russell King | e8a91c9 | 2008-09-01 22:07:37 +0100 | [diff] [blame] | 105 | printk(KERN_INFO "IRQ: Found an INTC at 0x%p " |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 106 | "(revision %ld.%ld) with %d interrupts\n", |
| 107 | bank->base_reg, tmp >> 4, tmp & 0xf, bank->nr_irqs); |
| 108 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 109 | tmp = intc_bank_read_reg(bank, INTC_SYSCONFIG); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 110 | tmp |= 1 << 1; /* soft reset */ |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 111 | intc_bank_write_reg(tmp, bank, INTC_SYSCONFIG); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 112 | |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 113 | while (!(intc_bank_read_reg(bank, INTC_SYSSTATUS) & 0x1)) |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 114 | /* Wait for reset to complete */; |
Juha Yrjola | 375e12a | 2006-12-06 17:13:50 -0800 | [diff] [blame] | 115 | |
| 116 | /* Enable autoidle */ |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 117 | intc_bank_write_reg(1 << 0, bank, INTC_SYSCONFIG); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 118 | } |
| 119 | |
| 120 | void __init omap_init_irq(void) |
| 121 | { |
| 122 | unsigned long nr_irqs = 0; |
| 123 | unsigned int nr_banks = 0; |
| 124 | int i; |
| 125 | |
| 126 | for (i = 0; i < ARRAY_SIZE(irq_banks); i++) { |
| 127 | struct omap_irq_bank *bank = irq_banks + i; |
| 128 | |
Tony Lindgren | 646e3ed | 2008-10-06 15:49:36 +0300 | [diff] [blame] | 129 | if (cpu_is_omap24xx()) |
Paul Walmsley | 2e7509e | 2008-10-09 17:51:28 +0300 | [diff] [blame^] | 130 | bank->base_reg = OMAP2_IO_ADDRESS(OMAP24XX_IC_BASE); |
| 131 | |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 132 | omap_irq_bank_init_one(bank); |
| 133 | |
| 134 | nr_irqs += bank->nr_irqs; |
| 135 | nr_banks++; |
| 136 | } |
| 137 | |
| 138 | printk(KERN_INFO "Total of %ld interrupts on %d active controller%s\n", |
| 139 | nr_irqs, nr_banks, nr_banks > 1 ? "s" : ""); |
| 140 | |
| 141 | for (i = 0; i < nr_irqs; i++) { |
| 142 | set_irq_chip(i, &omap_irq_chip); |
Russell King | 10dd5ce | 2006-11-23 11:41:32 +0000 | [diff] [blame] | 143 | set_irq_handler(i, handle_level_irq); |
Tony Lindgren | 1dbae81 | 2005-11-10 14:26:51 +0000 | [diff] [blame] | 144 | set_irq_flags(i, IRQF_VALID); |
| 145 | } |
| 146 | } |
| 147 | |