blob: 058c6181bb306cf9a60c32fdb45fb50b2259dc0c [file] [log] [blame]
Kuninori Morimoto5933f6d2018-12-28 00:32:24 -08001// SPDX-License-Identifier: GPL-2.0
Paul Mundt6b002232006-10-12 17:07:45 +09002/*
3 * 'traps.c' handles hardware traps and faults after we have saved some
4 * state in 'entry.S'.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * SuperH version: Copyright (C) 1999 Niibe Yutaka
7 * Copyright (C) 2000 Philipp Rumpf
8 * Copyright (C) 2000 David Howells
Paul Mundtace2dc72010-10-13 06:55:26 +09009 * Copyright (C) 2002 - 2010 Paul Mundt
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/ptrace.h>
Russell Kingba84be22009-01-06 14:41:07 -080013#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/spinlock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/kallsyms.h>
Paul Mundt1f666582006-10-19 16:20:25 +090017#include <linux/io.h>
Paul Mundtfa691512007-03-08 19:41:21 +090018#include <linux/bug.h>
Paul Mundt9b8c90e2006-12-06 11:07:51 +090019#include <linux/debug_locks.h>
Paul Mundtb118ca52007-05-09 10:55:38 +090020#include <linux/kdebug.h>
Paul Mundtdc34d312006-12-08 17:41:43 +090021#include <linux/limits.h>
Paul Mundtaf67c3a2009-10-13 10:57:52 +090022#include <linux/sysfs.h>
Paul Mundta99eae52010-01-12 16:12:25 +090023#include <linux/uaccess.h>
Paul Mundtace2dc72010-10-13 06:55:26 +090024#include <linux/perf_event.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010025#include <linux/sched/task_stack.h>
26
Paul Mundta99eae52010-01-12 16:12:25 +090027#include <asm/alignment.h>
Andrew Mortonfad0f902008-04-16 02:03:51 +090028#include <asm/fpu.h>
Chris Smithd39f5452008-09-05 17:15:39 +090029#include <asm/kprobes.h>
David Howellse839ca52012-03-28 18:30:03 +010030#include <asm/traps.h>
31#include <asm/bl_bit.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#ifdef CONFIG_CPU_SH2
Yoshinori Sato0983b312006-11-05 15:58:47 +090034# define TRAP_RESERVED_INST 4
35# define TRAP_ILLEGAL_SLOT_INST 6
36# define TRAP_ADDRESS_ERROR 9
37# ifdef CONFIG_CPU_SH2A
Peter Griffincd894362009-05-08 15:51:51 +010038# define TRAP_UBC 12
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +090039# define TRAP_FPU_ERROR 13
Yoshinori Sato0983b312006-11-05 15:58:47 +090040# define TRAP_DIVZERO_ERROR 17
41# define TRAP_DIVOVF_ERROR 18
42# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#else
44#define TRAP_RESERVED_INST 12
45#define TRAP_ILLEGAL_SLOT_INST 13
46#endif
47
Magnus Damm86c01792008-02-07 00:02:50 +090048static inline void sign_extend(unsigned int count, unsigned char *dst)
49{
50#ifdef __LITTLE_ENDIAN__
Magnus Damm4252c652008-02-07 19:58:46 +090051 if ((count == 1) && dst[0] & 0x80) {
52 dst[1] = 0xff;
53 dst[2] = 0xff;
54 dst[3] = 0xff;
55 }
Magnus Damm86c01792008-02-07 00:02:50 +090056 if ((count == 2) && dst[1] & 0x80) {
57 dst[2] = 0xff;
58 dst[3] = 0xff;
59 }
60#else
Magnus Damm4252c652008-02-07 19:58:46 +090061 if ((count == 1) && dst[3] & 0x80) {
62 dst[2] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +090063 dst[1] = 0xff;
Magnus Damm4252c652008-02-07 19:58:46 +090064 dst[0] = 0xff;
65 }
66 if ((count == 2) && dst[2] & 0x80) {
67 dst[1] = 0xff;
68 dst[0] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +090069 }
70#endif
71}
72
Magnus Damme7cc9a72008-02-07 20:18:21 +090073static struct mem_access user_mem_access = {
74 copy_from_user,
75 copy_to_user,
76};
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/*
79 * handle an instruction that does an unaligned memory access by emulating the
80 * desired behaviour
81 * - note that PC _may not_ point to the faulting instruction
82 * (if that instruction is in a branch delay slot)
83 * - return 0 if emulation okay, -EFAULT on existential error
84 */
Paul Mundt2bcfffa2009-05-09 16:02:08 +090085static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs,
Magnus Damme7cc9a72008-02-07 20:18:21 +090086 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087{
88 int ret, index, count;
89 unsigned long *rm, *rn;
90 unsigned char *src, *dst;
Paul Mundtfa439722008-09-04 18:53:58 +090091 unsigned char __user *srcu, *dstu;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
93 index = (instruction>>8)&15; /* 0x0F00 */
94 rn = &regs->regs[index];
95
96 index = (instruction>>4)&15; /* 0x00F0 */
97 rm = &regs->regs[index];
98
99 count = 1<<(instruction&3);
100
Andre Draszik7436cde2009-08-24 14:53:46 +0900101 switch (count) {
Paul Mundta99eae52010-01-12 16:12:25 +0900102 case 1: inc_unaligned_byte_access(); break;
103 case 2: inc_unaligned_word_access(); break;
104 case 4: inc_unaligned_dword_access(); break;
105 case 8: inc_unaligned_multi_access(); break;
Andre Draszik7436cde2009-08-24 14:53:46 +0900106 }
107
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 ret = -EFAULT;
109 switch (instruction>>12) {
110 case 0: /* mov.[bwl] to/from memory via r0+rn */
111 if (instruction & 8) {
112 /* from memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900113 srcu = (unsigned char __user *)*rm;
114 srcu += regs->regs[0];
115 dst = (unsigned char *)rn;
116 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
Magnus Damm86c01792008-02-07 00:02:50 +0900118#if !defined(__LITTLE_ENDIAN__)
119 dst += 4-count;
120#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900121 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 goto fetch_fault;
123
Magnus Damm86c01792008-02-07 00:02:50 +0900124 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 } else {
126 /* to memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900127 src = (unsigned char *)rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128#if !defined(__LITTLE_ENDIAN__)
129 src += 4-count;
130#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900131 dstu = (unsigned char __user *)*rn;
132 dstu += regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Paul Mundtfa439722008-09-04 18:53:58 +0900134 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 goto fetch_fault;
136 }
137 ret = 0;
138 break;
139
140 case 1: /* mov.l Rm,@(disp,Rn) */
141 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900142 dstu = (unsigned char __user *)*rn;
143 dstu += (instruction&0x000F)<<2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Paul Mundtfa439722008-09-04 18:53:58 +0900145 if (ma->to(dstu, src, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 goto fetch_fault;
147 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900148 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
151 if (instruction & 4)
152 *rn -= count;
153 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900154 dstu = (unsigned char __user *)*rn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155#if !defined(__LITTLE_ENDIAN__)
156 src += 4-count;
157#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900158 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 goto fetch_fault;
160 ret = 0;
161 break;
162
163 case 5: /* mov.l @(disp,Rm),Rn */
Paul Mundtfa439722008-09-04 18:53:58 +0900164 srcu = (unsigned char __user *)*rm;
165 srcu += (instruction & 0x000F) << 2;
166 dst = (unsigned char *)rn;
167 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
Paul Mundtfa439722008-09-04 18:53:58 +0900169 if (ma->from(dst, srcu, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 goto fetch_fault;
171 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900172 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173
174 case 6: /* mov.[bwl] from memory, possibly with post-increment */
Paul Mundtfa439722008-09-04 18:53:58 +0900175 srcu = (unsigned char __user *)*rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176 if (instruction & 4)
177 *rm += count;
178 dst = (unsigned char*) rn;
179 *(unsigned long*)dst = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900180
Magnus Damm86c01792008-02-07 00:02:50 +0900181#if !defined(__LITTLE_ENDIAN__)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 dst += 4-count;
Magnus Damm86c01792008-02-07 00:02:50 +0900183#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900184 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900186 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 ret = 0;
188 break;
189
190 case 8:
191 switch ((instruction&0xFF00)>>8) {
192 case 0x81: /* mov.w R0,@(disp,Rn) */
Paul Mundtfa439722008-09-04 18:53:58 +0900193 src = (unsigned char *) &regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#if !defined(__LITTLE_ENDIAN__)
195 src += 2;
196#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900197 dstu = (unsigned char __user *)*rm; /* called Rn in the spec */
198 dstu += (instruction & 0x000F) << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Paul Mundtfa439722008-09-04 18:53:58 +0900200 if (ma->to(dstu, src, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 goto fetch_fault;
202 ret = 0;
203 break;
204
205 case 0x85: /* mov.w @(disp,Rm),R0 */
Paul Mundtfa439722008-09-04 18:53:58 +0900206 srcu = (unsigned char __user *)*rm;
207 srcu += (instruction & 0x000F) << 1;
208 dst = (unsigned char *) &regs->regs[0];
209 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211#if !defined(__LITTLE_ENDIAN__)
212 dst += 2;
213#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900214 if (ma->from(dst, srcu, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900216 sign_extend(2, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 ret = 0;
218 break;
219 }
220 break;
Phil Edworthy34f71452011-08-24 10:43:59 +0000221
222 case 9: /* mov.w @(disp,PC),Rn */
223 srcu = (unsigned char __user *)regs->pc;
224 srcu += 4;
225 srcu += (instruction & 0x00FF) << 1;
226 dst = (unsigned char *)rn;
227 *(unsigned long *)dst = 0;
228
229#if !defined(__LITTLE_ENDIAN__)
230 dst += 2;
231#endif
232
233 if (ma->from(dst, srcu, 2))
234 goto fetch_fault;
235 sign_extend(2, dst);
236 ret = 0;
237 break;
238
239 case 0xd: /* mov.l @(disp,PC),Rn */
240 srcu = (unsigned char __user *)(regs->pc & ~0x3);
241 srcu += 4;
242 srcu += (instruction & 0x00FF) << 2;
243 dst = (unsigned char *)rn;
244 *(unsigned long *)dst = 0;
245
246 if (ma->from(dst, srcu, 4))
247 goto fetch_fault;
248 ret = 0;
249 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 }
251 return ret;
252
253 fetch_fault:
254 /* Argh. Address not only misaligned but also non-existent.
255 * Raise an EFAULT and see if it's trapped
256 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900257 die_if_no_fixup("Fault in unaligned fixup", regs, 0);
258 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259}
260
261/*
262 * emulate the instruction in the delay slot
263 * - fetches the instruction from PC+2
264 */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900265static inline int handle_delayslot(struct pt_regs *regs,
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900266 insn_size_t old_instruction,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900267 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268{
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900269 insn_size_t instruction;
Paul Mundtfa439722008-09-04 18:53:58 +0900270 void __user *addr = (void __user *)(regs->pc +
271 instruction_size(old_instruction));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900273 if (copy_from_user(&instruction, addr, sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 /* the instruction-fetch faulted */
275 if (user_mode(regs))
276 return -EFAULT;
277
278 /* kernel */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900279 die("delay-slot-insn faulting in handle_unaligned_delayslot",
280 regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 }
282
Magnus Damme7cc9a72008-02-07 20:18:21 +0900283 return handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284}
285
286/*
287 * handle an instruction that does an unaligned memory access
288 * - have to be careful of branch delay-slot instructions that fault
289 * SH3:
290 * - if the branch would be taken PC points to the branch
291 * - if the branch would not be taken, PC points to delay-slot
292 * SH4:
293 * - PC always points to delayed branch
294 * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
295 */
296
297/* Macros to determine offset from current PC for branch instructions */
298/* Explicit type coercion is used to force sign extension where needed */
299#define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
300#define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
301
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900302int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900303 struct mem_access *ma, int expected,
304 unsigned long address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305{
306 u_int rm;
307 int ret, index;
308
Paul Mundt23c4c822009-09-24 17:38:18 +0900309 /*
310 * XXX: We can't handle mixed 16/32-bit instructions yet
311 */
312 if (instruction_size(instruction) != 2)
313 return -EINVAL;
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 index = (instruction>>8)&15; /* 0x0F00 */
316 rm = regs->regs[index];
317
Paul Mundtace2dc72010-10-13 06:55:26 +0900318 /*
319 * Log the unexpected fixups, and then pass them on to perf.
320 *
321 * We intentionally don't report the expected cases to perf as
322 * otherwise the trapped I/O case will skew the results too much
323 * to be useful.
324 */
325 if (!expected) {
Paul Mundta99eae52010-01-12 16:12:25 +0900326 unaligned_fixups_notify(current, instruction, regs);
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200327 perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1,
Paul Mundtace2dc72010-10-13 06:55:26 +0900328 regs, address);
329 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331 ret = -EFAULT;
332 switch (instruction&0xF000) {
333 case 0x0000:
334 if (instruction==0x000B) {
335 /* rts */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900336 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 if (ret==0)
338 regs->pc = regs->pr;
339 }
340 else if ((instruction&0x00FF)==0x0023) {
341 /* braf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900342 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 if (ret==0)
344 regs->pc += rm + 4;
345 }
346 else if ((instruction&0x00FF)==0x0003) {
347 /* bsrf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900348 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 if (ret==0) {
350 regs->pr = regs->pc + 4;
351 regs->pc += rm + 4;
352 }
353 }
354 else {
355 /* mov.[bwl] to/from memory via r0+rn */
356 goto simple;
357 }
358 break;
359
360 case 0x1000: /* mov.l Rm,@(disp,Rn) */
361 goto simple;
362
363 case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
364 goto simple;
365
366 case 0x4000:
367 if ((instruction&0x00FF)==0x002B) {
368 /* jmp @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900369 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 if (ret==0)
371 regs->pc = rm;
372 }
373 else if ((instruction&0x00FF)==0x000B) {
374 /* jsr @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900375 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 if (ret==0) {
377 regs->pr = regs->pc + 4;
378 regs->pc = rm;
379 }
380 }
381 else {
382 /* mov.[bwl] to/from memory via r0+rn */
383 goto simple;
384 }
385 break;
386
387 case 0x5000: /* mov.l @(disp,Rm),Rn */
388 goto simple;
389
390 case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
391 goto simple;
392
393 case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
394 switch (instruction&0x0F00) {
395 case 0x0100: /* mov.w R0,@(disp,Rm) */
396 goto simple;
397 case 0x0500: /* mov.w @(disp,Rm),R0 */
398 goto simple;
399 case 0x0B00: /* bf lab - no delayslot*/
Phil Edworthy0710b91c2011-08-22 15:56:08 +0000400 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401 break;
402 case 0x0F00: /* bf/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900403 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 if (ret==0) {
405#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
406 if ((regs->sr & 0x00000001) != 0)
407 regs->pc += 4; /* next after slot */
408 else
409#endif
410 regs->pc += SH_PC_8BIT_OFFSET(instruction);
411 }
412 break;
413 case 0x0900: /* bt lab - no delayslot */
Phil Edworthy0710b91c2011-08-22 15:56:08 +0000414 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 break;
416 case 0x0D00: /* bt/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900417 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (ret==0) {
419#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
420 if ((regs->sr & 0x00000001) == 0)
421 regs->pc += 4; /* next after slot */
422 else
423#endif
424 regs->pc += SH_PC_8BIT_OFFSET(instruction);
425 }
426 break;
427 }
428 break;
429
Phil Edworthy34f71452011-08-24 10:43:59 +0000430 case 0x9000: /* mov.w @(disp,Rm),Rn */
431 goto simple;
432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 case 0xA000: /* bra label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900434 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 if (ret==0)
436 regs->pc += SH_PC_12BIT_OFFSET(instruction);
437 break;
438
439 case 0xB000: /* bsr label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900440 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 if (ret==0) {
442 regs->pr = regs->pc + 4;
443 regs->pc += SH_PC_12BIT_OFFSET(instruction);
444 }
445 break;
Phil Edworthy34f71452011-08-24 10:43:59 +0000446
447 case 0xD000: /* mov.l @(disp,Rm),Rn */
448 goto simple;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 }
450 return ret;
451
452 /* handle non-delay-slot instruction */
453 simple:
Magnus Damme7cc9a72008-02-07 20:18:21 +0900454 ret = handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 if (ret==0)
Paul Mundt53f983a2007-05-08 15:31:48 +0900456 regs->pc += instruction_size(instruction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 return ret;
458}
459
460/*
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900461 * Handle various address error exceptions:
462 * - instruction address error:
463 * misaligned PC
464 * PC >= 0x80000000 in user mode
465 * - data address error (read and write)
466 * misaligned data access
467 * access to >= 0x80000000 is user mode
468 * Unfortuntaly we can't distinguish between instruction address error
Simon Arlotte868d612007-05-14 08:15:10 +0900469 * and data address errors caused by read accesses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900471asmlinkage void do_address_error(struct pt_regs *regs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 unsigned long writeaccess,
473 unsigned long address)
474{
Yoshinori Sato0983b312006-11-05 15:58:47 +0900475 unsigned long error_code = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 mm_segment_t oldfs;
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900477 insn_size_t instruction;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 int tmp;
479
Yoshinori Sato0983b312006-11-05 15:58:47 +0900480 /* Intentional ifdef */
481#ifdef CONFIG_CPU_HAS_SR_RB
Paul Mundt4c59e292008-09-21 12:00:23 +0900482 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900483#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484
485 oldfs = get_fs();
486
487 if (user_mode(regs)) {
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900488 int si_code = BUS_ADRERR;
Paul Mundta99eae52010-01-12 16:12:25 +0900489 unsigned int user_action;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 local_irq_enable();
Paul Mundta99eae52010-01-12 16:12:25 +0900492 inc_unaligned_user_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900493
Andre Draszik5a0ab352009-08-24 15:01:10 +0900494 set_fs(USER_DS);
Paul Mundt23c4c822009-09-24 17:38:18 +0900495 if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1),
496 sizeof(instruction))) {
Andre Draszik5a0ab352009-08-24 15:01:10 +0900497 set_fs(oldfs);
498 goto uspace_segv;
499 }
500 set_fs(oldfs);
501
Andre Draszik7436cde2009-08-24 14:53:46 +0900502 /* shout about userspace fixups */
Paul Mundta99eae52010-01-12 16:12:25 +0900503 unaligned_fixups_notify(current, instruction, regs);
Andre Draszik7436cde2009-08-24 14:53:46 +0900504
Paul Mundta99eae52010-01-12 16:12:25 +0900505 user_action = unaligned_user_action();
506 if (user_action & UM_FIXUP)
Andre Draszik7436cde2009-08-24 14:53:46 +0900507 goto fixup;
Paul Mundta99eae52010-01-12 16:12:25 +0900508 if (user_action & UM_SIGNAL)
Andre Draszik7436cde2009-08-24 14:53:46 +0900509 goto uspace_segv;
510 else {
511 /* ignore */
Andre Draszik5a0ab352009-08-24 15:01:10 +0900512 regs->pc += instruction_size(instruction);
Andre Draszik7436cde2009-08-24 14:53:46 +0900513 return;
514 }
515
516fixup:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 /* bad PC is not something we can fix */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900518 if (regs->pc & 1) {
519 si_code = BUS_ADRALN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 goto uspace_segv;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900521 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
523 set_fs(USER_DS);
Magnus Damme7cc9a72008-02-07 20:18:21 +0900524 tmp = handle_unaligned_access(instruction, regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900525 &user_mem_access, 0,
526 address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 set_fs(oldfs);
528
Paul Mundta99eae52010-01-12 16:12:25 +0900529 if (tmp == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 return; /* sorted */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900531uspace_segv:
532 printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
533 "access (PC %lx PR %lx)\n", current->comm, regs->pc,
534 regs->pr);
535
Eric W. Biederman2e1661d22019-05-23 11:04:24 -0500536 force_sig_fault(SIGBUS, si_code, (void __user *)address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 } else {
Paul Mundta99eae52010-01-12 16:12:25 +0900538 inc_unaligned_kernel_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900539
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 if (regs->pc & 1)
541 die("unaligned program counter", regs, error_code);
542
543 set_fs(KERNEL_DS);
Paul Mundtfa439722008-09-04 18:53:58 +0900544 if (copy_from_user(&instruction, (void __user *)(regs->pc),
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900545 sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* Argh. Fault on the instruction itself.
547 This should never happen non-SMP
548 */
549 set_fs(oldfs);
550 die("insn faulting in do_address_error", regs, 0);
551 }
552
Paul Mundta99eae52010-01-12 16:12:25 +0900553 unaligned_fixups_notify(current, instruction, regs);
Paul Mundt40258ee2009-09-24 17:48:15 +0900554
Paul Mundtace2dc72010-10-13 06:55:26 +0900555 handle_unaligned_access(instruction, regs, &user_mem_access,
556 0, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 set_fs(oldfs);
558 }
559}
560
561#ifdef CONFIG_SH_DSP
562/*
563 * SH-DSP support gerg@snapgear.com.
564 */
565int is_dsp_inst(struct pt_regs *regs)
566{
Paul Mundt882c12c2007-05-14 17:26:34 +0900567 unsigned short inst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900569 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570 * Safe guard if DSP mode is already enabled or we're lacking
571 * the DSP altogether.
572 */
Paul Mundt11c19652006-12-25 10:19:56 +0900573 if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574 return 0;
575
576 get_user(inst, ((unsigned short *) regs->pc));
577
578 inst &= 0xf000;
579
580 /* Check for any type of DSP or support instruction */
581 if ((inst == 0xf000) || (inst == 0x4000))
582 return 1;
583
584 return 0;
585}
586#else
587#define is_dsp_inst(regs) (0)
588#endif /* CONFIG_SH_DSP */
589
Yoshinori Sato0983b312006-11-05 15:58:47 +0900590#ifdef CONFIG_CPU_SH2A
Bobby Binghama3c19512014-04-03 14:46:41 -0700591asmlinkage void do_divide_error(unsigned long r4)
Yoshinori Sato0983b312006-11-05 15:58:47 +0900592{
Eric W. Biedermanc65626c2018-04-15 19:56:33 -0500593 int code;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900594
Yoshinori Sato0983b312006-11-05 15:58:47 +0900595 switch (r4) {
596 case TRAP_DIVZERO_ERROR:
Eric W. Biedermanc65626c2018-04-15 19:56:33 -0500597 code = FPE_INTDIV;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900598 break;
599 case TRAP_DIVOVF_ERROR:
Eric W. Biedermanc65626c2018-04-15 19:56:33 -0500600 code = FPE_INTOVF;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900601 break;
Eric W. Biederman26da3502018-05-29 09:40:11 -0500602 default:
603 /* Let gcc know unhandled cases don't make it past here */
604 return;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900605 }
Eric W. Biederman2e1661d22019-05-23 11:04:24 -0500606 force_sig_fault(SIGFPE, code, NULL);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900607}
608#endif
609
Bobby Binghama3c19512014-04-03 14:46:41 -0700610asmlinkage void do_reserved_inst(void)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900611{
Bobby Binghama3c19512014-04-03 14:46:41 -0700612 struct pt_regs *regs = current_pt_regs();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900613 unsigned long error_code;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900614
615#ifdef CONFIG_SH_FPU_EMU
Yoshinori Sato0983b312006-11-05 15:58:47 +0900616 unsigned short inst = 0;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900617 int err;
618
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900619 get_user(inst, (unsigned short*)regs->pc);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900620
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900621 err = do_fpu_inst(inst, regs);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900622 if (!err) {
Paul Mundt53f983a2007-05-08 15:31:48 +0900623 regs->pc += instruction_size(inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900624 return;
625 }
626 /* not a FPU inst. */
627#endif
628
629#ifdef CONFIG_SH_DSP
630 /* Check if it's a DSP instruction */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900631 if (is_dsp_inst(regs)) {
Takashi YOSHII4b565682006-09-27 17:15:32 +0900632 /* Enable DSP mode, and restart instruction. */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900633 regs->sr |= SR_DSP;
Michael Trimarchi01ab1032009-04-03 17:32:33 +0000634 /* Save DSP mode */
Eric W. Biederman3cf5d072019-05-23 10:17:27 -0500635 current->thread.dsp_status.status |= SR_DSP;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900636 return;
637 }
638#endif
639
Paul Mundt4c59e292008-09-21 12:00:23 +0900640 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900641
Takashi YOSHII4b565682006-09-27 17:15:32 +0900642 local_irq_enable();
Eric W. Biederman3cf5d072019-05-23 10:17:27 -0500643 force_sig(SIGILL);
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900644 die_if_no_fixup("reserved instruction", regs, error_code);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900645}
646
647#ifdef CONFIG_SH_FPU_EMU
Paul Mundtedfd6da2008-11-26 13:06:04 +0900648static int emulate_branch(unsigned short inst, struct pt_regs *regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900649{
650 /*
651 * bfs: 8fxx: PC+=d*2+4;
652 * bts: 8dxx: PC+=d*2+4;
653 * bra: axxx: PC+=D*2+4;
654 * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
655 * braf:0x23: PC+=Rn*2+4;
656 * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
657 * jmp: 4x2b: PC=Rn;
658 * jsr: 4x0b: PC=Rn after PR=PC+4;
659 * rts: 000b: PC=PR;
660 */
Paul Mundtedfd6da2008-11-26 13:06:04 +0900661 if (((inst & 0xf000) == 0xb000) || /* bsr */
662 ((inst & 0xf0ff) == 0x0003) || /* bsrf */
663 ((inst & 0xf0ff) == 0x400b)) /* jsr */
664 regs->pr = regs->pc + 4;
665
666 if ((inst & 0xfd00) == 0x8d00) { /* bfs, bts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900667 regs->pc += SH_PC_8BIT_OFFSET(inst);
668 return 0;
669 }
670
Paul Mundtedfd6da2008-11-26 13:06:04 +0900671 if ((inst & 0xe000) == 0xa000) { /* bra, bsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900672 regs->pc += SH_PC_12BIT_OFFSET(inst);
673 return 0;
674 }
675
Paul Mundtedfd6da2008-11-26 13:06:04 +0900676 if ((inst & 0xf0df) == 0x0003) { /* braf, bsrf */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900677 regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
678 return 0;
679 }
680
Paul Mundtedfd6da2008-11-26 13:06:04 +0900681 if ((inst & 0xf0df) == 0x400b) { /* jmp, jsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900682 regs->pc = regs->regs[(inst & 0x0f00) >> 8];
683 return 0;
684 }
685
Paul Mundtedfd6da2008-11-26 13:06:04 +0900686 if ((inst & 0xffff) == 0x000b) { /* rts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900687 regs->pc = regs->pr;
688 return 0;
689 }
690
691 return 1;
692}
693#endif
694
Bobby Binghama3c19512014-04-03 14:46:41 -0700695asmlinkage void do_illegal_slot_inst(void)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900696{
Bobby Binghama3c19512014-04-03 14:46:41 -0700697 struct pt_regs *regs = current_pt_regs();
Paul Mundtb3d765f2008-09-17 23:12:11 +0900698 unsigned long inst;
Chris Smithd39f5452008-09-05 17:15:39 +0900699
700 if (kprobe_handle_illslot(regs->pc) == 0)
701 return;
702
Takashi YOSHII4b565682006-09-27 17:15:32 +0900703#ifdef CONFIG_SH_FPU_EMU
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900704 get_user(inst, (unsigned short *)regs->pc + 1);
705 if (!do_fpu_inst(inst, regs)) {
706 get_user(inst, (unsigned short *)regs->pc);
707 if (!emulate_branch(inst, regs))
Takashi YOSHII4b565682006-09-27 17:15:32 +0900708 return;
709 /* fault in branch.*/
710 }
711 /* not a FPU inst. */
712#endif
713
Paul Mundt4c59e292008-09-21 12:00:23 +0900714 inst = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900715
Takashi YOSHII4b565682006-09-27 17:15:32 +0900716 local_irq_enable();
Eric W. Biederman3cf5d072019-05-23 10:17:27 -0500717 force_sig(SIGILL);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900718 die_if_no_fixup("illegal slot instruction", regs, inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900719}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Bobby Binghama3c19512014-04-03 14:46:41 -0700721asmlinkage void do_exception_error(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722{
723 long ex;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900724
Paul Mundt4c59e292008-09-21 12:00:23 +0900725 ex = lookup_exception_vector();
Bobby Binghama3c19512014-04-03 14:46:41 -0700726 die_if_kernel("exception", current_pt_regs(), ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727}
728
Paul Gortmaker4603f532013-06-18 17:10:12 -0400729void per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 extern void *vbr_base;
732
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 /* NOTE: The VBR value should be at P1
734 (or P2, virtural "fixed" address space).
735 It's definitely should not in physical address. */
736
737 asm volatile("ldc %0, vbr"
738 : /* no output */
739 : "r" (&vbr_base)
740 : "memory");
Magnus Damm68a1aed2010-09-24 09:05:38 +0000741
742 /* disable exception blocking now when the vbr has been setup */
743 clear_bl_bit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744}
745
Paul Mundt1f666582006-10-19 16:20:25 +0900746void *set_exception_table_vec(unsigned int vec, void *handler)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747{
748 extern void *exception_handling_table[];
Paul Mundt1f666582006-10-19 16:20:25 +0900749 void *old_handler;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900750
Paul Mundt1f666582006-10-19 16:20:25 +0900751 old_handler = exception_handling_table[vec];
752 exception_handling_table[vec] = handler;
753 return old_handler;
754}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
Paul Mundt1f666582006-10-19 16:20:25 +0900756void __init trap_init(void)
757{
758 set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
759 set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Takashi YOSHII4b565682006-09-27 17:15:32 +0900761#if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
762 defined(CONFIG_SH_FPU_EMU)
763 /*
764 * For SH-4 lacking an FPU, treat floating point instructions as
765 * reserved. They'll be handled in the math-emu case, or faulted on
766 * otherwise.
767 */
Paul Mundt1f666582006-10-19 16:20:25 +0900768 set_exception_table_evt(0x800, do_reserved_inst);
769 set_exception_table_evt(0x820, do_illegal_slot_inst);
770#elif defined(CONFIG_SH_FPU)
Paul Mundt74d99a52007-11-26 20:38:36 +0900771 set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
772 set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900774
775#ifdef CONFIG_CPU_SH2
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900776 set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900777#endif
778#ifdef CONFIG_CPU_SH2A
779 set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
780 set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +0900781#ifdef CONFIG_SH_FPU
782 set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
783#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900784#endif
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900785
Peter Griffincd894362009-05-08 15:51:51 +0100786#ifdef TRAP_UBC
Paul Mundtc4761812010-01-05 12:44:02 +0900787 set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler);
Peter Griffincd894362009-05-08 15:51:51 +0100788#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789}