blob: b9375d96cdbc178881184ff8b9787ae83e3ce4ff [file] [log] [blame]
Alexandre Bellonia556c762018-05-14 22:04:57 +02001// SPDX-License-Identifier: (GPL-2.0 OR MIT)
2/*
3 * Microsemi Ocelot Switch driver
4 *
5 * Copyright (c) 2017 Microsemi Corporation
6 */
Alexandre Bellonia556c762018-05-14 22:04:57 +02007#include <linux/if_bridge.h>
Alexandre Bellonia556c762018-05-14 22:04:57 +02008#include "ocelot.h"
Vladimir Oltean3c836542020-06-20 18:43:45 +03009#include "ocelot_vcap.h"
Alexandre Bellonia556c762018-05-14 22:04:57 +020010
Steen Hegelund639c1b22018-12-20 14:16:31 +010011#define TABLE_UPDATE_SLEEP_US 10
12#define TABLE_UPDATE_TIMEOUT_US 100000
13
Alexandre Bellonia556c762018-05-14 22:04:57 +020014struct ocelot_mact_entry {
15 u8 mac[ETH_ALEN];
16 u16 vid;
17 enum macaccess_entry_type type;
18};
19
Steen Hegelund639c1b22018-12-20 14:16:31 +010020static inline u32 ocelot_mact_read_macaccess(struct ocelot *ocelot)
21{
22 return ocelot_read(ocelot, ANA_TABLES_MACACCESS);
23}
24
Alexandre Bellonia556c762018-05-14 22:04:57 +020025static inline int ocelot_mact_wait_for_completion(struct ocelot *ocelot)
26{
Steen Hegelund639c1b22018-12-20 14:16:31 +010027 u32 val;
Alexandre Bellonia556c762018-05-14 22:04:57 +020028
Steen Hegelund639c1b22018-12-20 14:16:31 +010029 return readx_poll_timeout(ocelot_mact_read_macaccess,
30 ocelot, val,
31 (val & ANA_TABLES_MACACCESS_MAC_TABLE_CMD_M) ==
32 MACACCESS_CMD_IDLE,
33 TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
Alexandre Bellonia556c762018-05-14 22:04:57 +020034}
35
36static void ocelot_mact_select(struct ocelot *ocelot,
37 const unsigned char mac[ETH_ALEN],
38 unsigned int vid)
39{
40 u32 macl = 0, mach = 0;
41
42 /* Set the MAC address to handle and the vlan associated in a format
43 * understood by the hardware.
44 */
45 mach |= vid << 16;
46 mach |= mac[0] << 8;
47 mach |= mac[1] << 0;
48 macl |= mac[2] << 24;
49 macl |= mac[3] << 16;
50 macl |= mac[4] << 8;
51 macl |= mac[5] << 0;
52
53 ocelot_write(ocelot, macl, ANA_TABLES_MACLDATA);
54 ocelot_write(ocelot, mach, ANA_TABLES_MACHDATA);
55
56}
57
Vladimir Oltean9c90eea2020-06-20 18:43:44 +030058int ocelot_mact_learn(struct ocelot *ocelot, int port,
59 const unsigned char mac[ETH_ALEN],
60 unsigned int vid, enum macaccess_entry_type type)
Alexandre Bellonia556c762018-05-14 22:04:57 +020061{
62 ocelot_mact_select(ocelot, mac, vid);
63
64 /* Issue a write command */
65 ocelot_write(ocelot, ANA_TABLES_MACACCESS_VALID |
66 ANA_TABLES_MACACCESS_DEST_IDX(port) |
67 ANA_TABLES_MACACCESS_ENTRYTYPE(type) |
68 ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_LEARN),
69 ANA_TABLES_MACACCESS);
70
71 return ocelot_mact_wait_for_completion(ocelot);
72}
Vladimir Oltean9c90eea2020-06-20 18:43:44 +030073EXPORT_SYMBOL(ocelot_mact_learn);
Alexandre Bellonia556c762018-05-14 22:04:57 +020074
Vladimir Oltean9c90eea2020-06-20 18:43:44 +030075int ocelot_mact_forget(struct ocelot *ocelot,
76 const unsigned char mac[ETH_ALEN], unsigned int vid)
Alexandre Bellonia556c762018-05-14 22:04:57 +020077{
78 ocelot_mact_select(ocelot, mac, vid);
79
80 /* Issue a forget command */
81 ocelot_write(ocelot,
82 ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_FORGET),
83 ANA_TABLES_MACACCESS);
84
85 return ocelot_mact_wait_for_completion(ocelot);
86}
Vladimir Oltean9c90eea2020-06-20 18:43:44 +030087EXPORT_SYMBOL(ocelot_mact_forget);
Alexandre Bellonia556c762018-05-14 22:04:57 +020088
89static void ocelot_mact_init(struct ocelot *ocelot)
90{
91 /* Configure the learning mode entries attributes:
92 * - Do not copy the frame to the CPU extraction queues.
93 * - Use the vlan and mac_cpoy for dmac lookup.
94 */
95 ocelot_rmw(ocelot, 0,
96 ANA_AGENCTRL_LEARN_CPU_COPY | ANA_AGENCTRL_IGNORE_DMAC_FLAGS
97 | ANA_AGENCTRL_LEARN_FWD_KILL
98 | ANA_AGENCTRL_LEARN_IGNORE_VLAN,
99 ANA_AGENCTRL);
100
101 /* Clear the MAC table */
102 ocelot_write(ocelot, MACACCESS_CMD_INIT, ANA_TABLES_MACACCESS);
103}
104
Vladimir Olteanf270dbf2019-11-09 15:02:52 +0200105static void ocelot_vcap_enable(struct ocelot *ocelot, int port)
Horatiu Vulturb5962292019-05-31 09:16:56 +0200106{
107 ocelot_write_gix(ocelot, ANA_PORT_VCAP_S2_CFG_S2_ENA |
108 ANA_PORT_VCAP_S2_CFG_S2_IP6_CFG(0xa),
Vladimir Olteanf270dbf2019-11-09 15:02:52 +0200109 ANA_PORT_VCAP_S2_CFG, port);
Horatiu Vulturb5962292019-05-31 09:16:56 +0200110}
111
Steen Hegelund639c1b22018-12-20 14:16:31 +0100112static inline u32 ocelot_vlant_read_vlanaccess(struct ocelot *ocelot)
113{
114 return ocelot_read(ocelot, ANA_TABLES_VLANACCESS);
115}
116
Alexandre Bellonia556c762018-05-14 22:04:57 +0200117static inline int ocelot_vlant_wait_for_completion(struct ocelot *ocelot)
118{
Steen Hegelund639c1b22018-12-20 14:16:31 +0100119 u32 val;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200120
Steen Hegelund639c1b22018-12-20 14:16:31 +0100121 return readx_poll_timeout(ocelot_vlant_read_vlanaccess,
122 ocelot,
123 val,
124 (val & ANA_TABLES_VLANACCESS_VLAN_TBL_CMD_M) ==
125 ANA_TABLES_VLANACCESS_CMD_IDLE,
126 TABLE_UPDATE_SLEEP_US, TABLE_UPDATE_TIMEOUT_US);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200127}
128
Antoine Tenart71425292018-06-26 14:28:49 +0200129static int ocelot_vlant_set_mask(struct ocelot *ocelot, u16 vid, u32 mask)
130{
131 /* Select the VID to configure */
132 ocelot_write(ocelot, ANA_TABLES_VLANTIDX_V_INDEX(vid),
133 ANA_TABLES_VLANTIDX);
134 /* Set the vlan port members mask and issue a write command */
135 ocelot_write(ocelot, ANA_TABLES_VLANACCESS_VLAN_PORT_MASK(mask) |
136 ANA_TABLES_VLANACCESS_CMD_WRITE,
137 ANA_TABLES_VLANACCESS);
138
139 return ocelot_vlant_wait_for_completion(ocelot);
140}
141
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200142static int ocelot_port_set_native_vlan(struct ocelot *ocelot, int port,
143 u16 vid)
144{
145 struct ocelot_port *ocelot_port = ocelot->ports[port];
Vladimir Oltean87b0f982020-04-14 22:36:15 +0300146 u32 val = 0;
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200147
148 if (ocelot_port->vid != vid) {
149 /* Always permit deleting the native VLAN (vid = 0) */
150 if (ocelot_port->vid && vid) {
151 dev_err(ocelot->dev,
152 "Port already has a native VLAN: %d\n",
153 ocelot_port->vid);
154 return -EBUSY;
155 }
156 ocelot_port->vid = vid;
157 }
158
159 ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_VID(vid),
Antoine Tenart71425292018-06-26 14:28:49 +0200160 REW_PORT_VLAN_CFG_PORT_VID_M,
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200161 REW_PORT_VLAN_CFG, port);
162
Vladimir Oltean87b0f982020-04-14 22:36:15 +0300163 if (ocelot_port->vlan_aware && !ocelot_port->vid)
164 /* If port is vlan-aware and tagged, drop untagged and priority
165 * tagged frames.
166 */
167 val = ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
168 ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
169 ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA;
170 ocelot_rmw_gix(ocelot, val,
171 ANA_PORT_DROP_CFG_DROP_UNTAGGED_ENA |
172 ANA_PORT_DROP_CFG_DROP_PRIO_S_TAGGED_ENA |
173 ANA_PORT_DROP_CFG_DROP_PRIO_C_TAGGED_ENA,
174 ANA_PORT_DROP_CFG, port);
175
176 if (ocelot_port->vlan_aware) {
177 if (ocelot_port->vid)
178 /* Tag all frames except when VID == DEFAULT_VLAN */
179 val = REW_TAG_CFG_TAG_CFG(1);
180 else
181 /* Tag all frames */
182 val = REW_TAG_CFG_TAG_CFG(3);
183 } else {
184 /* Port tagging disabled. */
185 val = REW_TAG_CFG_TAG_CFG(0);
186 }
187 ocelot_rmw_gix(ocelot, val,
188 REW_TAG_CFG_TAG_CFG_M,
189 REW_TAG_CFG, port);
190
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200191 return 0;
192}
193
Vladimir Oltean87b0f982020-04-14 22:36:15 +0300194void ocelot_port_vlan_filtering(struct ocelot *ocelot, int port,
195 bool vlan_aware)
196{
197 struct ocelot_port *ocelot_port = ocelot->ports[port];
198 u32 val;
199
200 ocelot_port->vlan_aware = vlan_aware;
201
202 if (vlan_aware)
203 val = ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
204 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1);
205 else
206 val = 0;
207 ocelot_rmw_gix(ocelot, val,
208 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
209 ANA_PORT_VLAN_CFG_VLAN_POP_CNT_M,
210 ANA_PORT_VLAN_CFG, port);
211
212 ocelot_port_set_native_vlan(ocelot, port, ocelot_port->vid);
213}
214EXPORT_SYMBOL(ocelot_port_vlan_filtering);
215
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200216/* Default vlan to clasify for untagged frames (may be zero) */
217static void ocelot_port_set_pvid(struct ocelot *ocelot, int port, u16 pvid)
218{
219 struct ocelot_port *ocelot_port = ocelot->ports[port];
220
221 ocelot_rmw_gix(ocelot,
222 ANA_PORT_VLAN_CFG_VLAN_VID(pvid),
223 ANA_PORT_VLAN_CFG_VLAN_VID_M,
224 ANA_PORT_VLAN_CFG, port);
225
226 ocelot_port->pvid = pvid;
Antoine Tenart71425292018-06-26 14:28:49 +0200227}
228
Vladimir Oltean5e256362019-11-14 17:03:27 +0200229int ocelot_vlan_add(struct ocelot *ocelot, int port, u16 vid, bool pvid,
230 bool untagged)
Antoine Tenart71425292018-06-26 14:28:49 +0200231{
Antoine Tenart71425292018-06-26 14:28:49 +0200232 int ret;
233
Antoine Tenart71425292018-06-26 14:28:49 +0200234 /* Make the port a member of the VLAN */
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200235 ocelot->vlan_mask[vid] |= BIT(port);
Antoine Tenart71425292018-06-26 14:28:49 +0200236 ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
237 if (ret)
238 return ret;
239
240 /* Default ingress vlan classification */
241 if (pvid)
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200242 ocelot_port_set_pvid(ocelot, port, vid);
Antoine Tenart71425292018-06-26 14:28:49 +0200243
244 /* Untagged egress vlan clasification */
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200245 if (untagged) {
246 ret = ocelot_port_set_native_vlan(ocelot, port, vid);
247 if (ret)
248 return ret;
Vladimir Olteanb9cd75e2019-10-26 21:04:27 +0300249 }
Antoine Tenart71425292018-06-26 14:28:49 +0200250
Antoine Tenart71425292018-06-26 14:28:49 +0200251 return 0;
252}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200253EXPORT_SYMBOL(ocelot_vlan_add);
Antoine Tenart71425292018-06-26 14:28:49 +0200254
Vladimir Oltean5e256362019-11-14 17:03:27 +0200255int ocelot_vlan_del(struct ocelot *ocelot, int port, u16 vid)
Vladimir Oltean98559342019-11-09 15:02:48 +0200256{
257 struct ocelot_port *ocelot_port = ocelot->ports[port];
258 int ret;
Antoine Tenart71425292018-06-26 14:28:49 +0200259
260 /* Stop the port from being a member of the vlan */
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200261 ocelot->vlan_mask[vid] &= ~BIT(port);
Antoine Tenart71425292018-06-26 14:28:49 +0200262 ret = ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
263 if (ret)
264 return ret;
265
266 /* Ingress */
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200267 if (ocelot_port->pvid == vid)
268 ocelot_port_set_pvid(ocelot, port, 0);
Antoine Tenart71425292018-06-26 14:28:49 +0200269
270 /* Egress */
Vladimir Oltean97bb69e2019-11-09 15:02:47 +0200271 if (ocelot_port->vid == vid)
272 ocelot_port_set_native_vlan(ocelot, port, 0);
Antoine Tenart71425292018-06-26 14:28:49 +0200273
274 return 0;
275}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200276EXPORT_SYMBOL(ocelot_vlan_del);
Antoine Tenart71425292018-06-26 14:28:49 +0200277
Alexandre Bellonia556c762018-05-14 22:04:57 +0200278static void ocelot_vlan_init(struct ocelot *ocelot)
279{
Antoine Tenart71425292018-06-26 14:28:49 +0200280 u16 port, vid;
281
Alexandre Bellonia556c762018-05-14 22:04:57 +0200282 /* Clear VLAN table, by default all ports are members of all VLANs */
283 ocelot_write(ocelot, ANA_TABLES_VLANACCESS_CMD_INIT,
284 ANA_TABLES_VLANACCESS);
285 ocelot_vlant_wait_for_completion(ocelot);
Antoine Tenart71425292018-06-26 14:28:49 +0200286
287 /* Configure the port VLAN memberships */
288 for (vid = 1; vid < VLAN_N_VID; vid++) {
289 ocelot->vlan_mask[vid] = 0;
290 ocelot_vlant_set_mask(ocelot, vid, ocelot->vlan_mask[vid]);
291 }
292
293 /* Because VLAN filtering is enabled, we need VID 0 to get untagged
294 * traffic. It is added automatically if 8021q module is loaded, but
295 * we can't rely on it since module may be not loaded.
296 */
297 ocelot->vlan_mask[0] = GENMASK(ocelot->num_phys_ports - 1, 0);
298 ocelot_vlant_set_mask(ocelot, 0, ocelot->vlan_mask[0]);
299
Antoine Tenart71425292018-06-26 14:28:49 +0200300 /* Set vlan ingress filter mask to all ports but the CPU port by
301 * default.
302 */
Vladimir Oltean714d0ff2019-11-09 15:02:55 +0200303 ocelot_write(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
304 ANA_VLANMASK);
Antoine Tenart71425292018-06-26 14:28:49 +0200305
306 for (port = 0; port < ocelot->num_phys_ports; port++) {
307 ocelot_write_gix(ocelot, 0, REW_PORT_VLAN_CFG, port);
308 ocelot_write_gix(ocelot, 0, REW_TAG_CFG, port);
309 }
Alexandre Bellonia556c762018-05-14 22:04:57 +0200310}
311
Vladimir Oltean5e256362019-11-14 17:03:27 +0200312void ocelot_adjust_link(struct ocelot *ocelot, int port,
313 struct phy_device *phydev)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200314{
Vladimir Oltean26f4dba2019-11-09 15:02:59 +0200315 struct ocelot_port *ocelot_port = ocelot->ports[port];
Vladimir Oltean5bc9d2e2019-11-14 17:03:22 +0200316 int speed, mode = 0;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200317
Vladimir Oltean26f4dba2019-11-09 15:02:59 +0200318 switch (phydev->speed) {
Alexandre Bellonia556c762018-05-14 22:04:57 +0200319 case SPEED_10:
320 speed = OCELOT_SPEED_10;
321 break;
322 case SPEED_100:
323 speed = OCELOT_SPEED_100;
324 break;
325 case SPEED_1000:
326 speed = OCELOT_SPEED_1000;
327 mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
328 break;
329 case SPEED_2500:
330 speed = OCELOT_SPEED_2500;
331 mode = DEV_MAC_MODE_CFG_GIGA_MODE_ENA;
332 break;
333 default:
Vladimir Oltean26f4dba2019-11-09 15:02:59 +0200334 dev_err(ocelot->dev, "Unsupported PHY speed on port %d: %d\n",
335 port, phydev->speed);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200336 return;
337 }
338
Vladimir Oltean26f4dba2019-11-09 15:02:59 +0200339 phy_print_status(phydev);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200340
Vladimir Oltean26f4dba2019-11-09 15:02:59 +0200341 if (!phydev->link)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200342 return;
343
344 /* Only full duplex supported for now */
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200345 ocelot_port_writel(ocelot_port, DEV_MAC_MODE_CFG_FDX_ENA |
Alexandre Bellonia556c762018-05-14 22:04:57 +0200346 mode, DEV_MAC_MODE_CFG);
347
Vladimir Oltean1ba8f652020-02-29 16:31:11 +0200348 /* Disable HDX fast control */
349 ocelot_port_writel(ocelot_port, DEV_PORT_MISC_HDX_FAST_DIS,
350 DEV_PORT_MISC);
351
352 /* SGMII only for now */
353 ocelot_port_writel(ocelot_port, PCS1G_MODE_CFG_SGMII_MODE_ENA,
354 PCS1G_MODE_CFG);
355 ocelot_port_writel(ocelot_port, PCS1G_SD_CFG_SD_SEL, PCS1G_SD_CFG);
356
357 /* Enable PCS */
358 ocelot_port_writel(ocelot_port, PCS1G_CFG_PCS_ENA, PCS1G_CFG);
359
360 /* No aneg on SGMII */
361 ocelot_port_writel(ocelot_port, 0, PCS1G_ANEG_CFG);
362
363 /* No loopback */
364 ocelot_port_writel(ocelot_port, 0, PCS1G_LB_CFG);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200365
Alexandre Bellonia556c762018-05-14 22:04:57 +0200366 /* Enable MAC module */
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200367 ocelot_port_writel(ocelot_port, DEV_MAC_ENA_CFG_RX_ENA |
Alexandre Bellonia556c762018-05-14 22:04:57 +0200368 DEV_MAC_ENA_CFG_TX_ENA, DEV_MAC_ENA_CFG);
369
370 /* Take MAC, Port, Phy (intern) and PCS (SGMII/Serdes) clock out of
371 * reset */
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200372 ocelot_port_writel(ocelot_port, DEV_CLOCK_CFG_LINK_SPEED(speed),
Alexandre Bellonia556c762018-05-14 22:04:57 +0200373 DEV_CLOCK_CFG);
374
Alexandre Bellonia556c762018-05-14 22:04:57 +0200375 /* No PFC */
376 ocelot_write_gix(ocelot, ANA_PFC_PFC_CFG_FC_LINK_SPEED(speed),
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200377 ANA_PFC_PFC_CFG, port);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200378
Alexandre Bellonia556c762018-05-14 22:04:57 +0200379 /* Core: Enable port for frame transfer */
Vladimir Oltean886e1382020-07-13 19:57:03 +0300380 ocelot_fields_write(ocelot, port,
381 QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200382
383 /* Flow control */
384 ocelot_write_rix(ocelot, SYS_MAC_FC_CFG_PAUSE_VAL_CFG(0xffff) |
385 SYS_MAC_FC_CFG_RX_FC_ENA | SYS_MAC_FC_CFG_TX_FC_ENA |
386 SYS_MAC_FC_CFG_ZERO_PAUSE_ENA |
387 SYS_MAC_FC_CFG_FC_LATENCY_CFG(0x7) |
388 SYS_MAC_FC_CFG_FC_LINK_SPEED(speed),
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200389 SYS_MAC_FC_CFG, port);
390 ocelot_write_rix(ocelot, 0, ANA_POL_FLOWC, port);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200391}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200392EXPORT_SYMBOL(ocelot_adjust_link);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200393
Vladimir Oltean5e256362019-11-14 17:03:27 +0200394void ocelot_port_enable(struct ocelot *ocelot, int port,
395 struct phy_device *phy)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200396{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200397 /* Enable receiving frames on the port, and activate auto-learning of
398 * MAC addresses.
399 */
400 ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_LEARNAUTO |
401 ANA_PORT_PORT_CFG_RECV_ENA |
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200402 ANA_PORT_PORT_CFG_PORTID_VAL(port),
403 ANA_PORT_PORT_CFG, port);
Vladimir Oltean889b8952019-11-09 15:02:57 +0200404}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200405EXPORT_SYMBOL(ocelot_port_enable);
Vladimir Oltean889b8952019-11-09 15:02:57 +0200406
Vladimir Oltean5e256362019-11-14 17:03:27 +0200407void ocelot_port_disable(struct ocelot *ocelot, int port)
Vladimir Oltean889b8952019-11-09 15:02:57 +0200408{
409 struct ocelot_port *ocelot_port = ocelot->ports[port];
410
411 ocelot_port_writel(ocelot_port, 0, DEV_MAC_ENA_CFG);
Vladimir Oltean886e1382020-07-13 19:57:03 +0300412 ocelot_fields_write(ocelot, port, QSYS_SWITCH_PORT_MODE_PORT_ENA, 0);
Vladimir Oltean889b8952019-11-09 15:02:57 +0200413}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200414EXPORT_SYMBOL(ocelot_port_disable);
Vladimir Oltean889b8952019-11-09 15:02:57 +0200415
Vladimir Olteane2f9a8f2020-09-23 14:24:20 +0300416void ocelot_port_add_txtstamp_skb(struct ocelot *ocelot, int port,
417 struct sk_buff *clone)
Yangbo Lu400928b2019-11-20 16:23:16 +0800418{
Vladimir Olteane2f9a8f2020-09-23 14:24:20 +0300419 struct ocelot_port *ocelot_port = ocelot->ports[port];
Yangbo Lu400928b2019-11-20 16:23:16 +0800420
Vladimir Olteane2f9a8f2020-09-23 14:24:20 +0300421 spin_lock(&ocelot_port->ts_id_lock);
Vladimir Oltean65652432020-09-18 04:07:24 +0300422
Vladimir Olteane2f9a8f2020-09-23 14:24:20 +0300423 skb_shinfo(clone)->tx_flags |= SKBTX_IN_PROGRESS;
424 /* Store timestamp ID in cb[0] of sk_buff */
425 clone->cb[0] = ocelot_port->ts_id;
426 ocelot_port->ts_id = (ocelot_port->ts_id + 1) % 4;
427 skb_queue_tail(&ocelot_port->tx_skbs, clone);
Vladimir Oltean65652432020-09-18 04:07:24 +0300428
Vladimir Olteane2f9a8f2020-09-23 14:24:20 +0300429 spin_unlock(&ocelot_port->ts_id_lock);
Yangbo Lu400928b2019-11-20 16:23:16 +0800430}
431EXPORT_SYMBOL(ocelot_port_add_txtstamp_skb);
432
Yangbo Lue23a7b32019-11-20 16:23:15 +0800433static void ocelot_get_hwtimestamp(struct ocelot *ocelot,
434 struct timespec64 *ts)
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200435{
436 unsigned long flags;
437 u32 val;
438
439 spin_lock_irqsave(&ocelot->ptp_clock_lock, flags);
440
441 /* Read current PTP time to get seconds */
442 val = ocelot_read_rix(ocelot, PTP_PIN_CFG, TOD_ACC_PIN);
443
444 val &= ~(PTP_PIN_CFG_SYNC | PTP_PIN_CFG_ACTION_MASK | PTP_PIN_CFG_DOM);
445 val |= PTP_PIN_CFG_ACTION(PTP_PIN_ACTION_SAVE);
446 ocelot_write_rix(ocelot, val, PTP_PIN_CFG, TOD_ACC_PIN);
447 ts->tv_sec = ocelot_read_rix(ocelot, PTP_PIN_TOD_SEC_LSB, TOD_ACC_PIN);
448
449 /* Read packet HW timestamp from FIFO */
450 val = ocelot_read(ocelot, SYS_PTP_TXSTAMP);
451 ts->tv_nsec = SYS_PTP_TXSTAMP_PTP_TXSTAMP(val);
452
453 /* Sec has incremented since the ts was registered */
454 if ((ts->tv_sec & 0x1) != !!(val & SYS_PTP_TXSTAMP_PTP_TXSTAMP_SEC))
455 ts->tv_sec--;
456
457 spin_unlock_irqrestore(&ocelot->ptp_clock_lock, flags);
458}
Yangbo Lue23a7b32019-11-20 16:23:15 +0800459
460void ocelot_get_txtstamp(struct ocelot *ocelot)
461{
462 int budget = OCELOT_PTP_QUEUE_SZ;
463
464 while (budget--) {
Yangbo Lub049da12019-11-27 15:27:57 +0800465 struct sk_buff *skb, *skb_tmp, *skb_match = NULL;
Yangbo Lue23a7b32019-11-20 16:23:15 +0800466 struct skb_shared_hwtstamps shhwtstamps;
Yangbo Lue23a7b32019-11-20 16:23:15 +0800467 struct ocelot_port *port;
468 struct timespec64 ts;
Yangbo Lub049da12019-11-27 15:27:57 +0800469 unsigned long flags;
Yangbo Lue23a7b32019-11-20 16:23:15 +0800470 u32 val, id, txport;
471
472 val = ocelot_read(ocelot, SYS_PTP_STATUS);
473
474 /* Check if a timestamp can be retrieved */
475 if (!(val & SYS_PTP_STATUS_PTP_MESS_VLD))
476 break;
477
478 WARN_ON(val & SYS_PTP_STATUS_PTP_OVFL);
479
480 /* Retrieve the ts ID and Tx port */
481 id = SYS_PTP_STATUS_PTP_MESS_ID_X(val);
482 txport = SYS_PTP_STATUS_PTP_MESS_TXPORT_X(val);
483
484 /* Retrieve its associated skb */
485 port = ocelot->ports[txport];
486
Yangbo Lub049da12019-11-27 15:27:57 +0800487 spin_lock_irqsave(&port->tx_skbs.lock, flags);
488
489 skb_queue_walk_safe(&port->tx_skbs, skb, skb_tmp) {
490 if (skb->cb[0] != id)
Yangbo Lue23a7b32019-11-20 16:23:15 +0800491 continue;
Yangbo Lub049da12019-11-27 15:27:57 +0800492 __skb_unlink(skb, &port->tx_skbs);
493 skb_match = skb;
Yangbo Lufc62c092019-11-27 15:27:56 +0800494 break;
Yangbo Lue23a7b32019-11-20 16:23:15 +0800495 }
496
Yangbo Lub049da12019-11-27 15:27:57 +0800497 spin_unlock_irqrestore(&port->tx_skbs.lock, flags);
498
laurent brando5fd82202020-07-27 18:26:14 +0800499 /* Get the h/w timestamp */
500 ocelot_get_hwtimestamp(ocelot, &ts);
Yangbo Lue23a7b32019-11-20 16:23:15 +0800501
Yangbo Lub049da12019-11-27 15:27:57 +0800502 if (unlikely(!skb_match))
Yangbo Lue23a7b32019-11-20 16:23:15 +0800503 continue;
504
Yangbo Lue23a7b32019-11-20 16:23:15 +0800505 /* Set the timestamp into the skb */
506 memset(&shhwtstamps, 0, sizeof(shhwtstamps));
507 shhwtstamps.hwtstamp = ktime_set(ts.tv_sec, ts.tv_nsec);
Vladimir Olteane2f9a8f2020-09-23 14:24:20 +0300508 skb_complete_tx_timestamp(skb_match, &shhwtstamps);
laurent brando5fd82202020-07-27 18:26:14 +0800509
510 /* Next ts */
511 ocelot_write(ocelot, SYS_PTP_NXT_PTP_NXT, SYS_PTP_NXT);
Yangbo Lue23a7b32019-11-20 16:23:15 +0800512 }
513}
514EXPORT_SYMBOL(ocelot_get_txtstamp);
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200515
Vladimir Oltean5e256362019-11-14 17:03:27 +0200516int ocelot_fdb_add(struct ocelot *ocelot, int port,
Vladimir Oltean87b0f982020-04-14 22:36:15 +0300517 const unsigned char *addr, u16 vid)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200518{
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200519 struct ocelot_port *ocelot_port = ocelot->ports[port];
Vladimir Oltean471beb12020-06-21 14:46:00 +0300520 int pgid = port;
521
522 if (port == ocelot->npi)
523 pgid = PGID_CPU;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200524
Antoine Tenart71425292018-06-26 14:28:49 +0200525 if (!vid) {
Vladimir Oltean87b0f982020-04-14 22:36:15 +0300526 if (!ocelot_port->vlan_aware)
Antoine Tenart71425292018-06-26 14:28:49 +0200527 /* If the bridge is not VLAN aware and no VID was
528 * provided, set it to pvid to ensure the MAC entry
529 * matches incoming untagged packets
530 */
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200531 vid = ocelot_port->pvid;
Antoine Tenart71425292018-06-26 14:28:49 +0200532 else
533 /* If the bridge is VLAN aware a VID must be provided as
534 * otherwise the learnt entry wouldn't match any frame.
535 */
536 return -EINVAL;
537 }
538
Vladimir Oltean471beb12020-06-21 14:46:00 +0300539 return ocelot_mact_learn(ocelot, pgid, addr, vid, ENTRYTYPE_LOCKED);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200540}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200541EXPORT_SYMBOL(ocelot_fdb_add);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200542
Vladimir Oltean5e256362019-11-14 17:03:27 +0200543int ocelot_fdb_del(struct ocelot *ocelot, int port,
544 const unsigned char *addr, u16 vid)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200545{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200546 return ocelot_mact_forget(ocelot, addr, vid);
547}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200548EXPORT_SYMBOL(ocelot_fdb_del);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200549
Vladimir Oltean9c90eea2020-06-20 18:43:44 +0300550int ocelot_port_fdb_do_dump(const unsigned char *addr, u16 vid,
551 bool is_static, void *data)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200552{
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200553 struct ocelot_dump_ctx *dump = data;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200554 u32 portid = NETLINK_CB(dump->cb->skb).portid;
555 u32 seq = dump->cb->nlh->nlmsg_seq;
556 struct nlmsghdr *nlh;
557 struct ndmsg *ndm;
558
559 if (dump->idx < dump->cb->args[2])
560 goto skip;
561
562 nlh = nlmsg_put(dump->skb, portid, seq, RTM_NEWNEIGH,
563 sizeof(*ndm), NLM_F_MULTI);
564 if (!nlh)
565 return -EMSGSIZE;
566
567 ndm = nlmsg_data(nlh);
568 ndm->ndm_family = AF_BRIDGE;
569 ndm->ndm_pad1 = 0;
570 ndm->ndm_pad2 = 0;
571 ndm->ndm_flags = NTF_SELF;
572 ndm->ndm_type = 0;
573 ndm->ndm_ifindex = dump->dev->ifindex;
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200574 ndm->ndm_state = is_static ? NUD_NOARP : NUD_REACHABLE;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200575
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200576 if (nla_put(dump->skb, NDA_LLADDR, ETH_ALEN, addr))
Alexandre Bellonia556c762018-05-14 22:04:57 +0200577 goto nla_put_failure;
578
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200579 if (vid && nla_put_u16(dump->skb, NDA_VLAN, vid))
Alexandre Bellonia556c762018-05-14 22:04:57 +0200580 goto nla_put_failure;
581
582 nlmsg_end(dump->skb, nlh);
583
584skip:
585 dump->idx++;
586 return 0;
587
588nla_put_failure:
589 nlmsg_cancel(dump->skb, nlh);
590 return -EMSGSIZE;
591}
Vladimir Oltean9c90eea2020-06-20 18:43:44 +0300592EXPORT_SYMBOL(ocelot_port_fdb_do_dump);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200593
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200594static int ocelot_mact_read(struct ocelot *ocelot, int port, int row, int col,
595 struct ocelot_mact_entry *entry)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200596{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200597 u32 val, dst, macl, mach;
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200598 char mac[ETH_ALEN];
Alexandre Bellonia556c762018-05-14 22:04:57 +0200599
600 /* Set row and column to read from */
601 ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_M_INDEX, row);
602 ocelot_field_write(ocelot, ANA_TABLES_MACTINDX_BUCKET, col);
603
604 /* Issue a read command */
605 ocelot_write(ocelot,
606 ANA_TABLES_MACACCESS_MAC_TABLE_CMD(MACACCESS_CMD_READ),
607 ANA_TABLES_MACACCESS);
608
609 if (ocelot_mact_wait_for_completion(ocelot))
610 return -ETIMEDOUT;
611
612 /* Read the entry flags */
613 val = ocelot_read(ocelot, ANA_TABLES_MACACCESS);
614 if (!(val & ANA_TABLES_MACACCESS_VALID))
615 return -EINVAL;
616
617 /* If the entry read has another port configured as its destination,
618 * do not report it.
619 */
620 dst = (val & ANA_TABLES_MACACCESS_DEST_IDX_M) >> 3;
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200621 if (dst != port)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200622 return -EINVAL;
623
624 /* Get the entry's MAC address and VLAN id */
625 macl = ocelot_read(ocelot, ANA_TABLES_MACLDATA);
626 mach = ocelot_read(ocelot, ANA_TABLES_MACHDATA);
627
628 mac[0] = (mach >> 8) & 0xff;
629 mac[1] = (mach >> 0) & 0xff;
630 mac[2] = (macl >> 24) & 0xff;
631 mac[3] = (macl >> 16) & 0xff;
632 mac[4] = (macl >> 8) & 0xff;
633 mac[5] = (macl >> 0) & 0xff;
634
635 entry->vid = (mach >> 16) & 0xfff;
636 ether_addr_copy(entry->mac, mac);
637
638 return 0;
639}
640
Vladimir Oltean5e256362019-11-14 17:03:27 +0200641int ocelot_fdb_dump(struct ocelot *ocelot, int port,
642 dsa_fdb_dump_cb_t *cb, void *data)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200643{
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200644 int i, j;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200645
Vladimir Oltean21ce7f32020-05-04 01:20:26 +0300646 /* Loop through all the mac tables entries. */
647 for (i = 0; i < ocelot->num_mact_rows; i++) {
Alexandre Bellonia556c762018-05-14 22:04:57 +0200648 for (j = 0; j < 4; j++) {
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200649 struct ocelot_mact_entry entry;
650 bool is_static;
651 int ret;
652
653 ret = ocelot_mact_read(ocelot, port, i, j, &entry);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200654 /* If the entry is invalid (wrong port, invalid...),
655 * skip it.
656 */
657 if (ret == -EINVAL)
658 continue;
659 else if (ret)
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200660 return ret;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200661
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200662 is_static = (entry.type == ENTRYTYPE_LOCKED);
663
664 ret = cb(entry.mac, entry.vid, is_static, data);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200665 if (ret)
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200666 return ret;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200667 }
668 }
669
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200670 return 0;
671}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200672EXPORT_SYMBOL(ocelot_fdb_dump);
Vladimir Oltean531ee1a2019-11-09 15:02:49 +0200673
Yangbo Luf1459222019-11-20 16:23:14 +0800674int ocelot_hwstamp_get(struct ocelot *ocelot, int port, struct ifreq *ifr)
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200675{
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200676 return copy_to_user(ifr->ifr_data, &ocelot->hwtstamp_config,
677 sizeof(ocelot->hwtstamp_config)) ? -EFAULT : 0;
678}
Yangbo Luf1459222019-11-20 16:23:14 +0800679EXPORT_SYMBOL(ocelot_hwstamp_get);
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200680
Yangbo Luf1459222019-11-20 16:23:14 +0800681int ocelot_hwstamp_set(struct ocelot *ocelot, int port, struct ifreq *ifr)
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200682{
Vladimir Oltean306fd442019-11-09 15:02:50 +0200683 struct ocelot_port *ocelot_port = ocelot->ports[port];
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200684 struct hwtstamp_config cfg;
685
686 if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
687 return -EFAULT;
688
689 /* reserved for future extensions */
690 if (cfg.flags)
691 return -EINVAL;
692
693 /* Tx type sanity check */
694 switch (cfg.tx_type) {
695 case HWTSTAMP_TX_ON:
Vladimir Oltean306fd442019-11-09 15:02:50 +0200696 ocelot_port->ptp_cmd = IFH_REW_OP_TWO_STEP_PTP;
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200697 break;
698 case HWTSTAMP_TX_ONESTEP_SYNC:
699 /* IFH_REW_OP_ONE_STEP_PTP updates the correctional field, we
700 * need to update the origin time.
701 */
Vladimir Oltean306fd442019-11-09 15:02:50 +0200702 ocelot_port->ptp_cmd = IFH_REW_OP_ORIGIN_PTP;
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200703 break;
704 case HWTSTAMP_TX_OFF:
Vladimir Oltean306fd442019-11-09 15:02:50 +0200705 ocelot_port->ptp_cmd = 0;
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200706 break;
707 default:
708 return -ERANGE;
709 }
710
711 mutex_lock(&ocelot->ptp_lock);
712
713 switch (cfg.rx_filter) {
714 case HWTSTAMP_FILTER_NONE:
715 break;
716 case HWTSTAMP_FILTER_ALL:
717 case HWTSTAMP_FILTER_SOME:
718 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
719 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
720 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
721 case HWTSTAMP_FILTER_NTP_ALL:
722 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
723 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
724 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
725 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
726 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
727 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
728 case HWTSTAMP_FILTER_PTP_V2_EVENT:
729 case HWTSTAMP_FILTER_PTP_V2_SYNC:
730 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
731 cfg.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
732 break;
733 default:
734 mutex_unlock(&ocelot->ptp_lock);
735 return -ERANGE;
736 }
737
738 /* Commit back the result & save it */
739 memcpy(&ocelot->hwtstamp_config, &cfg, sizeof(cfg));
740 mutex_unlock(&ocelot->ptp_lock);
741
742 return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
743}
Yangbo Luf1459222019-11-20 16:23:14 +0800744EXPORT_SYMBOL(ocelot_hwstamp_set);
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200745
Vladimir Oltean5e256362019-11-14 17:03:27 +0200746void ocelot_get_strings(struct ocelot *ocelot, int port, u32 sset, u8 *data)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200747{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200748 int i;
749
750 if (sset != ETH_SS_STATS)
751 return;
752
753 for (i = 0; i < ocelot->num_stats; i++)
754 memcpy(data + i * ETH_GSTRING_LEN, ocelot->stats_layout[i].name,
755 ETH_GSTRING_LEN);
756}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200757EXPORT_SYMBOL(ocelot_get_strings);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200758
Claudiu Manoil1e1caa92019-04-16 17:51:59 +0300759static void ocelot_update_stats(struct ocelot *ocelot)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200760{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200761 int i, j;
762
763 mutex_lock(&ocelot->stats_lock);
764
765 for (i = 0; i < ocelot->num_phys_ports; i++) {
766 /* Configure the port to read the stats from */
767 ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(i), SYS_STAT_CFG);
768
769 for (j = 0; j < ocelot->num_stats; j++) {
770 u32 val;
771 unsigned int idx = i * ocelot->num_stats + j;
772
773 val = ocelot_read_rix(ocelot, SYS_COUNT_RX_OCTETS,
774 ocelot->stats_layout[j].offset);
775
776 if (val < (ocelot->stats[idx] & U32_MAX))
777 ocelot->stats[idx] += (u64)1 << 32;
778
779 ocelot->stats[idx] = (ocelot->stats[idx] &
780 ~(u64)U32_MAX) + val;
781 }
782 }
783
Claudiu Manoil1e1caa92019-04-16 17:51:59 +0300784 mutex_unlock(&ocelot->stats_lock);
785}
786
787static void ocelot_check_stats_work(struct work_struct *work)
788{
789 struct delayed_work *del_work = to_delayed_work(work);
790 struct ocelot *ocelot = container_of(del_work, struct ocelot,
791 stats_work);
792
793 ocelot_update_stats(ocelot);
794
Alexandre Bellonia556c762018-05-14 22:04:57 +0200795 queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
796 OCELOT_STATS_CHECK_DELAY);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200797}
798
Vladimir Oltean5e256362019-11-14 17:03:27 +0200799void ocelot_get_ethtool_stats(struct ocelot *ocelot, int port, u64 *data)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200800{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200801 int i;
802
803 /* check and update now */
Claudiu Manoil1e1caa92019-04-16 17:51:59 +0300804 ocelot_update_stats(ocelot);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200805
806 /* Copy all counters */
807 for (i = 0; i < ocelot->num_stats; i++)
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200808 *data++ = ocelot->stats[port * ocelot->num_stats + i];
Alexandre Bellonia556c762018-05-14 22:04:57 +0200809}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200810EXPORT_SYMBOL(ocelot_get_ethtool_stats);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200811
Vladimir Oltean5e256362019-11-14 17:03:27 +0200812int ocelot_get_sset_count(struct ocelot *ocelot, int port, int sset)
Vladimir Olteanc7282d32019-11-09 15:02:54 +0200813{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200814 if (sset != ETH_SS_STATS)
815 return -EOPNOTSUPP;
Vladimir Olteanc7282d32019-11-09 15:02:54 +0200816
Alexandre Bellonia556c762018-05-14 22:04:57 +0200817 return ocelot->num_stats;
818}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200819EXPORT_SYMBOL(ocelot_get_sset_count);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200820
Vladimir Oltean5e256362019-11-14 17:03:27 +0200821int ocelot_get_ts_info(struct ocelot *ocelot, int port,
822 struct ethtool_ts_info *info)
Vladimir Olteanc7282d32019-11-09 15:02:54 +0200823{
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200824 info->phc_index = ocelot->ptp_clock ?
825 ptp_clock_index(ocelot->ptp_clock) : -1;
Yangbo Lud2b09a82020-04-20 10:46:46 +0800826 if (info->phc_index == -1) {
827 info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
828 SOF_TIMESTAMPING_RX_SOFTWARE |
829 SOF_TIMESTAMPING_SOFTWARE;
830 return 0;
831 }
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200832 info->so_timestamping |= SOF_TIMESTAMPING_TX_SOFTWARE |
833 SOF_TIMESTAMPING_RX_SOFTWARE |
834 SOF_TIMESTAMPING_SOFTWARE |
835 SOF_TIMESTAMPING_TX_HARDWARE |
836 SOF_TIMESTAMPING_RX_HARDWARE |
837 SOF_TIMESTAMPING_RAW_HARDWARE;
838 info->tx_types = BIT(HWTSTAMP_TX_OFF) | BIT(HWTSTAMP_TX_ON) |
839 BIT(HWTSTAMP_TX_ONESTEP_SYNC);
840 info->rx_filters = BIT(HWTSTAMP_FILTER_NONE) | BIT(HWTSTAMP_FILTER_ALL);
841
842 return 0;
843}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200844EXPORT_SYMBOL(ocelot_get_ts_info);
Antoine Tenart4e3b0462019-08-12 16:45:37 +0200845
Vladimir Oltean5e256362019-11-14 17:03:27 +0200846void ocelot_bridge_stp_state_set(struct ocelot *ocelot, int port, u8 state)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200847{
Alexandre Bellonia556c762018-05-14 22:04:57 +0200848 u32 port_cfg;
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200849 int p, i;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200850
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200851 if (!(BIT(port) & ocelot->bridge_mask))
852 return;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200853
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200854 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200855
856 switch (state) {
857 case BR_STATE_FORWARDING:
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200858 ocelot->bridge_fwd_mask |= BIT(port);
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -0500859 fallthrough;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200860 case BR_STATE_LEARNING:
861 port_cfg |= ANA_PORT_PORT_CFG_LEARN_ENA;
862 break;
863
864 default:
865 port_cfg &= ~ANA_PORT_PORT_CFG_LEARN_ENA;
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200866 ocelot->bridge_fwd_mask &= ~BIT(port);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200867 break;
868 }
869
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200870 ocelot_write_gix(ocelot, port_cfg, ANA_PORT_PORT_CFG, port);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200871
872 /* Apply FWD mask. The loop is needed to add/remove the current port as
873 * a source for the other ports.
874 */
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200875 for (p = 0; p < ocelot->num_phys_ports; p++) {
Vladimir Oltean69df5782020-02-29 16:50:02 +0200876 if (ocelot->bridge_fwd_mask & BIT(p)) {
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200877 unsigned long mask = ocelot->bridge_fwd_mask & ~BIT(p);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200878
879 for (i = 0; i < ocelot->num_phys_ports; i++) {
880 unsigned long bond_mask = ocelot->lags[i];
881
882 if (!bond_mask)
883 continue;
884
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200885 if (bond_mask & BIT(p)) {
Alexandre Bellonia556c762018-05-14 22:04:57 +0200886 mask &= ~bond_mask;
887 break;
888 }
889 }
890
Vladimir Olteanc9d22032019-11-09 15:03:01 +0200891 ocelot_write_rix(ocelot, mask,
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200892 ANA_PGID_PGID, PGID_SRC + p);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200893 } else {
Vladimir Oltean69df5782020-02-29 16:50:02 +0200894 ocelot_write_rix(ocelot, 0,
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200895 ANA_PGID_PGID, PGID_SRC + p);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200896 }
897 }
Alexandre Bellonia556c762018-05-14 22:04:57 +0200898}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200899EXPORT_SYMBOL(ocelot_bridge_stp_state_set);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200900
Vladimir Oltean5e256362019-11-14 17:03:27 +0200901void ocelot_set_ageing_time(struct ocelot *ocelot, unsigned int msecs)
Vladimir Oltean4bda1412019-11-09 15:02:51 +0200902{
Vladimir Olteanc0d7ecc2020-05-04 01:20:27 +0300903 unsigned int age_period = ANA_AUTOAGE_AGE_PERIOD(msecs / 2000);
904
905 /* Setting AGE_PERIOD to zero effectively disables automatic aging,
906 * which is clearly not what our intention is. So avoid that.
907 */
908 if (!age_period)
909 age_period = 1;
910
911 ocelot_rmw(ocelot, age_period, ANA_AUTOAGE_AGE_PERIOD_M, ANA_AUTOAGE);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200912}
Vladimir Oltean5e256362019-11-14 17:03:27 +0200913EXPORT_SYMBOL(ocelot_set_ageing_time);
Alexandre Bellonia556c762018-05-14 22:04:57 +0200914
Alexandre Bellonia556c762018-05-14 22:04:57 +0200915static struct ocelot_multicast *ocelot_multicast_get(struct ocelot *ocelot,
916 const unsigned char *addr,
917 u16 vid)
918{
919 struct ocelot_multicast *mc;
920
921 list_for_each_entry(mc, &ocelot->multicast, list) {
922 if (ether_addr_equal(mc->addr, addr) && mc->vid == vid)
923 return mc;
924 }
925
926 return NULL;
927}
928
Vladimir Oltean9403c152020-06-21 14:46:03 +0300929static enum macaccess_entry_type ocelot_classify_mdb(const unsigned char *addr)
930{
931 if (addr[0] == 0x01 && addr[1] == 0x00 && addr[2] == 0x5e)
932 return ENTRYTYPE_MACv4;
933 if (addr[0] == 0x33 && addr[1] == 0x33)
934 return ENTRYTYPE_MACv6;
935 return ENTRYTYPE_NORMAL;
936}
937
938static int ocelot_mdb_get_pgid(struct ocelot *ocelot,
939 enum macaccess_entry_type entry_type)
940{
941 int pgid;
942
943 /* According to VSC7514 datasheet 3.9.1.5 IPv4 Multicast Entries and
944 * 3.9.1.6 IPv6 Multicast Entries, "Instead of a lookup in the
945 * destination mask table (PGID), the destination set is programmed as
946 * part of the entry MAC address.", and the DEST_IDX is set to 0.
947 */
948 if (entry_type == ENTRYTYPE_MACv4 ||
949 entry_type == ENTRYTYPE_MACv6)
950 return 0;
951
952 for_each_nonreserved_multicast_dest_pgid(ocelot, pgid) {
953 struct ocelot_multicast *mc;
954 bool used = false;
955
956 list_for_each_entry(mc, &ocelot->multicast, list) {
957 if (mc->pgid == pgid) {
958 used = true;
959 break;
960 }
961 }
962
963 if (!used)
964 return pgid;
965 }
966
967 return -1;
968}
969
970static void ocelot_encode_ports_to_mdb(unsigned char *addr,
971 struct ocelot_multicast *mc,
972 enum macaccess_entry_type entry_type)
973{
974 memcpy(addr, mc->addr, ETH_ALEN);
975
976 if (entry_type == ENTRYTYPE_MACv4) {
977 addr[0] = 0;
978 addr[1] = mc->ports >> 8;
979 addr[2] = mc->ports & 0xff;
980 } else if (entry_type == ENTRYTYPE_MACv6) {
981 addr[0] = mc->ports >> 8;
982 addr[1] = mc->ports & 0xff;
983 }
984}
985
Vladimir Oltean209edf92020-06-21 14:46:01 +0300986int ocelot_port_mdb_add(struct ocelot *ocelot, int port,
987 const struct switchdev_obj_port_mdb *mdb)
Alexandre Bellonia556c762018-05-14 22:04:57 +0200988{
Vladimir Oltean209edf92020-06-21 14:46:01 +0300989 struct ocelot_port *ocelot_port = ocelot->ports[port];
Vladimir Oltean9403c152020-06-21 14:46:03 +0300990 enum macaccess_entry_type entry_type;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200991 unsigned char addr[ETH_ALEN];
Vladimir Oltean004d44f2019-11-09 15:02:53 +0200992 struct ocelot_multicast *mc;
Alexandre Bellonia556c762018-05-14 22:04:57 +0200993 u16 vid = mdb->vid;
994 bool new = false;
995
Vladimir Oltean471beb12020-06-21 14:46:00 +0300996 if (port == ocelot->npi)
997 port = ocelot->num_phys_ports;
998
Alexandre Bellonia556c762018-05-14 22:04:57 +0200999 if (!vid)
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001000 vid = ocelot_port->pvid;
Alexandre Bellonia556c762018-05-14 22:04:57 +02001001
Vladimir Oltean9403c152020-06-21 14:46:03 +03001002 entry_type = ocelot_classify_mdb(mdb->addr);
1003
Alexandre Bellonia556c762018-05-14 22:04:57 +02001004 mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1005 if (!mc) {
Vladimir Oltean9403c152020-06-21 14:46:03 +03001006 int pgid = ocelot_mdb_get_pgid(ocelot, entry_type);
1007
1008 if (pgid < 0) {
1009 dev_err(ocelot->dev,
1010 "No more PGIDs available for mdb %pM vid %d\n",
1011 mdb->addr, vid);
1012 return -ENOSPC;
1013 }
1014
Alexandre Bellonia556c762018-05-14 22:04:57 +02001015 mc = devm_kzalloc(ocelot->dev, sizeof(*mc), GFP_KERNEL);
1016 if (!mc)
1017 return -ENOMEM;
1018
1019 memcpy(mc->addr, mdb->addr, ETH_ALEN);
1020 mc->vid = vid;
Vladimir Oltean9403c152020-06-21 14:46:03 +03001021 mc->pgid = pgid;
Alexandre Bellonia556c762018-05-14 22:04:57 +02001022
1023 list_add_tail(&mc->list, &ocelot->multicast);
1024 new = true;
1025 }
1026
Alexandre Bellonia556c762018-05-14 22:04:57 +02001027 if (!new) {
Vladimir Oltean9403c152020-06-21 14:46:03 +03001028 ocelot_encode_ports_to_mdb(addr, mc, entry_type);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001029 ocelot_mact_forget(ocelot, addr, vid);
1030 }
1031
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001032 mc->ports |= BIT(port);
Vladimir Oltean9403c152020-06-21 14:46:03 +03001033 ocelot_encode_ports_to_mdb(addr, mc, entry_type);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001034
Vladimir Oltean9403c152020-06-21 14:46:03 +03001035 return ocelot_mact_learn(ocelot, mc->pgid, addr, vid, entry_type);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001036}
Vladimir Oltean209edf92020-06-21 14:46:01 +03001037EXPORT_SYMBOL(ocelot_port_mdb_add);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001038
Vladimir Oltean209edf92020-06-21 14:46:01 +03001039int ocelot_port_mdb_del(struct ocelot *ocelot, int port,
1040 const struct switchdev_obj_port_mdb *mdb)
Alexandre Bellonia556c762018-05-14 22:04:57 +02001041{
Vladimir Oltean209edf92020-06-21 14:46:01 +03001042 struct ocelot_port *ocelot_port = ocelot->ports[port];
Vladimir Oltean9403c152020-06-21 14:46:03 +03001043 enum macaccess_entry_type entry_type;
Alexandre Bellonia556c762018-05-14 22:04:57 +02001044 unsigned char addr[ETH_ALEN];
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001045 struct ocelot_multicast *mc;
Alexandre Bellonia556c762018-05-14 22:04:57 +02001046 u16 vid = mdb->vid;
1047
Vladimir Oltean471beb12020-06-21 14:46:00 +03001048 if (port == ocelot->npi)
1049 port = ocelot->num_phys_ports;
1050
Alexandre Bellonia556c762018-05-14 22:04:57 +02001051 if (!vid)
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001052 vid = ocelot_port->pvid;
Alexandre Bellonia556c762018-05-14 22:04:57 +02001053
1054 mc = ocelot_multicast_get(ocelot, mdb->addr, vid);
1055 if (!mc)
1056 return -ENOENT;
1057
Vladimir Oltean9403c152020-06-21 14:46:03 +03001058 entry_type = ocelot_classify_mdb(mdb->addr);
1059
1060 ocelot_encode_ports_to_mdb(addr, mc, entry_type);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001061 ocelot_mact_forget(ocelot, addr, vid);
1062
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001063 mc->ports &= ~BIT(port);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001064 if (!mc->ports) {
1065 list_del(&mc->list);
1066 devm_kfree(ocelot->dev, mc);
1067 return 0;
1068 }
1069
Vladimir Oltean9403c152020-06-21 14:46:03 +03001070 ocelot_encode_ports_to_mdb(addr, mc, entry_type);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001071
Vladimir Oltean9403c152020-06-21 14:46:03 +03001072 return ocelot_mact_learn(ocelot, mc->pgid, addr, vid, entry_type);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001073}
Vladimir Oltean209edf92020-06-21 14:46:01 +03001074EXPORT_SYMBOL(ocelot_port_mdb_del);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001075
Vladimir Oltean5e256362019-11-14 17:03:27 +02001076int ocelot_port_bridge_join(struct ocelot *ocelot, int port,
1077 struct net_device *bridge)
Alexandre Bellonia556c762018-05-14 22:04:57 +02001078{
Alexandre Bellonia556c762018-05-14 22:04:57 +02001079 if (!ocelot->bridge_mask) {
1080 ocelot->hw_bridge_dev = bridge;
1081 } else {
1082 if (ocelot->hw_bridge_dev != bridge)
1083 /* This is adding the port to a second bridge, this is
1084 * unsupported */
1085 return -ENODEV;
1086 }
1087
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001088 ocelot->bridge_mask |= BIT(port);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001089
1090 return 0;
1091}
Vladimir Oltean5e256362019-11-14 17:03:27 +02001092EXPORT_SYMBOL(ocelot_port_bridge_join);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001093
Vladimir Oltean5e256362019-11-14 17:03:27 +02001094int ocelot_port_bridge_leave(struct ocelot *ocelot, int port,
1095 struct net_device *bridge)
Alexandre Bellonia556c762018-05-14 22:04:57 +02001096{
Vladimir Oltean97bb69e2019-11-09 15:02:47 +02001097 ocelot->bridge_mask &= ~BIT(port);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001098
1099 if (!ocelot->bridge_mask)
1100 ocelot->hw_bridge_dev = NULL;
Antoine Tenart71425292018-06-26 14:28:49 +02001101
Vladimir Oltean97bb69e2019-11-09 15:02:47 +02001102 ocelot_port_vlan_filtering(ocelot, port, 0);
1103 ocelot_port_set_pvid(ocelot, port, 0);
1104 return ocelot_port_set_native_vlan(ocelot, port, 0);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001105}
Vladimir Oltean5e256362019-11-14 17:03:27 +02001106EXPORT_SYMBOL(ocelot_port_bridge_leave);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001107
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001108static void ocelot_set_aggr_pgids(struct ocelot *ocelot)
1109{
1110 int i, port, lag;
1111
1112 /* Reset destination and aggregation PGIDS */
Vladimir Oltean96b029b2020-06-21 14:46:02 +03001113 for_each_unicast_dest_pgid(ocelot, port)
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001114 ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1115
Vladimir Oltean96b029b2020-06-21 14:46:02 +03001116 for_each_aggr_pgid(ocelot, i)
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001117 ocelot_write_rix(ocelot, GENMASK(ocelot->num_phys_ports - 1, 0),
1118 ANA_PGID_PGID, i);
1119
1120 /* Now, set PGIDs for each LAG */
1121 for (lag = 0; lag < ocelot->num_phys_ports; lag++) {
1122 unsigned long bond_mask;
1123 int aggr_count = 0;
1124 u8 aggr_idx[16];
1125
1126 bond_mask = ocelot->lags[lag];
1127 if (!bond_mask)
1128 continue;
1129
1130 for_each_set_bit(port, &bond_mask, ocelot->num_phys_ports) {
1131 // Destination mask
1132 ocelot_write_rix(ocelot, bond_mask,
1133 ANA_PGID_PGID, port);
1134 aggr_idx[aggr_count] = port;
1135 aggr_count++;
1136 }
1137
Vladimir Oltean96b029b2020-06-21 14:46:02 +03001138 for_each_aggr_pgid(ocelot, i) {
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001139 u32 ac;
1140
1141 ac = ocelot_read_rix(ocelot, ANA_PGID_PGID, i);
1142 ac &= ~bond_mask;
1143 ac |= BIT(aggr_idx[i % aggr_count]);
1144 ocelot_write_rix(ocelot, ac, ANA_PGID_PGID, i);
1145 }
1146 }
1147}
1148
1149static void ocelot_setup_lag(struct ocelot *ocelot, int lag)
1150{
1151 unsigned long bond_mask = ocelot->lags[lag];
1152 unsigned int p;
1153
1154 for_each_set_bit(p, &bond_mask, ocelot->num_phys_ports) {
1155 u32 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, p);
1156
1157 port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
1158
1159 /* Use lag port as logical port for port i */
1160 ocelot_write_gix(ocelot, port_cfg |
1161 ANA_PORT_PORT_CFG_PORTID_VAL(lag),
1162 ANA_PORT_PORT_CFG, p);
1163 }
1164}
1165
Vladimir Oltean9c90eea2020-06-20 18:43:44 +03001166int ocelot_port_lag_join(struct ocelot *ocelot, int port,
1167 struct net_device *bond)
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001168{
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001169 struct net_device *ndev;
1170 u32 bond_mask = 0;
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001171 int lag, lp;
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001172
1173 rcu_read_lock();
1174 for_each_netdev_in_bond_rcu(bond, ndev) {
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001175 struct ocelot_port_private *priv = netdev_priv(ndev);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001176
Vladimir Oltean004d44f2019-11-09 15:02:53 +02001177 bond_mask |= BIT(priv->chip_port);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001178 }
1179 rcu_read_unlock();
1180
1181 lp = __ffs(bond_mask);
1182
1183 /* If the new port is the lowest one, use it as the logical port from
1184 * now on
1185 */
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001186 if (port == lp) {
1187 lag = port;
1188 ocelot->lags[port] = bond_mask;
1189 bond_mask &= ~BIT(port);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001190 if (bond_mask) {
1191 lp = __ffs(bond_mask);
1192 ocelot->lags[lp] = 0;
1193 }
1194 } else {
1195 lag = lp;
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001196 ocelot->lags[lp] |= BIT(port);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001197 }
1198
1199 ocelot_setup_lag(ocelot, lag);
1200 ocelot_set_aggr_pgids(ocelot);
1201
1202 return 0;
1203}
Vladimir Oltean9c90eea2020-06-20 18:43:44 +03001204EXPORT_SYMBOL(ocelot_port_lag_join);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001205
Vladimir Oltean9c90eea2020-06-20 18:43:44 +03001206void ocelot_port_lag_leave(struct ocelot *ocelot, int port,
1207 struct net_device *bond)
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001208{
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001209 u32 port_cfg;
1210 int i;
1211
1212 /* Remove port from any lag */
1213 for (i = 0; i < ocelot->num_phys_ports; i++)
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001214 ocelot->lags[i] &= ~BIT(port);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001215
1216 /* if it was the logical port of the lag, move the lag config to the
1217 * next port
1218 */
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001219 if (ocelot->lags[port]) {
1220 int n = __ffs(ocelot->lags[port]);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001221
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001222 ocelot->lags[n] = ocelot->lags[port];
1223 ocelot->lags[port] = 0;
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001224
1225 ocelot_setup_lag(ocelot, n);
1226 }
1227
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001228 port_cfg = ocelot_read_gix(ocelot, ANA_PORT_PORT_CFG, port);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001229 port_cfg &= ~ANA_PORT_PORT_CFG_PORTID_VAL_M;
Vladimir Olteanf270dbf2019-11-09 15:02:52 +02001230 ocelot_write_gix(ocelot, port_cfg | ANA_PORT_PORT_CFG_PORTID_VAL(port),
1231 ANA_PORT_PORT_CFG, port);
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001232
1233 ocelot_set_aggr_pgids(ocelot);
1234}
Vladimir Oltean9c90eea2020-06-20 18:43:44 +03001235EXPORT_SYMBOL(ocelot_port_lag_leave);
Petr Machata0e332c82018-11-22 23:30:11 +00001236
Vladimir Olteana8015de2020-03-10 03:28:18 +02001237/* Configure the maximum SDU (L2 payload) on RX to the value specified in @sdu.
1238 * The length of VLAN tags is accounted for automatically via DEV_MAC_TAGS_CFG.
Vladimir Oltean0b912fc2020-03-27 21:55:47 +02001239 * In the special case that it's the NPI port that we're configuring, the
1240 * length of the tag and optional prefix needs to be accounted for privately,
1241 * in order to be able to sustain communication at the requested @sdu.
Vladimir Olteana8015de2020-03-10 03:28:18 +02001242 */
Vladimir Oltean0b912fc2020-03-27 21:55:47 +02001243void ocelot_port_set_maxlen(struct ocelot *ocelot, int port, size_t sdu)
Vladimir Oltean31350d72019-11-09 15:02:56 +02001244{
1245 struct ocelot_port *ocelot_port = ocelot->ports[port];
Vladimir Olteana8015de2020-03-10 03:28:18 +02001246 int maxlen = sdu + ETH_HLEN + ETH_FCS_LEN;
Vladimir Olteane8e6e732020-07-13 19:57:05 +03001247 int pause_start, pause_stop;
Vladimir Oltean5bc9d2e2019-11-14 17:03:22 +02001248 int atop_wm;
Vladimir Oltean31350d72019-11-09 15:02:56 +02001249
Vladimir Oltean0b912fc2020-03-27 21:55:47 +02001250 if (port == ocelot->npi) {
1251 maxlen += OCELOT_TAG_LEN;
1252
1253 if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
1254 maxlen += OCELOT_SHORT_PREFIX_LEN;
1255 else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
1256 maxlen += OCELOT_LONG_PREFIX_LEN;
1257 }
1258
Vladimir Olteana8015de2020-03-10 03:28:18 +02001259 ocelot_port_writel(ocelot_port, maxlen, DEV_MAC_MAXLEN_CFG);
Vladimir Olteanfa914e92019-11-14 17:03:23 +02001260
Vladimir Olteane8e6e732020-07-13 19:57:05 +03001261 /* Set Pause watermark hysteresis */
1262 pause_start = 6 * maxlen / OCELOT_BUFFER_CELL_SZ;
1263 pause_stop = 4 * maxlen / OCELOT_BUFFER_CELL_SZ;
Maxim Kochetkov541132f2020-07-13 19:57:07 +03001264 ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_START,
1265 pause_start);
1266 ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_STOP,
1267 pause_stop);
Vladimir Olteanfa914e92019-11-14 17:03:23 +02001268
1269 /* Tail dropping watermark */
Vladimir Olteana8015de2020-03-10 03:28:18 +02001270 atop_wm = (ocelot->shared_queue_sz - 9 * maxlen) /
1271 OCELOT_BUFFER_CELL_SZ;
Maxim Kochetkovaa92d832020-07-13 19:57:08 +03001272 ocelot_write_rix(ocelot, ocelot->ops->wm_enc(9 * maxlen),
Vladimir Olteanfa914e92019-11-14 17:03:23 +02001273 SYS_ATOP, port);
Maxim Kochetkovaa92d832020-07-13 19:57:08 +03001274 ocelot_write(ocelot, ocelot->ops->wm_enc(atop_wm), SYS_ATOP_TOT_CFG);
Vladimir Olteanfa914e92019-11-14 17:03:23 +02001275}
Vladimir Oltean0b912fc2020-03-27 21:55:47 +02001276EXPORT_SYMBOL(ocelot_port_set_maxlen);
1277
1278int ocelot_get_max_mtu(struct ocelot *ocelot, int port)
1279{
1280 int max_mtu = 65535 - ETH_HLEN - ETH_FCS_LEN;
1281
1282 if (port == ocelot->npi) {
1283 max_mtu -= OCELOT_TAG_LEN;
1284
1285 if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_SHORT)
1286 max_mtu -= OCELOT_SHORT_PREFIX_LEN;
1287 else if (ocelot->inj_prefix == OCELOT_TAG_PREFIX_LONG)
1288 max_mtu -= OCELOT_LONG_PREFIX_LEN;
1289 }
1290
1291 return max_mtu;
1292}
1293EXPORT_SYMBOL(ocelot_get_max_mtu);
Vladimir Olteanfa914e92019-11-14 17:03:23 +02001294
Vladimir Oltean5e256362019-11-14 17:03:27 +02001295void ocelot_init_port(struct ocelot *ocelot, int port)
Vladimir Olteanfa914e92019-11-14 17:03:23 +02001296{
1297 struct ocelot_port *ocelot_port = ocelot->ports[port];
1298
Yangbo Lub049da12019-11-27 15:27:57 +08001299 skb_queue_head_init(&ocelot_port->tx_skbs);
Vladimir Oltean65652432020-09-18 04:07:24 +03001300 spin_lock_init(&ocelot_port->ts_id_lock);
Vladimir Oltean31350d72019-11-09 15:02:56 +02001301
1302 /* Basic L2 initialization */
1303
Vladimir Oltean5bc9d2e2019-11-14 17:03:22 +02001304 /* Set MAC IFG Gaps
1305 * FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 0
1306 * !FDX: TX_IFG = 5, RX_IFG1 = RX_IFG2 = 5
1307 */
1308 ocelot_port_writel(ocelot_port, DEV_MAC_IFG_CFG_TX_IFG(5),
1309 DEV_MAC_IFG_CFG);
1310
1311 /* Load seed (0) and set MAC HDX late collision */
1312 ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67) |
1313 DEV_MAC_HDX_CFG_SEED_LOAD,
1314 DEV_MAC_HDX_CFG);
1315 mdelay(1);
1316 ocelot_port_writel(ocelot_port, DEV_MAC_HDX_CFG_LATE_COL_POS(67),
1317 DEV_MAC_HDX_CFG);
1318
1319 /* Set Max Length and maximum tags allowed */
Vladimir Olteana8015de2020-03-10 03:28:18 +02001320 ocelot_port_set_maxlen(ocelot, port, ETH_DATA_LEN);
Vladimir Oltean5bc9d2e2019-11-14 17:03:22 +02001321 ocelot_port_writel(ocelot_port, DEV_MAC_TAGS_CFG_TAG_ID(ETH_P_8021AD) |
1322 DEV_MAC_TAGS_CFG_VLAN_AWR_ENA |
Vladimir Olteana8015de2020-03-10 03:28:18 +02001323 DEV_MAC_TAGS_CFG_VLAN_DBL_AWR_ENA |
Vladimir Oltean5bc9d2e2019-11-14 17:03:22 +02001324 DEV_MAC_TAGS_CFG_VLAN_LEN_AWR_ENA,
1325 DEV_MAC_TAGS_CFG);
1326
1327 /* Set SMAC of Pause frame (00:00:00:00:00:00) */
1328 ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_HIGH_CFG);
1329 ocelot_port_writel(ocelot_port, 0, DEV_MAC_FC_MAC_LOW_CFG);
1330
Vladimir Olteane8e6e732020-07-13 19:57:05 +03001331 /* Enable transmission of pause frames */
Maxim Kochetkov541132f2020-07-13 19:57:07 +03001332 ocelot_fields_write(ocelot, port, SYS_PAUSE_CFG_PAUSE_ENA, 1);
Vladimir Olteane8e6e732020-07-13 19:57:05 +03001333
Vladimir Oltean31350d72019-11-09 15:02:56 +02001334 /* Drop frames with multicast source address */
1335 ocelot_rmw_gix(ocelot, ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
1336 ANA_PORT_DROP_CFG_DROP_MC_SMAC_ENA,
1337 ANA_PORT_DROP_CFG, port);
1338
1339 /* Set default VLAN and tag type to 8021Q. */
1340 ocelot_rmw_gix(ocelot, REW_PORT_VLAN_CFG_PORT_TPID(ETH_P_8021Q),
1341 REW_PORT_VLAN_CFG_PORT_TPID_M,
1342 REW_PORT_VLAN_CFG, port);
1343
1344 /* Enable vcap lookups */
1345 ocelot_vcap_enable(ocelot, port);
1346}
Vladimir Oltean5e256362019-11-14 17:03:27 +02001347EXPORT_SYMBOL(ocelot_init_port);
Vladimir Oltean31350d72019-11-09 15:02:56 +02001348
Vladimir Oltean2d44b092020-09-26 22:32:01 +03001349/* Configure and enable the CPU port module, which is a set of queues
1350 * accessible through register MMIO, frame DMA or Ethernet (in case
1351 * NPI mode is used).
Vladimir Oltean69df5782020-02-29 16:50:02 +02001352 */
Vladimir Oltean2d44b092020-09-26 22:32:01 +03001353static void ocelot_cpu_port_init(struct ocelot *ocelot)
Vladimir Oltean21468192019-11-09 15:03:00 +02001354{
Vladimir Oltean69df5782020-02-29 16:50:02 +02001355 int cpu = ocelot->num_phys_ports;
1356
1357 /* The unicast destination PGID for the CPU port module is unused */
Vladimir Oltean21468192019-11-09 15:03:00 +02001358 ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, cpu);
Vladimir Oltean69df5782020-02-29 16:50:02 +02001359 /* Instead set up a multicast destination PGID for traffic copied to
1360 * the CPU. Whitelisted MAC addresses like the port netdevice MAC
1361 * addresses will be copied to the CPU via this PGID.
1362 */
Vladimir Oltean21468192019-11-09 15:03:00 +02001363 ocelot_write_rix(ocelot, BIT(cpu), ANA_PGID_PGID, PGID_CPU);
1364 ocelot_write_gix(ocelot, ANA_PORT_PORT_CFG_RECV_ENA |
1365 ANA_PORT_PORT_CFG_PORTID_VAL(cpu),
1366 ANA_PORT_PORT_CFG, cpu);
1367
Vladimir Oltean69df5782020-02-29 16:50:02 +02001368 /* Enable CPU port module */
Vladimir Oltean886e1382020-07-13 19:57:03 +03001369 ocelot_fields_write(ocelot, cpu, QSYS_SWITCH_PORT_MODE_PORT_ENA, 1);
Vladimir Oltean69df5782020-02-29 16:50:02 +02001370 /* CPU port Injection/Extraction configuration */
Vladimir Oltean886e1382020-07-13 19:57:03 +03001371 ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_XTR_HDR,
Vladimir Oltean2d44b092020-09-26 22:32:01 +03001372 ocelot->xtr_prefix);
Vladimir Oltean886e1382020-07-13 19:57:03 +03001373 ocelot_fields_write(ocelot, cpu, SYS_PORT_MODE_INCL_INJ_HDR,
Vladimir Oltean2d44b092020-09-26 22:32:01 +03001374 ocelot->inj_prefix);
Vladimir Oltean21468192019-11-09 15:03:00 +02001375
1376 /* Configure the CPU port to be VLAN aware */
1377 ocelot_write_gix(ocelot, ANA_PORT_VLAN_CFG_VLAN_VID(0) |
1378 ANA_PORT_VLAN_CFG_VLAN_AWARE_ENA |
1379 ANA_PORT_VLAN_CFG_VLAN_POP_CNT(1),
1380 ANA_PORT_VLAN_CFG, cpu);
Vladimir Oltean21468192019-11-09 15:03:00 +02001381}
Vladimir Oltean21468192019-11-09 15:03:00 +02001382
Alexandre Bellonia556c762018-05-14 22:04:57 +02001383int ocelot_init(struct ocelot *ocelot)
1384{
Alexandre Bellonia556c762018-05-14 22:04:57 +02001385 char queue_name[32];
Vladimir Oltean21468192019-11-09 15:03:00 +02001386 int i, ret;
1387 u32 port;
Alexandre Bellonia556c762018-05-14 22:04:57 +02001388
Vladimir Oltean3a77b592019-11-14 17:03:26 +02001389 if (ocelot->ops->reset) {
1390 ret = ocelot->ops->reset(ocelot);
1391 if (ret) {
1392 dev_err(ocelot->dev, "Switch reset failed\n");
1393 return ret;
1394 }
1395 }
1396
Alexandre Bellonidc96ee32018-06-26 14:28:48 +02001397 ocelot->lags = devm_kcalloc(ocelot->dev, ocelot->num_phys_ports,
1398 sizeof(u32), GFP_KERNEL);
1399 if (!ocelot->lags)
1400 return -ENOMEM;
1401
Alexandre Bellonia556c762018-05-14 22:04:57 +02001402 ocelot->stats = devm_kcalloc(ocelot->dev,
1403 ocelot->num_phys_ports * ocelot->num_stats,
1404 sizeof(u64), GFP_KERNEL);
1405 if (!ocelot->stats)
1406 return -ENOMEM;
1407
1408 mutex_init(&ocelot->stats_lock);
Antoine Tenart4e3b0462019-08-12 16:45:37 +02001409 mutex_init(&ocelot->ptp_lock);
1410 spin_lock_init(&ocelot->ptp_clock_lock);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001411 snprintf(queue_name, sizeof(queue_name), "%s-stats",
1412 dev_name(ocelot->dev));
1413 ocelot->stats_queue = create_singlethread_workqueue(queue_name);
1414 if (!ocelot->stats_queue)
1415 return -ENOMEM;
1416
Claudiu Manoil2b120dd2019-11-09 15:02:58 +02001417 INIT_LIST_HEAD(&ocelot->multicast);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001418 ocelot_mact_init(ocelot);
1419 ocelot_vlan_init(ocelot);
Vladimir Olteanaae4e502020-06-20 18:43:46 +03001420 ocelot_vcap_init(ocelot);
Vladimir Oltean2d44b092020-09-26 22:32:01 +03001421 ocelot_cpu_port_init(ocelot);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001422
1423 for (port = 0; port < ocelot->num_phys_ports; port++) {
1424 /* Clear all counters (5 groups) */
1425 ocelot_write(ocelot, SYS_STAT_CFG_STAT_VIEW(port) |
1426 SYS_STAT_CFG_STAT_CLEAR_SHOT(0x7f),
1427 SYS_STAT_CFG);
1428 }
1429
1430 /* Only use S-Tag */
1431 ocelot_write(ocelot, ETH_P_8021AD, SYS_VLAN_ETYPE_CFG);
1432
1433 /* Aggregation mode */
1434 ocelot_write(ocelot, ANA_AGGR_CFG_AC_SMAC_ENA |
1435 ANA_AGGR_CFG_AC_DMAC_ENA |
1436 ANA_AGGR_CFG_AC_IP4_SIPDIP_ENA |
1437 ANA_AGGR_CFG_AC_IP4_TCPUDP_ENA, ANA_AGGR_CFG);
1438
1439 /* Set MAC age time to default value. The entry is aged after
1440 * 2*AGE_PERIOD
1441 */
1442 ocelot_write(ocelot,
1443 ANA_AUTOAGE_AGE_PERIOD(BR_DEFAULT_AGEING_TIME / 2 / HZ),
1444 ANA_AUTOAGE);
1445
1446 /* Disable learning for frames discarded by VLAN ingress filtering */
1447 regmap_field_write(ocelot->regfields[ANA_ADVLEARN_VLAN_CHK], 1);
1448
1449 /* Setup frame ageing - fixed value "2 sec" - in 6.5 us units */
1450 ocelot_write(ocelot, SYS_FRM_AGING_AGE_TX_ENA |
1451 SYS_FRM_AGING_MAX_AGE(307692), SYS_FRM_AGING);
1452
1453 /* Setup flooding PGIDs */
1454 ocelot_write_rix(ocelot, ANA_FLOODING_FLD_MULTICAST(PGID_MC) |
1455 ANA_FLOODING_FLD_BROADCAST(PGID_MC) |
1456 ANA_FLOODING_FLD_UNICAST(PGID_UC),
1457 ANA_FLOODING, 0);
1458 ocelot_write(ocelot, ANA_FLOODING_IPMC_FLD_MC6_DATA(PGID_MCIPV6) |
1459 ANA_FLOODING_IPMC_FLD_MC6_CTRL(PGID_MC) |
1460 ANA_FLOODING_IPMC_FLD_MC4_DATA(PGID_MCIPV4) |
1461 ANA_FLOODING_IPMC_FLD_MC4_CTRL(PGID_MC),
1462 ANA_FLOODING_IPMC);
1463
1464 for (port = 0; port < ocelot->num_phys_ports; port++) {
1465 /* Transmit the frame to the local port. */
1466 ocelot_write_rix(ocelot, BIT(port), ANA_PGID_PGID, port);
1467 /* Do not forward BPDU frames to the front ports. */
1468 ocelot_write_gix(ocelot,
1469 ANA_PORT_CPU_FWD_BPDU_CFG_BPDU_REDIR_ENA(0xffff),
1470 ANA_PORT_CPU_FWD_BPDU_CFG,
1471 port);
1472 /* Ensure bridging is disabled */
1473 ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_SRC + port);
1474 }
1475
Alexandre Bellonia556c762018-05-14 22:04:57 +02001476 /* Allow broadcast MAC frames. */
Vladimir Oltean96b029b2020-06-21 14:46:02 +03001477 for_each_nonreserved_multicast_dest_pgid(ocelot, i) {
Alexandre Bellonia556c762018-05-14 22:04:57 +02001478 u32 val = ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports - 1, 0));
1479
1480 ocelot_write_rix(ocelot, val, ANA_PGID_PGID, i);
1481 }
1482 ocelot_write_rix(ocelot,
1483 ANA_PGID_PGID_PGID(GENMASK(ocelot->num_phys_ports, 0)),
1484 ANA_PGID_PGID, PGID_MC);
1485 ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV4);
1486 ocelot_write_rix(ocelot, 0, ANA_PGID_PGID, PGID_MCIPV6);
1487
Alexandre Bellonia556c762018-05-14 22:04:57 +02001488 /* Allow manual injection via DEVCPU_QS registers, and byte swap these
1489 * registers endianness.
1490 */
1491 ocelot_write_rix(ocelot, QS_INJ_GRP_CFG_BYTE_SWAP |
1492 QS_INJ_GRP_CFG_MODE(1), QS_INJ_GRP_CFG, 0);
1493 ocelot_write_rix(ocelot, QS_XTR_GRP_CFG_BYTE_SWAP |
1494 QS_XTR_GRP_CFG_MODE(1), QS_XTR_GRP_CFG, 0);
1495 ocelot_write(ocelot, ANA_CPUQ_CFG_CPUQ_MIRROR(2) |
1496 ANA_CPUQ_CFG_CPUQ_LRN(2) |
1497 ANA_CPUQ_CFG_CPUQ_MAC_COPY(2) |
1498 ANA_CPUQ_CFG_CPUQ_SRC_COPY(2) |
1499 ANA_CPUQ_CFG_CPUQ_LOCKED_PORTMOVE(2) |
1500 ANA_CPUQ_CFG_CPUQ_ALLBRIDGE(6) |
1501 ANA_CPUQ_CFG_CPUQ_IPMC_CTRL(6) |
1502 ANA_CPUQ_CFG_CPUQ_IGMP(6) |
1503 ANA_CPUQ_CFG_CPUQ_MLD(6), ANA_CPUQ_CFG);
1504 for (i = 0; i < 16; i++)
1505 ocelot_write_rix(ocelot, ANA_CPUQ_8021_CFG_CPUQ_GARP_VAL(6) |
1506 ANA_CPUQ_8021_CFG_CPUQ_BPDU_VAL(6),
1507 ANA_CPUQ_8021_CFG, i);
1508
Claudiu Manoil1e1caa92019-04-16 17:51:59 +03001509 INIT_DELAYED_WORK(&ocelot->stats_work, ocelot_check_stats_work);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001510 queue_delayed_work(ocelot->stats_queue, &ocelot->stats_work,
1511 OCELOT_STATS_CHECK_DELAY);
Antoine Tenart4e3b0462019-08-12 16:45:37 +02001512
Alexandre Bellonia556c762018-05-14 22:04:57 +02001513 return 0;
1514}
1515EXPORT_SYMBOL(ocelot_init);
1516
1517void ocelot_deinit(struct ocelot *ocelot)
1518{
Claudiu Manoilc5d13962019-07-25 16:33:18 +03001519 cancel_delayed_work(&ocelot->stats_work);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001520 destroy_workqueue(ocelot->stats_queue);
1521 mutex_destroy(&ocelot->stats_lock);
Alexandre Bellonia556c762018-05-14 22:04:57 +02001522}
1523EXPORT_SYMBOL(ocelot_deinit);
1524
Vladimir Olteane5fb5122020-09-18 04:07:30 +03001525void ocelot_deinit_port(struct ocelot *ocelot, int port)
1526{
1527 struct ocelot_port *ocelot_port = ocelot->ports[port];
1528
1529 skb_queue_purge(&ocelot_port->tx_skbs);
1530}
1531EXPORT_SYMBOL(ocelot_deinit_port);
1532
Alexandre Bellonia556c762018-05-14 22:04:57 +02001533MODULE_LICENSE("Dual MIT/GPL");