blob: f1b53dd1df1ab4a00107ec4868b78c3dcbcccdff [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Baruch Siach1e9c2852009-06-18 16:48:58 -07002/*
Grant Likelyc103de22011-06-04 18:38:28 -06003 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07004 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04005 * Author: Baruch Siach <baruch@tkos.co.il>
6 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07007 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
8 *
9 * Data sheet: ARM DDI 0190B, September 2000
10 */
11#include <linux/spinlock.h>
12#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040013#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070014#include <linux/io.h>
15#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000016#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000018#include <linux/irqchip/chained_irq.h>
Rob Herring61684442020-04-08 19:41:10 -060019#include <linux/module.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/bitops.h>
Linus Walleijdcc6cee2018-05-24 14:30:26 +020021#include <linux/gpio/driver.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070022#include <linux/device.h>
23#include <linux/amba/bus.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080025#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053026#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070027
28#define GPIODIR 0x400
29#define GPIOIS 0x404
30#define GPIOIBE 0x408
31#define GPIOIEV 0x40C
32#define GPIOIE 0x410
33#define GPIORIS 0x414
34#define GPIOMIS 0x418
35#define GPIOIC 0x41C
36
37#define PL061_GPIO_NR 8
38
Deepak Sikrie198a8de2011-11-18 15:20:12 +053039#ifdef CONFIG_PM
40struct pl061_context_save_regs {
41 u8 gpio_data;
42 u8 gpio_dir;
43 u8 gpio_is;
44 u8 gpio_ibe;
45 u8 gpio_iev;
46 u8 gpio_ie;
47};
48#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070049
Linus Walleij538f76c2016-11-25 10:43:15 +010050struct pl061 {
Julia Cartwright99b9b452017-03-09 10:21:56 -060051 raw_spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070052
53 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070054 struct gpio_chip gc;
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +053055 struct irq_chip irq_chip;
Linus Walleij9c18be82016-11-25 10:41:37 +010056 int parent_irq;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053057
58#ifdef CONFIG_PM
59 struct pl061_context_save_regs csave_regs;
60#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070061};
62
Linus Walleij3484f1b2016-04-28 13:18:59 +020063static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
64{
Linus Walleij27963252016-11-25 10:48:40 +010065 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij3484f1b2016-04-28 13:18:59 +020066
Matti Vaittinene42615e2019-11-06 10:54:12 +020067 if (readb(pl061->base + GPIODIR) & BIT(offset))
68 return GPIO_LINE_DIRECTION_OUT;
69
70 return GPIO_LINE_DIRECTION_IN;
Linus Walleij3484f1b2016-04-28 13:18:59 +020071}
72
Baruch Siach1e9c2852009-06-18 16:48:58 -070073static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
74{
Linus Walleij27963252016-11-25 10:48:40 +010075 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070076 unsigned long flags;
77 unsigned char gpiodir;
78
Julia Cartwright99b9b452017-03-09 10:21:56 -060079 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010080 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020081 gpiodir &= ~(BIT(offset));
Linus Walleij27963252016-11-25 10:48:40 +010082 writeb(gpiodir, pl061->base + GPIODIR);
Julia Cartwright99b9b452017-03-09 10:21:56 -060083 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -070084
85 return 0;
86}
87
88static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
89 int value)
90{
Linus Walleij27963252016-11-25 10:48:40 +010091 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070092 unsigned long flags;
93 unsigned char gpiodir;
94
Julia Cartwright99b9b452017-03-09 10:21:56 -060095 raw_spin_lock_irqsave(&pl061->lock, flags);
Linus Walleij27963252016-11-25 10:48:40 +010096 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
97 gpiodir = readb(pl061->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020098 gpiodir |= BIT(offset);
Linus Walleij27963252016-11-25 10:48:40 +010099 writeb(gpiodir, pl061->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +0100100
101 /*
102 * gpio value is set again, because pl061 doesn't allow to set value of
103 * a gpio pin before configuring it in OUT mode.
104 */
Linus Walleij27963252016-11-25 10:48:40 +0100105 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Julia Cartwright99b9b452017-03-09 10:21:56 -0600106 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700107
108 return 0;
109}
110
111static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
112{
Linus Walleij27963252016-11-25 10:48:40 +0100113 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700114
Linus Walleij27963252016-11-25 10:48:40 +0100115 return !!readb(pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700116}
117
118static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
119{
Linus Walleij27963252016-11-25 10:48:40 +0100120 struct pl061 *pl061 = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700121
Linus Walleij27963252016-11-25 10:48:40 +0100122 writeb(!!value << offset, pl061->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700123}
124
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800125static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700126{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100127 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100128 struct pl061 *pl061 = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800129 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700130 unsigned long flags;
131 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100132 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700133
Axel Linc1cc9b92010-05-26 14:42:19 -0700134 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700135 return -EINVAL;
136
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200137 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
138 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
139 {
Linus Walleij58383c782015-11-04 09:56:26 +0100140 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200141 "trying to configure line %d for both level and edge "
142 "detection, choose one!\n",
143 offset);
144 return -EINVAL;
145 }
146
Dan Carpenter21d4de12015-10-08 10:12:01 +0300147
Julia Cartwright99b9b452017-03-09 10:21:56 -0600148 raw_spin_lock_irqsave(&pl061->lock, flags);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300149
Linus Walleij27963252016-11-25 10:48:40 +0100150 gpioiev = readb(pl061->base + GPIOIEV);
151 gpiois = readb(pl061->base + GPIOIS);
152 gpioibe = readb(pl061->base + GPIOIBE);
Dan Carpenter21d4de12015-10-08 10:12:01 +0300153
Linus Walleij438a2c92013-11-26 12:59:51 +0100154 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200155 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
156
157 /* Disable edge detection */
158 gpioibe &= ~bit;
159 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100160 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200161 /* Select polarity */
162 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100163 gpioiev |= bit;
164 else
165 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700166 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100167 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200168 offset,
169 polarity ? "HIGH" : "LOW");
170 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
171 /* Disable level detection */
172 gpiois &= ~bit;
173 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100174 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700175 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100176 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200177 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
178 (trigger & IRQ_TYPE_EDGE_FALLING)) {
179 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
180
181 /* Disable level detection */
182 gpiois &= ~bit;
183 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100184 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200185 /* Select edge */
186 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100187 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200188 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100189 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700190 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100191 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200192 offset,
193 rising ? "RISING" : "FALLING");
194 } else {
195 /* No trigger: disable everything */
196 gpiois &= ~bit;
197 gpioibe &= ~bit;
198 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700199 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100200 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200201 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100202 }
203
Linus Walleij27963252016-11-25 10:48:40 +0100204 writeb(gpiois, pl061->base + GPIOIS);
205 writeb(gpioibe, pl061->base + GPIOIBE);
206 writeb(gpioiev, pl061->base + GPIOIEV);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700207
Julia Cartwright99b9b452017-03-09 10:21:56 -0600208 raw_spin_unlock_irqrestore(&pl061->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700209
210 return 0;
211}
212
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200213static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700214{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600215 unsigned long pending;
216 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100217 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleij27963252016-11-25 10:48:40 +0100218 struct pl061 *pl061 = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600219 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700220
Rob Herringdece9042011-12-09 14:12:53 -0600221 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700222
Linus Walleij27963252016-11-25 10:48:40 +0100223 pending = readb(pl061->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600224 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800225 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Thierry Redingf0fbe7b2017-11-07 19:15:47 +0100226 generic_handle_irq(irq_find_mapping(gc->irq.domain,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100227 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700228 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600229
Rob Herringdece9042011-12-09 14:12:53 -0600230 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700231}
232
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800233static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500234{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100235 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100236 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200237 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800238 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500239
Julia Cartwright99b9b452017-03-09 10:21:56 -0600240 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100241 gpioie = readb(pl061->base + GPIOIE) & ~mask;
242 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600243 raw_spin_unlock(&pl061->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700244}
245
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800246static void pl061_irq_unmask(struct irq_data *d)
247{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100248 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100249 struct pl061 *pl061 = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200250 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800251 u8 gpioie;
252
Julia Cartwright99b9b452017-03-09 10:21:56 -0600253 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100254 gpioie = readb(pl061->base + GPIOIE) | mask;
255 writeb(gpioie, pl061->base + GPIOIE);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600256 raw_spin_unlock(&pl061->lock);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800257}
258
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700259/**
260 * pl061_irq_ack() - ACK an edge IRQ
261 * @d: IRQ data for this IRQ
262 *
263 * This gets called from the edge IRQ handler to ACK the edge IRQ
264 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
265 * not needed: these go away when the level signal goes away.
266 */
267static void pl061_irq_ack(struct irq_data *d)
268{
269 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100270 struct pl061 *pl061 = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700271 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
272
Julia Cartwright99b9b452017-03-09 10:21:56 -0600273 raw_spin_lock(&pl061->lock);
Linus Walleij27963252016-11-25 10:48:40 +0100274 writeb(mask, pl061->base + GPIOIC);
Julia Cartwright99b9b452017-03-09 10:21:56 -0600275 raw_spin_unlock(&pl061->lock);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700276}
277
Sudeep Holla2f462052015-11-27 17:19:15 +0000278static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
279{
280 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij27963252016-11-25 10:48:40 +0100281 struct pl061 *pl061 = gpiochip_get_data(gc);
Sudeep Holla2f462052015-11-27 17:19:15 +0000282
Linus Walleij27963252016-11-25 10:48:40 +0100283 return irq_set_irq_wake(pl061->parent_irq, state);
Sudeep Holla2f462052015-11-27 17:19:15 +0000284}
285
Tobias Klauser8944df72012-10-05 11:45:28 +0200286static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700287{
Tobias Klauser8944df72012-10-05 11:45:28 +0200288 struct device *dev = &adev->dev;
Linus Walleij27963252016-11-25 10:48:40 +0100289 struct pl061 *pl061;
Linus Walleij04ce9352019-06-25 13:15:02 +0200290 struct gpio_irq_chip *girq;
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100291 int ret, irq;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700292
Linus Walleij27963252016-11-25 10:48:40 +0100293 pl061 = devm_kzalloc(dev, sizeof(*pl061), GFP_KERNEL);
294 if (pl061 == NULL)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700295 return -ENOMEM;
296
Linus Walleij27963252016-11-25 10:48:40 +0100297 pl061->base = devm_ioremap_resource(dev, &adev->res);
298 if (IS_ERR(pl061->base))
299 return PTR_ERR(pl061->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700300
Julia Cartwright99b9b452017-03-09 10:21:56 -0600301 raw_spin_lock_init(&pl061->lock);
Thierry Redingf0254b52020-04-01 22:05:26 +0200302 pl061->gc.request = gpiochip_generic_request;
303 pl061->gc.free = gpiochip_generic_free;
Linus Walleij6da7b0d2016-11-25 11:02:19 +0100304 pl061->gc.base = -1;
Linus Walleij27963252016-11-25 10:48:40 +0100305 pl061->gc.get_direction = pl061_get_direction;
306 pl061->gc.direction_input = pl061_direction_input;
307 pl061->gc.direction_output = pl061_direction_output;
308 pl061->gc.get = pl061_get_value;
309 pl061->gc.set = pl061_set_value;
310 pl061->gc.ngpio = PL061_GPIO_NR;
311 pl061->gc.label = dev_name(dev);
312 pl061->gc.parent = dev;
313 pl061->gc.owner = THIS_MODULE;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700314
Baruch Siach1e9c2852009-06-18 16:48:58 -0700315 /*
316 * irq_chip support
317 */
Manivannan Sadhasivamed8dce42018-10-24 22:59:15 +0530318 pl061->irq_chip.name = dev_name(dev);
319 pl061->irq_chip.irq_ack = pl061_irq_ack;
320 pl061->irq_chip.irq_mask = pl061_irq_mask;
321 pl061->irq_chip.irq_unmask = pl061_irq_unmask;
322 pl061->irq_chip.irq_set_type = pl061_irq_type;
323 pl061->irq_chip.irq_set_wake = pl061_irq_set_wake;
324
Linus Walleij27963252016-11-25 10:48:40 +0100325 writeb(0, pl061->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200326 irq = adev->irq[0];
Alexander Sverdlin1a555712020-03-03 10:28:28 +0100327 if (!irq)
328 dev_warn(&adev->dev, "IRQ support disabled\n");
Linus Walleij27963252016-11-25 10:48:40 +0100329 pl061->parent_irq = irq;
Tobias Klauser8944df72012-10-05 11:45:28 +0200330
Linus Walleij04ce9352019-06-25 13:15:02 +0200331 girq = &pl061->gc.irq;
332 girq->chip = &pl061->irq_chip;
333 girq->parent_handler = pl061_irq_handler;
334 girq->num_parents = 1;
335 girq->parents = devm_kcalloc(dev, 1, sizeof(*girq->parents),
336 GFP_KERNEL);
337 if (!girq->parents)
338 return -ENOMEM;
339 girq->parents[0] = irq;
340 girq->default_type = IRQ_TYPE_NONE;
341 girq->handler = handle_bad_irq;
342
343 ret = devm_gpiochip_add_data(dev, &pl061->gc, pl061);
344 if (ret)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100345 return ret;
Linus Walleij2ba31542013-11-27 08:47:02 +0100346
Linus Walleij27963252016-11-25 10:48:40 +0100347 amba_set_drvdata(adev, pl061);
Enrico Weigelt4d19add2019-07-03 11:42:24 +0200348 dev_info(dev, "PL061 GPIO chip registered\n");
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530349
Baruch Siach1e9c2852009-06-18 16:48:58 -0700350 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700351}
352
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530353#ifdef CONFIG_PM
354static int pl061_suspend(struct device *dev)
355{
Linus Walleij27963252016-11-25 10:48:40 +0100356 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530357 int offset;
358
Linus Walleij27963252016-11-25 10:48:40 +0100359 pl061->csave_regs.gpio_data = 0;
360 pl061->csave_regs.gpio_dir = readb(pl061->base + GPIODIR);
361 pl061->csave_regs.gpio_is = readb(pl061->base + GPIOIS);
362 pl061->csave_regs.gpio_ibe = readb(pl061->base + GPIOIBE);
363 pl061->csave_regs.gpio_iev = readb(pl061->base + GPIOIEV);
364 pl061->csave_regs.gpio_ie = readb(pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530365
366 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100367 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
368 pl061->csave_regs.gpio_data |=
369 pl061_get_value(&pl061->gc, offset) << offset;
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530370 }
371
372 return 0;
373}
374
375static int pl061_resume(struct device *dev)
376{
Linus Walleij27963252016-11-25 10:48:40 +0100377 struct pl061 *pl061 = dev_get_drvdata(dev);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530378 int offset;
379
380 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Linus Walleij27963252016-11-25 10:48:40 +0100381 if (pl061->csave_regs.gpio_dir & (BIT(offset)))
382 pl061_direction_output(&pl061->gc, offset,
383 pl061->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200384 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530385 else
Linus Walleij27963252016-11-25 10:48:40 +0100386 pl061_direction_input(&pl061->gc, offset);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530387 }
388
Linus Walleij27963252016-11-25 10:48:40 +0100389 writeb(pl061->csave_regs.gpio_is, pl061->base + GPIOIS);
390 writeb(pl061->csave_regs.gpio_ibe, pl061->base + GPIOIBE);
391 writeb(pl061->csave_regs.gpio_iev, pl061->base + GPIOIEV);
392 writeb(pl061->csave_regs.gpio_ie, pl061->base + GPIOIE);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530393
394 return 0;
395}
396
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530397static const struct dev_pm_ops pl061_dev_pm_ops = {
398 .suspend = pl061_suspend,
399 .resume = pl061_resume,
400 .freeze = pl061_suspend,
401 .restore = pl061_resume,
402};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530403#endif
404
Arvind Yadav72c7c782017-08-23 21:45:09 +0530405static const struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700406 {
407 .id = 0x00041061,
408 .mask = 0x000fffff,
409 },
410 { 0, 0 },
411};
Rob Herring61684442020-04-08 19:41:10 -0600412MODULE_DEVICE_TABLE(amba, pl061_ids);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700413
Baruch Siach1e9c2852009-06-18 16:48:58 -0700414static struct amba_driver pl061_gpio_driver = {
415 .drv = {
416 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530417#ifdef CONFIG_PM
418 .pm = &pl061_dev_pm_ops,
419#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700420 },
421 .id_table = pl061_ids,
422 .probe = pl061_probe,
423};
Rob Herring61684442020-04-08 19:41:10 -0600424module_amba_driver(pl061_gpio_driver);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700425
Rob Herring61684442020-04-08 19:41:10 -0600426MODULE_LICENSE("GPL v2");