David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 1 | # |
| 2 | # SPI driver configuration |
| 3 | # |
Alessandro Guido | 79d8c7a | 2008-04-28 02:14:16 -0700 | [diff] [blame] | 4 | menuconfig SPI |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 5 | bool "SPI support" |
Alessandro Guido | 79d8c7a | 2008-04-28 02:14:16 -0700 | [diff] [blame] | 6 | depends on HAS_IOMEM |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 7 | help |
| 8 | The "Serial Peripheral Interface" is a low level synchronous |
| 9 | protocol. Chips that support SPI can have data transfer rates |
| 10 | up to several tens of Mbit/sec. Chips are addressed with a |
| 11 | controller and a chipselect. Most SPI slaves don't support |
| 12 | dynamic device discovery; some are even write-only or read-only. |
| 13 | |
Matt LaPlante | 3cb2fcc | 2006-11-30 05:22:59 +0100 | [diff] [blame] | 14 | SPI is widely used by microcontrollers to talk with sensors, |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 15 | eeprom and flash memory, codecs and various other controller |
| 16 | chips, analog to digital (and d-to-a) converters, and more. |
| 17 | MMC and SD cards can be accessed using SPI protocol; and for |
| 18 | DataFlash cards used in MMC sockets, SPI must always be used. |
| 19 | |
| 20 | SPI is one of a family of similar protocols using a four wire |
| 21 | interface (select, clock, data in, data out) including Microwire |
| 22 | (half duplex), SSP, SSI, and PSP. This driver framework should |
| 23 | work with most such devices and controllers. |
| 24 | |
Alessandro Guido | 79d8c7a | 2008-04-28 02:14:16 -0700 | [diff] [blame] | 25 | if SPI |
| 26 | |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 27 | config SPI_DEBUG |
Christoph Jaeger | 6341e62 | 2014-12-20 15:41:11 -0500 | [diff] [blame] | 28 | bool "Debug support for SPI drivers" |
Alessandro Guido | 79d8c7a | 2008-04-28 02:14:16 -0700 | [diff] [blame] | 29 | depends on DEBUG_KERNEL |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 30 | help |
| 31 | Say "yes" to enable debug messaging (like dev_dbg and pr_debug), |
| 32 | sysfs, and debugfs support in SPI controller and protocol drivers. |
| 33 | |
| 34 | # |
| 35 | # MASTER side ... talking to discrete SPI slave chips including microcontrollers |
| 36 | # |
| 37 | |
| 38 | config SPI_MASTER |
Christoph Jaeger | 6341e62 | 2014-12-20 15:41:11 -0500 | [diff] [blame] | 39 | # bool "SPI Master Support" |
| 40 | bool |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 41 | default SPI |
| 42 | help |
| 43 | If your system has an master-capable SPI controller (which |
| 44 | provides the clock and chipselect), you can enable that |
| 45 | controller and the protocol drivers for the SPI slave chips |
| 46 | that are connected. |
| 47 | |
Robert P. J. Day | 6291fe2 | 2008-07-23 21:29:53 -0700 | [diff] [blame] | 48 | if SPI_MASTER |
| 49 | |
Boris Brezillon | c36ff26 | 2018-04-26 18:18:14 +0200 | [diff] [blame] | 50 | config SPI_MEM |
| 51 | bool "SPI memory extension" |
| 52 | help |
| 53 | Enable this option if you want to enable the SPI memory extension. |
| 54 | This extension is meant to simplify interaction with SPI memories |
Fabio Estevam | 29e795c | 2018-05-30 16:29:15 -0300 | [diff] [blame^] | 55 | by providing a high-level interface to send memory-like commands. |
Boris Brezillon | c36ff26 | 2018-04-26 18:18:14 +0200 | [diff] [blame] | 56 | |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 57 | comment "SPI Master Controller Drivers" |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 58 | |
Thomas Chou | 0b78253 | 2011-02-14 10:10:43 +0800 | [diff] [blame] | 59 | config SPI_ALTERA |
| 60 | tristate "Altera SPI Controller" |
Thomas Chou | 0b78253 | 2011-02-14 10:10:43 +0800 | [diff] [blame] | 61 | help |
| 62 | This is the driver for the Altera SPI Controller. |
| 63 | |
Gabor Juhos | 8efaef4 | 2011-01-04 21:28:22 +0100 | [diff] [blame] | 64 | config SPI_ATH79 |
| 65 | tristate "Atheros AR71XX/AR724X/AR913X SPI controller driver" |
Alexandre Courbot | 76ec9d1 | 2013-03-28 04:34:56 -0700 | [diff] [blame] | 66 | depends on ATH79 && GPIOLIB |
Gabor Juhos | 8efaef4 | 2011-01-04 21:28:22 +0100 | [diff] [blame] | 67 | select SPI_BITBANG |
| 68 | help |
| 69 | This enables support for the SPI controller present on the |
| 70 | Atheros AR71XX/AR724X/AR913X SoCs. |
| 71 | |
Romain Perier | 5762ab7 | 2016-12-08 15:58:44 +0100 | [diff] [blame] | 72 | config SPI_ARMADA_3700 |
| 73 | tristate "Marvell Armada 3700 SPI Controller" |
| 74 | depends on (ARCH_MVEBU && OF) || COMPILE_TEST |
| 75 | help |
| 76 | This enables support for the SPI controller present on the |
| 77 | Marvell Armada 3700 SoCs. |
| 78 | |
Haavard Skinnemoen | 754ce4f | 2007-02-14 00:33:09 -0800 | [diff] [blame] | 79 | config SPI_ATMEL |
| 80 | tristate "Atmel SPI Controller" |
Arnd Bergmann | a687a53 | 2018-03-07 23:30:54 +0100 | [diff] [blame] | 81 | depends on ARCH_AT91 || COMPILE_TEST |
Haavard Skinnemoen | 754ce4f | 2007-02-14 00:33:09 -0800 | [diff] [blame] | 82 | help |
| 83 | This selects a driver for the Atmel SPI Controller, present on |
Arnd Bergmann | a687a53 | 2018-03-07 23:30:54 +0100 | [diff] [blame] | 84 | many AT91 ARM chips. |
Haavard Skinnemoen | 754ce4f | 2007-02-14 00:33:09 -0800 | [diff] [blame] | 85 | |
Mark Brown | e32bb87 | 2016-02-02 11:27:42 +0000 | [diff] [blame] | 86 | config SPI_AU1550 |
| 87 | tristate "Au1550/Au1200/Au1300 SPI Controller" |
| 88 | depends on MIPS_ALCHEMY |
| 89 | select SPI_BITBANG |
| 90 | help |
| 91 | If you say yes to this option, support will be included for the |
| 92 | PSC SPI controller found on Au1550, Au1200 and Au1300 series. |
| 93 | |
Lars-Peter Clausen | b1353d1 | 2016-02-04 17:13:30 +0100 | [diff] [blame] | 94 | config SPI_AXI_SPI_ENGINE |
| 95 | tristate "Analog Devices AXI SPI Engine controller" |
| 96 | depends on HAS_IOMEM |
| 97 | help |
| 98 | This enables support for the Analog Devices AXI SPI Engine SPI controller. |
| 99 | It is part of the SPI Engine framework that is used in some Analog Devices |
| 100 | reference designs for FPGAs. |
| 101 | |
Chris Boot | f804387 | 2013-03-11 21:38:24 -0600 | [diff] [blame] | 102 | config SPI_BCM2835 |
| 103 | tristate "BCM2835 SPI controller" |
Yoshinori Sato | e0d58cd | 2015-05-04 00:16:36 +0900 | [diff] [blame] | 104 | depends on GPIOLIB |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 105 | depends on ARCH_BCM2835 || COMPILE_TEST |
Chris Boot | f804387 | 2013-03-11 21:38:24 -0600 | [diff] [blame] | 106 | help |
| 107 | This selects a driver for the Broadcom BCM2835 SPI master. |
| 108 | |
| 109 | The BCM2835 contains two types of SPI master controller; the |
| 110 | "universal SPI master", and the regular SPI controller. This driver |
| 111 | is for the regular SPI controller. Slave mode operation is not also |
| 112 | not supported. |
| 113 | |
Martin Sperl | 1ea29b3 | 2015-09-11 11:22:04 +0000 | [diff] [blame] | 114 | config SPI_BCM2835AUX |
| 115 | tristate "BCM2835 SPI auxiliary controller" |
Geert Uytterhoeven | 0697ae8 | 2016-02-07 15:12:29 +0100 | [diff] [blame] | 116 | depends on (ARCH_BCM2835 && GPIOLIB) || COMPILE_TEST |
Martin Sperl | 1ea29b3 | 2015-09-11 11:22:04 +0000 | [diff] [blame] | 117 | help |
| 118 | This selects a driver for the Broadcom BCM2835 SPI aux master. |
| 119 | |
| 120 | The BCM2835 contains two types of SPI master controller; the |
| 121 | "universal SPI master", and the regular SPI controller. |
| 122 | This driver is for the universal/auxiliary SPI controller. |
| 123 | |
Florian Fainelli | b42dfed | 2012-02-01 11:14:09 +0100 | [diff] [blame] | 124 | config SPI_BCM63XX |
| 125 | tristate "Broadcom BCM63xx SPI controller" |
Jonas Gorski | 44d8fb3 | 2015-10-12 12:24:23 +0200 | [diff] [blame] | 126 | depends on BCM63XX || COMPILE_TEST |
Florian Fainelli | b42dfed | 2012-02-01 11:14:09 +0100 | [diff] [blame] | 127 | help |
| 128 | Enable support for the SPI controller on the Broadcom BCM63xx SoCs. |
| 129 | |
Jonas Gorski | 142168e | 2013-11-30 12:42:06 +0100 | [diff] [blame] | 130 | config SPI_BCM63XX_HSSPI |
| 131 | tristate "Broadcom BCM63XX HS SPI controller driver" |
| 132 | depends on BCM63XX || COMPILE_TEST |
| 133 | help |
| 134 | This enables support for the High Speed SPI controller present on |
| 135 | newer Broadcom BCM63XX SoCs. |
| 136 | |
Kamal Dasu | fa236a7 | 2016-08-24 18:04:23 -0400 | [diff] [blame] | 137 | config SPI_BCM_QSPI |
| 138 | tristate "Broadcom BSPI and MSPI controller support" |
Jaedon Shin | 279e4af | 2016-12-30 15:30:00 +0900 | [diff] [blame] | 139 | depends on ARCH_BRCMSTB || ARCH_BCM || ARCH_BCM_IPROC || \ |
| 140 | BMIPS_GENERIC || COMPILE_TEST |
Kamal Dasu | fa236a7 | 2016-08-24 18:04:23 -0400 | [diff] [blame] | 141 | default ARCH_BCM_IPROC |
| 142 | help |
| 143 | Enables support for the Broadcom SPI flash and MSPI controller. |
| 144 | Select this option for any one of BRCMSTB, iProc NSP and NS2 SoCs |
| 145 | based platforms. This driver works for both SPI master for spi-nor |
| 146 | flash device as well as MSPI device. |
| 147 | |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 148 | config SPI_BITBANG |
David Brownell | d29389d | 2009-01-06 14:41:41 -0800 | [diff] [blame] | 149 | tristate "Utilities for Bitbanging SPI masters" |
David Brownell | 9904f22 | 2006-01-08 13:34:26 -0800 | [diff] [blame] | 150 | help |
| 151 | With a few GPIO pins, your system can bitbang the SPI protocol. |
| 152 | Select this to get SPI support through I/O pins (GPIO, parallel |
| 153 | port, etc). Or, some systems' SPI master controller drivers use |
| 154 | this code to manage the per-word or per-transfer accesses to the |
| 155 | hardware shift registers. |
| 156 | |
| 157 | This is library code, and is automatically selected by drivers that |
| 158 | need it. You only need to select this explicitly to support driver |
| 159 | modules that aren't part of this kernel tree. |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 160 | |
David Brownell | 7111763 | 2006-01-08 13:34:29 -0800 | [diff] [blame] | 161 | config SPI_BUTTERFLY |
| 162 | tristate "Parallel port adapter for AVR Butterfly (DEVELOPMENT)" |
Robert P. J. Day | 6291fe2 | 2008-07-23 21:29:53 -0700 | [diff] [blame] | 163 | depends on PARPORT |
David Brownell | 7111763 | 2006-01-08 13:34:29 -0800 | [diff] [blame] | 164 | select SPI_BITBANG |
| 165 | help |
| 166 | This uses a custom parallel port cable to connect to an AVR |
| 167 | Butterfly <http://www.atmel.com/products/avr/butterfly>, an |
| 168 | inexpensive battery powered microcontroller evaluation board. |
| 169 | This same cable can be used to flash new firmware. |
| 170 | |
Harini Katakam | c474b38 | 2014-04-14 14:36:53 +0530 | [diff] [blame] | 171 | config SPI_CADENCE |
| 172 | tristate "Cadence SPI controller" |
Harini Katakam | c474b38 | 2014-04-14 14:36:53 +0530 | [diff] [blame] | 173 | help |
| 174 | This selects the Cadence SPI controller master driver |
Michal Simek | 38b6484 | 2015-03-09 09:46:15 +0100 | [diff] [blame] | 175 | used by Xilinx Zynq and ZynqMP. |
Harini Katakam | c474b38 | 2014-04-14 14:36:53 +0530 | [diff] [blame] | 176 | |
Alexander Shiyan | 161b96c | 2012-11-07 21:30:29 +0400 | [diff] [blame] | 177 | config SPI_CLPS711X |
| 178 | tristate "CLPS711X host SPI controller" |
Axel Lin | 5634dd8 | 2014-03-26 16:53:18 +0800 | [diff] [blame] | 179 | depends on ARCH_CLPS711X || COMPILE_TEST |
Alexander Shiyan | 161b96c | 2012-11-07 21:30:29 +0400 | [diff] [blame] | 180 | help |
| 181 | This enables dedicated general purpose SPI/Microwire1-compatible |
| 182 | master mode interface (SSI1) for CLPS711X-based CPUs. |
| 183 | |
Steven King | 34b8c66 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 184 | config SPI_COLDFIRE_QSPI |
| 185 | tristate "Freescale Coldfire QSPI controller" |
Steven King | bce4d12 | 2012-06-05 09:24:59 -0700 | [diff] [blame] | 186 | depends on (M520x || M523x || M5249 || M525x || M527x || M528x || M532x) |
Steven King | 34b8c66 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 187 | help |
| 188 | This enables support for the Coldfire QSPI controller in master |
| 189 | mode. |
| 190 | |
Sandeep Paulraj | 358934a | 2009-12-16 22:02:18 +0000 | [diff] [blame] | 191 | config SPI_DAVINCI |
Sekhar Nori | 23ce17a | 2010-10-12 11:58:02 +0530 | [diff] [blame] | 192 | tristate "Texas Instruments DaVinci/DA8x/OMAP-L/AM1x SoC SPI controller" |
Santosh Shilimkar | 7884891 | 2013-07-24 20:31:37 -0400 | [diff] [blame] | 193 | depends on ARCH_DAVINCI || ARCH_KEYSTONE |
Sandeep Paulraj | 358934a | 2009-12-16 22:02:18 +0000 | [diff] [blame] | 194 | select SPI_BITBANG |
| 195 | help |
Sekhar Nori | 23ce17a | 2010-10-12 11:58:02 +0530 | [diff] [blame] | 196 | SPI master controller for DaVinci/DA8x/OMAP-L/AM1x SPI modules. |
| 197 | |
Mark Brown | e32bb87 | 2016-02-02 11:27:42 +0000 | [diff] [blame] | 198 | config SPI_DESIGNWARE |
| 199 | tristate "DesignWare SPI controller core support" |
| 200 | help |
| 201 | general driver for SPI controller core from DesignWare |
| 202 | |
| 203 | config SPI_DW_PCI |
| 204 | tristate "PCI interface driver for DW SPI core" |
| 205 | depends on SPI_DESIGNWARE && PCI |
| 206 | |
| 207 | config SPI_DW_MID_DMA |
| 208 | bool "DMA support for DW SPI controller on Intel MID platform" |
| 209 | depends on SPI_DW_PCI && DW_DMAC_PCI |
| 210 | |
| 211 | config SPI_DW_MMIO |
| 212 | tristate "Memory-mapped io interface driver for DW SPI core" |
| 213 | depends on SPI_DESIGNWARE |
| 214 | |
Laurentiu Palcu | 3d8c0d74 | 2014-12-08 15:52:29 +0200 | [diff] [blame] | 215 | config SPI_DLN2 |
| 216 | tristate "Diolan DLN-2 USB SPI adapter" |
| 217 | depends on MFD_DLN2 |
| 218 | help |
| 219 | If you say yes to this option, support will be included for Diolan |
| 220 | DLN2, a USB to SPI interface. |
| 221 | |
| 222 | This driver can also be built as a module. If so, the module |
| 223 | will be called spi-dln2. |
| 224 | |
Uwe Kleine-König | 86f8973 | 2013-08-08 16:09:50 +0200 | [diff] [blame] | 225 | config SPI_EFM32 |
| 226 | tristate "EFM32 SPI controller" |
| 227 | depends on OF && ARM && (ARCH_EFM32 || COMPILE_TEST) |
| 228 | select SPI_BITBANG |
| 229 | help |
| 230 | Driver for the spi controller found on Energy Micro's EFM32 SoCs. |
| 231 | |
Mika Westerberg | 011f23a | 2010-05-06 04:47:04 +0000 | [diff] [blame] | 232 | config SPI_EP93XX |
| 233 | tristate "Cirrus Logic EP93xx SPI controller" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 234 | depends on ARCH_EP93XX || COMPILE_TEST |
Mika Westerberg | 011f23a | 2010-05-06 04:47:04 +0000 | [diff] [blame] | 235 | help |
| 236 | This enables using the Cirrus EP93xx SPI controller in master |
| 237 | mode. |
| 238 | |
Thomas Langer | 6cd3c7e | 2012-05-20 15:46:19 +0200 | [diff] [blame] | 239 | config SPI_FALCON |
Hauke Mehrtens | 9c6a3af | 2017-01-03 18:04:27 +0100 | [diff] [blame] | 240 | bool "Falcon SPI controller support" |
Thomas Langer | 6cd3c7e | 2012-05-20 15:46:19 +0200 | [diff] [blame] | 241 | depends on SOC_FALCON |
| 242 | help |
| 243 | The external bus unit (EBU) found on the FALC-ON SoC has SPI |
| 244 | emulation that is designed for serial flash access. This driver |
| 245 | has only been tested with m25p80 type chips. The hardware has no |
| 246 | support for other types of SPI peripherals. |
| 247 | |
Gao Pan | 5314987 | 2016-11-22 21:52:17 +0800 | [diff] [blame] | 248 | config SPI_FSL_LPSPI |
| 249 | tristate "Freescale i.MX LPSPI controller" |
| 250 | depends on ARCH_MXC || COMPILE_TEST |
| 251 | help |
| 252 | This enables Freescale i.MX LPSPI controllers in master mode. |
| 253 | |
David Brownell | d29389d | 2009-01-06 14:41:41 -0800 | [diff] [blame] | 254 | config SPI_GPIO |
| 255 | tristate "GPIO-based bitbanging SPI Master" |
Geert Uytterhoeven | 5c2301a | 2015-05-05 18:32:33 +0200 | [diff] [blame] | 256 | depends on GPIOLIB || COMPILE_TEST |
David Brownell | d29389d | 2009-01-06 14:41:41 -0800 | [diff] [blame] | 257 | select SPI_BITBANG |
| 258 | help |
| 259 | This simple GPIO bitbanging SPI master uses the arch-neutral GPIO |
| 260 | interface to manage MOSI, MISO, SCK, and chipselect signals. SPI |
| 261 | slaves connected to a bus using this driver are configured as usual, |
| 262 | except that the spi_board_info.controller_data holds the GPIO number |
| 263 | for the chipselect used by this controller driver. |
| 264 | |
| 265 | Note that this driver often won't achieve even 1 Mbit/sec speeds, |
| 266 | making it unusually slow for SPI. If your platform can inline |
| 267 | GPIO operations, you should be able to leverage that for better |
| 268 | speed with a custom version of this driver; see the source code. |
| 269 | |
Andrew Bresticker | deba2580 | 2014-11-14 10:48:32 -0800 | [diff] [blame] | 270 | config SPI_IMG_SPFI |
| 271 | tristate "IMG SPFI controller" |
| 272 | depends on MIPS || COMPILE_TEST |
| 273 | help |
| 274 | This enables support for the SPFI master controller found on |
| 275 | IMG SoCs. |
| 276 | |
Sascha Hauer | b5f3294 | 2009-09-22 16:46:02 -0700 | [diff] [blame] | 277 | config SPI_IMX |
| 278 | tristate "Freescale i.MX SPI controllers" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 279 | depends on ARCH_MXC || COMPILE_TEST |
Sascha Hauer | b5f3294 | 2009-09-22 16:46:02 -0700 | [diff] [blame] | 280 | select SPI_BITBANG |
| 281 | help |
| 282 | This enables using the Freescale i.MX SPI controllers in master |
| 283 | mode. |
| 284 | |
Rich Felker | 2cb1b3b | 2016-08-04 04:30:37 +0000 | [diff] [blame] | 285 | config SPI_JCORE |
| 286 | tristate "J-Core SPI Master" |
| 287 | depends on OF && (SUPERH || COMPILE_TEST) |
| 288 | help |
| 289 | This enables support for the SPI master controller in the J-Core |
| 290 | synthesizable, open source SoC. |
| 291 | |
Kaiwan N Billimoria | 78961a5 | 2007-07-17 04:04:05 -0700 | [diff] [blame] | 292 | config SPI_LM70_LLP |
| 293 | tristate "Parallel port adapter for LM70 eval board (DEVELOPMENT)" |
Kees Cook | 6d1f56a | 2013-01-16 18:53:55 -0800 | [diff] [blame] | 294 | depends on PARPORT |
Kaiwan N Billimoria | 78961a5 | 2007-07-17 04:04:05 -0700 | [diff] [blame] | 295 | select SPI_BITBANG |
| 296 | help |
| 297 | This driver supports the NS LM70 LLP Evaluation Board, |
| 298 | which interfaces to an LM70 temperature sensor using |
| 299 | a parallel port. |
| 300 | |
Sergei Ianovich | 7ecbfff | 2016-02-23 13:44:28 +0300 | [diff] [blame] | 301 | config SPI_LP8841_RTC |
| 302 | tristate "ICP DAS LP-8841 SPI Controller for RTC" |
| 303 | depends on MACH_PXA27X_DT || COMPILE_TEST |
| 304 | help |
| 305 | This driver provides an SPI master device to drive Maxim |
| 306 | DS-1302 real time clock. |
| 307 | |
| 308 | Say N here unless you plan to run the kernel on an ICP DAS |
| 309 | LP-8x4x industrial computer. |
| 310 | |
Grant Likely | 42bbb70 | 2009-11-04 15:34:18 -0700 | [diff] [blame] | 311 | config SPI_MPC52xx |
| 312 | tristate "Freescale MPC52xx SPI (non-PSC) controller support" |
Paul Bolle | 7433f2b | 2011-11-13 22:52:40 +0100 | [diff] [blame] | 313 | depends on PPC_MPC52xx |
Grant Likely | 42bbb70 | 2009-11-04 15:34:18 -0700 | [diff] [blame] | 314 | help |
| 315 | This drivers supports the MPC52xx SPI controller in master SPI |
| 316 | mode. |
| 317 | |
Dragos Carp | 00b8fd2 | 2007-05-10 22:22:52 -0700 | [diff] [blame] | 318 | config SPI_MPC52xx_PSC |
| 319 | tristate "Freescale MPC52xx PSC SPI controller" |
Kees Cook | 6d1f56a | 2013-01-16 18:53:55 -0800 | [diff] [blame] | 320 | depends on PPC_MPC52xx |
Dragos Carp | 00b8fd2 | 2007-05-10 22:22:52 -0700 | [diff] [blame] | 321 | help |
| 322 | This enables using the Freescale MPC52xx Programmable Serial |
| 323 | Controller in master SPI mode. |
| 324 | |
Anatolij Gustschin | 6e27388f1b | 2010-04-30 13:21:27 +0000 | [diff] [blame] | 325 | config SPI_MPC512x_PSC |
| 326 | tristate "Freescale MPC512x PSC SPI controller" |
Uwe Kleine-König | 5e8afa3 | 2012-02-23 10:37:55 +0100 | [diff] [blame] | 327 | depends on PPC_MPC512x |
Anatolij Gustschin | 6e27388f1b | 2010-04-30 13:21:27 +0000 | [diff] [blame] | 328 | help |
| 329 | This enables using the Freescale MPC5121 Programmable Serial |
| 330 | Controller in SPI master mode. |
| 331 | |
Mingkai Hu | b36ece8 | 2010-10-12 18:18:31 +0800 | [diff] [blame] | 332 | config SPI_FSL_LIB |
| 333 | tristate |
Andreas Larsson | e8beacb | 2013-02-15 16:52:21 +0100 | [diff] [blame] | 334 | depends on OF |
| 335 | |
| 336 | config SPI_FSL_CPM |
| 337 | tristate |
Mingkai Hu | b36ece8 | 2010-10-12 18:18:31 +0800 | [diff] [blame] | 338 | depends on FSL_SOC |
| 339 | |
Mingkai Hu | 3272029 | 2010-10-12 18:18:30 +0800 | [diff] [blame] | 340 | config SPI_FSL_SPI |
Esben Haabendal | 38455d7a | 2015-01-06 14:07:34 +0100 | [diff] [blame] | 341 | tristate "Freescale SPI controller and Aeroflex Gaisler GRLIB SPI controller" |
Andreas Larsson | e8beacb | 2013-02-15 16:52:21 +0100 | [diff] [blame] | 342 | depends on OF |
Mingkai Hu | b36ece8 | 2010-10-12 18:18:31 +0800 | [diff] [blame] | 343 | select SPI_FSL_LIB |
Andreas Larsson | e8beacb | 2013-02-15 16:52:21 +0100 | [diff] [blame] | 344 | select SPI_FSL_CPM if FSL_SOC |
Kumar Gala | ccf0699 | 2006-05-20 15:00:15 -0700 | [diff] [blame] | 345 | help |
Mingkai Hu | 3272029 | 2010-10-12 18:18:30 +0800 | [diff] [blame] | 346 | This enables using the Freescale SPI controllers in master mode. |
| 347 | MPC83xx platform uses the controller in cpu mode or CPM/QE mode. |
| 348 | MPC8569 uses the controller in QE mode, MPC8610 in cpu mode. |
Andreas Larsson | 447b0c7 | 2013-02-15 16:52:26 +0100 | [diff] [blame] | 349 | This also enables using the Aeroflex Gaisler GRLIB SPI controller in |
| 350 | master mode. |
Kumar Gala | ccf0699 | 2006-05-20 15:00:15 -0700 | [diff] [blame] | 351 | |
Chao Fu | 349ad66 | 2013-08-16 11:08:55 +0800 | [diff] [blame] | 352 | config SPI_FSL_DSPI |
| 353 | tristate "Freescale DSPI controller" |
Chao Fu | 1acbdeb | 2014-02-12 15:29:05 +0800 | [diff] [blame] | 354 | select REGMAP_MMIO |
Angelo Dureghello | ec7ed77 | 2017-10-28 00:23:01 +0200 | [diff] [blame] | 355 | depends on SOC_VF610 || SOC_LS1021A || ARCH_LAYERSCAPE || M5441x || COMPILE_TEST |
Chao Fu | 349ad66 | 2013-08-16 11:08:55 +0800 | [diff] [blame] | 356 | help |
| 357 | This enables support for the Freescale DSPI controller in master |
| 358 | mode. VF610 platform uses the controller. |
| 359 | |
Mingkai Hu | 8b60d6c | 2010-10-12 18:18:32 +0800 | [diff] [blame] | 360 | config SPI_FSL_ESPI |
Esben Haabendal | 38455d7a | 2015-01-06 14:07:34 +0100 | [diff] [blame] | 361 | tristate "Freescale eSPI controller" |
Mingkai Hu | 8b60d6c | 2010-10-12 18:18:32 +0800 | [diff] [blame] | 362 | depends on FSL_SOC |
Mingkai Hu | 8b60d6c | 2010-10-12 18:18:32 +0800 | [diff] [blame] | 363 | help |
| 364 | This enables using the Freescale eSPI controllers in master mode. |
| 365 | From MPC8536, 85xx platform uses the controller, and all P10xx, |
| 366 | P20xx, P30xx,P40xx, P50xx uses this controller. |
| 367 | |
Neil Armstrong | 454fa27 | 2017-05-23 15:39:33 +0200 | [diff] [blame] | 368 | config SPI_MESON_SPICC |
| 369 | tristate "Amlogic Meson SPICC controller" |
| 370 | depends on ARCH_MESON || COMPILE_TEST |
| 371 | help |
| 372 | This enables master mode support for the SPICC (SPI communication |
| 373 | controller) available in Amlogic Meson SoCs. |
| 374 | |
Beniamino Galvani | c3e4bc5 | 2014-11-22 16:21:41 +0100 | [diff] [blame] | 375 | config SPI_MESON_SPIFC |
| 376 | tristate "Amlogic Meson SPIFC controller" |
| 377 | depends on ARCH_MESON || COMPILE_TEST |
Beniamino Galvani | 1327ecd | 2014-11-27 00:07:48 +0100 | [diff] [blame] | 378 | select REGMAP_MMIO |
Beniamino Galvani | c3e4bc5 | 2014-11-22 16:21:41 +0100 | [diff] [blame] | 379 | help |
| 380 | This enables master mode support for the SPIFC (SPI flash |
| 381 | controller) available in Amlogic Meson SoCs. |
| 382 | |
Leilk Liu | a568231 | 2015-08-07 15:19:50 +0800 | [diff] [blame] | 383 | config SPI_MT65XX |
| 384 | tristate "MediaTek SPI controller" |
| 385 | depends on ARCH_MEDIATEK || COMPILE_TEST |
| 386 | help |
| 387 | This selects the MediaTek(R) SPI bus driver. |
| 388 | If you want to use MediaTek(R) SPI interface, |
| 389 | say Y or M here.If you are not sure, say N. |
| 390 | SPI drivers for Mediatek MT65XX and MT81XX series ARM SoCs. |
| 391 | |
Mark Brown | e32bb87 | 2016-02-02 11:27:42 +0000 | [diff] [blame] | 392 | config SPI_NUC900 |
| 393 | tristate "Nuvoton NUC900 series SPI" |
| 394 | depends on ARCH_W90X900 |
| 395 | select SPI_BITBANG |
| 396 | help |
| 397 | SPI driver for Nuvoton NUC900 series ARM SoCs |
| 398 | |
Hauke Mehrtens | 17f84b7 | 2017-02-14 00:31:11 +0100 | [diff] [blame] | 399 | config SPI_LANTIQ_SSC |
| 400 | tristate "Lantiq SSC SPI controller" |
Hauke Mehrtens | 582c97f | 2017-02-18 17:06:48 +0100 | [diff] [blame] | 401 | depends on LANTIQ || COMPILE_TEST |
Hauke Mehrtens | 17f84b7 | 2017-02-14 00:31:11 +0100 | [diff] [blame] | 402 | help |
| 403 | This driver supports the Lantiq SSC SPI controller in master |
| 404 | mode. This controller is found on Intel (former Lantiq) SoCs like |
| 405 | the Danube, Falcon, xRX200, xRX300. |
| 406 | |
Thomas Chou | ce79258 | 2011-02-14 10:20:39 +0800 | [diff] [blame] | 407 | config SPI_OC_TINY |
| 408 | tristate "OpenCores tiny SPI" |
Geert Uytterhoeven | 5c2301a | 2015-05-05 18:32:33 +0200 | [diff] [blame] | 409 | depends on GPIOLIB || COMPILE_TEST |
Thomas Chou | ce79258 | 2011-02-14 10:20:39 +0800 | [diff] [blame] | 410 | select SPI_BITBANG |
| 411 | help |
| 412 | This is the driver for OpenCores tiny SPI master controller. |
| 413 | |
David Daney | 6b52c00 | 2012-08-22 12:25:07 -0700 | [diff] [blame] | 414 | config SPI_OCTEON |
| 415 | tristate "Cavium OCTEON SPI controller" |
David Daney | 9ddebc4 | 2013-05-22 15:10:46 +0000 | [diff] [blame] | 416 | depends on CAVIUM_OCTEON_SOC |
David Daney | 6b52c00 | 2012-08-22 12:25:07 -0700 | [diff] [blame] | 417 | help |
| 418 | SPI host driver for the hardware found on some Cavium OCTEON |
| 419 | SOCs. |
| 420 | |
David Brownell | fdb3c18 | 2007-02-12 00:52:37 -0800 | [diff] [blame] | 421 | config SPI_OMAP_UWIRE |
| 422 | tristate "OMAP1 MicroWire" |
Robert P. J. Day | 6291fe2 | 2008-07-23 21:29:53 -0700 | [diff] [blame] | 423 | depends on ARCH_OMAP1 |
David Brownell | fdb3c18 | 2007-02-12 00:52:37 -0800 | [diff] [blame] | 424 | select SPI_BITBANG |
| 425 | help |
| 426 | This hooks up to the MicroWire controller on OMAP1 chips. |
| 427 | |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 428 | config SPI_OMAP24XX |
Syed Rafiuddin | 8ebeb54 | 2010-05-14 12:05:25 -0700 | [diff] [blame] | 429 | tristate "McSPI driver for OMAP" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 430 | depends on ARCH_OMAP2PLUS || COMPILE_TEST |
Franklin S Cooper Jr | 2b32e98 | 2016-07-07 12:17:49 -0500 | [diff] [blame] | 431 | select SG_SPLIT |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 432 | help |
Syed Rafiuddin | 8ebeb54 | 2010-05-14 12:05:25 -0700 | [diff] [blame] | 433 | SPI master controller for OMAP24XX and later Multichannel SPI |
Samuel Ortiz | ccdc7bf | 2007-07-17 04:04:13 -0700 | [diff] [blame] | 434 | (McSPI) modules. |
Andrea Paterniani | 69c202a | 2007-02-12 00:52:39 -0800 | [diff] [blame] | 435 | |
Sourav Poddar | 505a149 | 2013-08-20 18:55:48 +0530 | [diff] [blame] | 436 | config SPI_TI_QSPI |
| 437 | tristate "DRA7xxx QSPI controller support" |
| 438 | depends on ARCH_OMAP2PLUS || COMPILE_TEST |
| 439 | help |
| 440 | QSPI master controller for DRA7xxx used for flash devices. |
| 441 | This device supports single, dual and quad read support, while |
| 442 | it only supports single write mode. |
| 443 | |
Cory Maccarrone | 35c9049 | 2009-12-13 01:02:11 -0700 | [diff] [blame] | 444 | config SPI_OMAP_100K |
| 445 | tristate "OMAP SPI 100K" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 446 | depends on ARCH_OMAP850 || ARCH_OMAP730 || COMPILE_TEST |
Cory Maccarrone | 35c9049 | 2009-12-13 01:02:11 -0700 | [diff] [blame] | 447 | help |
| 448 | OMAP SPI 100K master controller for omap7xx boards. |
| 449 | |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 450 | config SPI_ORION |
Kees Cook | 6d1f56a | 2013-01-16 18:53:55 -0800 | [diff] [blame] | 451 | tristate "Orion SPI master" |
Thomas Petazzoni | 710a1d5 | 2016-04-22 15:17:28 +0200 | [diff] [blame] | 452 | depends on PLAT_ORION || ARCH_MVEBU || COMPILE_TEST |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 453 | help |
Uwe Kleine-König | 7348291 | 2016-11-30 11:47:44 +0100 | [diff] [blame] | 454 | This enables using the SPI master controller on the Orion |
| 455 | and MVEBU chips. |
Shadi Ammouri | 60cadec | 2008-08-05 13:01:09 -0700 | [diff] [blame] | 456 | |
Purna Chandra Mandal | 1bcb9f8c | 2016-04-01 16:48:50 +0530 | [diff] [blame] | 457 | config SPI_PIC32 |
| 458 | tristate "Microchip PIC32 series SPI" |
| 459 | depends on MACH_PIC32 || COMPILE_TEST |
| 460 | help |
| 461 | SPI driver for Microchip PIC32 SPI master controller. |
| 462 | |
Purna Chandra Mandal | 3270ac2 | 2016-04-15 16:57:19 +0530 | [diff] [blame] | 463 | config SPI_PIC32_SQI |
| 464 | tristate "Microchip PIC32 Quad SPI driver" |
| 465 | depends on MACH_PIC32 || COMPILE_TEST |
| 466 | help |
| 467 | SPI driver for PIC32 Quad SPI controller. |
| 468 | |
Linus Walleij | b43d65f | 2009-06-09 08:11:42 +0100 | [diff] [blame] | 469 | config SPI_PL022 |
Linus Walleij | 7f9a4b9 | 2011-05-19 14:13:19 +0200 | [diff] [blame] | 470 | tristate "ARM AMBA PL022 SSP controller" |
| 471 | depends on ARM_AMBA |
Linus Walleij | b43d65f | 2009-06-09 08:11:42 +0100 | [diff] [blame] | 472 | default y if MACH_U300 |
linus.walleij@stericsson.com | f33b29e | 2009-09-22 16:46:01 -0700 | [diff] [blame] | 473 | default y if ARCH_REALVIEW |
| 474 | default y if INTEGRATOR_IMPD1 |
| 475 | default y if ARCH_VERSATILE |
Linus Walleij | b43d65f | 2009-06-09 08:11:42 +0100 | [diff] [blame] | 476 | help |
| 477 | This selects the ARM(R) AMBA(R) PrimeCell PL022 SSP |
| 478 | controller. If you have an embedded system with an AMBA(R) |
| 479 | bus and a PL022 controller, say Y or M here. |
| 480 | |
Steven A. Falco | 44dab88 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 481 | config SPI_PPC4xx |
| 482 | tristate "PPC4xx SPI Controller" |
Uwe Kleine-König | 5e8afa3 | 2012-02-23 10:37:55 +0100 | [diff] [blame] | 483 | depends on PPC32 && 4xx |
Steven A. Falco | 44dab88 | 2009-09-22 16:45:58 -0700 | [diff] [blame] | 484 | select SPI_BITBANG |
| 485 | help |
| 486 | This selects a driver for the PPC4xx SPI Controller. |
| 487 | |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 488 | config SPI_PXA2XX |
| 489 | tristate "PXA2xx SSP SPI master" |
Arnd Bergmann | 128345b | 2017-08-07 17:42:55 +0200 | [diff] [blame] | 490 | depends on (ARCH_PXA || ARCH_MMP || PCI || ACPI) |
| 491 | select PXA_SSP if ARCH_PXA || ARCH_MMP |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 492 | help |
Sebastian Andrzej Siewior | d6ea3df | 2010-11-24 10:17:14 +0100 | [diff] [blame] | 493 | This enables using a PXA2xx or Sodaville SSP port as a SPI master |
| 494 | controller. The driver can be configured to use any SSP port and |
| 495 | additional documentation can be found a Documentation/spi/pxa2xx. |
| 496 | |
| 497 | config SPI_PXA2XX_PCI |
Chew, Chiau Ee | afa93c9 | 2014-07-25 01:10:54 +0800 | [diff] [blame] | 498 | def_tristate SPI_PXA2XX && PCI && COMMON_CLK |
Stephen Street | e0c9905 | 2006-03-07 23:53:24 -0800 | [diff] [blame] | 499 | |
addy ke | 64e3682 | 2014-07-01 09:03:59 +0800 | [diff] [blame] | 500 | config SPI_ROCKCHIP |
| 501 | tristate "Rockchip SPI controller driver" |
| 502 | help |
| 503 | This selects a driver for Rockchip SPI controller. |
| 504 | |
| 505 | If you say yes to this option, support will be included for |
| 506 | RK3066, RK3188 and RK3288 families of SPI controller. |
| 507 | Rockchip SPI controller support DMA transport and PIO mode. |
| 508 | The main usecase of this controller is to use spi flash as boot |
| 509 | device. |
| 510 | |
Bert Vermeulen | 05aec35 | 2015-04-15 17:43:52 +0200 | [diff] [blame] | 511 | config SPI_RB4XX |
| 512 | tristate "Mikrotik RB4XX SPI master" |
| 513 | depends on SPI_MASTER && ATH79 |
| 514 | help |
| 515 | SPI controller driver for the Mikrotik RB4xx series boards. |
| 516 | |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 517 | config SPI_RSPI |
Geert Uytterhoeven | e290c34 | 2014-01-21 16:10:09 +0100 | [diff] [blame] | 518 | tristate "Renesas RSPI/QSPI controller" |
Simon Horman | 3aec316 | 2016-02-18 10:47:52 +0900 | [diff] [blame] | 519 | depends on SUPERH || ARCH_RENESAS || COMPILE_TEST |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 520 | help |
Geert Uytterhoeven | e290c34 | 2014-01-21 16:10:09 +0100 | [diff] [blame] | 521 | SPI driver for Renesas RSPI and QSPI blocks. |
Shimoda, Yoshihiro | 0b2182d | 2012-03-07 14:46:25 +0900 | [diff] [blame] | 522 | |
Ivan T. Ivanov | 64ff247 | 2014-02-13 18:21:38 +0200 | [diff] [blame] | 523 | config SPI_QUP |
| 524 | tristate "Qualcomm SPI controller with QUP interface" |
Paul Bolle | 058f11c | 2014-04-07 16:15:45 +0200 | [diff] [blame] | 525 | depends on ARCH_QCOM || (ARM && COMPILE_TEST) |
Ivan T. Ivanov | 64ff247 | 2014-02-13 18:21:38 +0200 | [diff] [blame] | 526 | help |
| 527 | Qualcomm Universal Peripheral (QUP) core is an AHB slave that |
| 528 | provides a common data path (an output FIFO and an input FIFO) |
| 529 | for serial peripheral interface (SPI) mini-core. SPI in master |
| 530 | mode supports up to 50MHz, up to four chip selects, programmable |
| 531 | data path from 4 bits to 32 bits and numerous protocol variants. |
| 532 | |
| 533 | This driver can also be built as a module. If so, the module |
| 534 | will be called spi_qup. |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 535 | |
David Brownell | 85abfaa | 2007-02-12 00:52:36 -0800 | [diff] [blame] | 536 | config SPI_S3C24XX |
| 537 | tristate "Samsung S3C24XX series SPI" |
Kees Cook | 6d1f56a | 2013-01-16 18:53:55 -0800 | [diff] [blame] | 538 | depends on ARCH_S3C24XX |
David Brownell | da0abc2 | 2007-07-17 04:04:09 -0700 | [diff] [blame] | 539 | select SPI_BITBANG |
David Brownell | 85abfaa | 2007-02-12 00:52:36 -0800 | [diff] [blame] | 540 | help |
| 541 | SPI driver for Samsung S3C24XX series ARM SoCs |
| 542 | |
Ben Dooks | bec0806 | 2009-12-14 22:20:24 -0800 | [diff] [blame] | 543 | config SPI_S3C24XX_FIQ |
| 544 | bool "S3C24XX driver with FIQ pseudo-DMA" |
| 545 | depends on SPI_S3C24XX |
| 546 | select FIQ |
| 547 | help |
| 548 | Enable FIQ support for the S3C24XX SPI driver to provide pseudo |
| 549 | DMA by using the fast-interrupt request framework, This allows |
| 550 | the driver to get DMA-like performance when there are either |
| 551 | no free DMA channels, or when doing transfers that required both |
| 552 | TX and RX data paths. |
| 553 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 554 | config SPI_S3C64XX |
| 555 | tristate "Samsung S3C64XX series type SPI" |
Javier Martinez Canillas | b099b13 | 2016-11-07 17:46:52 -0300 | [diff] [blame] | 556 | depends on (PLAT_SAMSUNG || ARCH_EXYNOS || COMPILE_TEST) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 557 | help |
| 558 | SPI driver for Samsung S3C64XX and newer SoCs. |
| 559 | |
Guenter Roeck | 3ce8859 | 2012-08-18 09:06:27 -0700 | [diff] [blame] | 560 | config SPI_SC18IS602 |
| 561 | tristate "NXP SC18IS602/602B/603 I2C to SPI bridge" |
| 562 | depends on I2C |
| 563 | help |
| 564 | SPI driver for NXP SC18IS602/602B/603 I2C to SPI bridge. |
| 565 | |
Magnus Damm | 8051eff | 2009-11-26 11:10:05 +0000 | [diff] [blame] | 566 | config SPI_SH_MSIOF |
| 567 | tristate "SuperH MSIOF SPI controller" |
Geert Uytterhoeven | e5b43ed | 2018-04-17 19:49:18 +0200 | [diff] [blame] | 568 | depends on HAVE_CLK |
Geert Uytterhoeven | 6ffc84d | 2016-08-31 11:37:05 +0200 | [diff] [blame] | 569 | depends on ARCH_SHMOBILE || ARCH_RENESAS || COMPILE_TEST |
Magnus Damm | 8051eff | 2009-11-26 11:10:05 +0000 | [diff] [blame] | 570 | help |
Bastian Hecht | 746aeff | 2012-11-07 12:40:05 +0100 | [diff] [blame] | 571 | SPI driver for SuperH and SH Mobile MSIOF blocks. |
Magnus Damm | 8051eff | 2009-11-26 11:10:05 +0000 | [diff] [blame] | 572 | |
Yoshihiro Shimoda | 5c05dd0 | 2011-02-15 10:30:32 +0900 | [diff] [blame] | 573 | config SPI_SH |
| 574 | tristate "SuperH SPI controller" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 575 | depends on SUPERH || COMPILE_TEST |
Yoshihiro Shimoda | 5c05dd0 | 2011-02-15 10:30:32 +0900 | [diff] [blame] | 576 | help |
| 577 | SPI driver for SuperH SPI blocks. |
| 578 | |
Magnus Damm | 37e4664 | 2008-02-06 01:38:15 -0800 | [diff] [blame] | 579 | config SPI_SH_SCI |
| 580 | tristate "SuperH SCI SPI controller" |
Robert P. J. Day | 6291fe2 | 2008-07-23 21:29:53 -0700 | [diff] [blame] | 581 | depends on SUPERH |
Magnus Damm | 37e4664 | 2008-02-06 01:38:15 -0800 | [diff] [blame] | 582 | select SPI_BITBANG |
| 583 | help |
| 584 | SPI driver for SuperH SCI blocks. |
| 585 | |
Kuninori Morimoto | d1c8bbd | 2012-03-01 17:10:17 -0800 | [diff] [blame] | 586 | config SPI_SH_HSPI |
| 587 | tristate "SuperH HSPI controller" |
Simon Horman | 3aec316 | 2016-02-18 10:47:52 +0900 | [diff] [blame] | 588 | depends on ARCH_RENESAS || COMPILE_TEST |
Kuninori Morimoto | d1c8bbd | 2012-03-01 17:10:17 -0800 | [diff] [blame] | 589 | help |
| 590 | SPI driver for SuperH HSPI blocks. |
| 591 | |
Zhiwu Song | 1cc2df9 | 2012-02-13 17:45:38 +0800 | [diff] [blame] | 592 | config SPI_SIRF |
| 593 | tristate "CSR SiRFprimaII SPI controller" |
Mark Brown | 7668c29 | 2013-08-06 11:37:32 +0100 | [diff] [blame] | 594 | depends on SIRF_DMA |
Zhiwu Song | 1cc2df9 | 2012-02-13 17:45:38 +0800 | [diff] [blame] | 595 | select SPI_BITBANG |
| 596 | help |
| 597 | SPI driver for CSR SiRFprimaII SoCs |
| 598 | |
Baolin Wang | 7e2903c | 2017-09-15 15:29:16 +0800 | [diff] [blame] | 599 | config SPI_SPRD_ADI |
| 600 | tristate "Spreadtrum ADI controller" |
| 601 | depends on ARCH_SPRD || COMPILE_TEST |
Arnd Bergmann | e83f374 | 2017-10-05 22:39:37 +0200 | [diff] [blame] | 602 | depends on HWSPINLOCK || (COMPILE_TEST && !HWSPINLOCK) |
Baolin Wang | 7e2903c | 2017-09-15 15:29:16 +0800 | [diff] [blame] | 603 | help |
| 604 | ADI driver based on SPI for Spreadtrum SoCs. |
| 605 | |
Amelie Delaunay | dcbe0d8 | 2017-06-21 16:32:06 +0200 | [diff] [blame] | 606 | config SPI_STM32 |
| 607 | tristate "STMicroelectronics STM32 SPI controller" |
| 608 | depends on ARCH_STM32 || COMPILE_TEST |
| 609 | help |
| 610 | SPI driver for STMicroelectonics STM32 SoCs. |
| 611 | |
| 612 | STM32 SPI controller supports DMA and PIO modes. When DMA |
| 613 | is not available, the driver automatically falls back to |
| 614 | PIO mode. |
| 615 | |
Lee Jones | 9e86237 | 2014-12-09 20:21:30 +0000 | [diff] [blame] | 616 | config SPI_ST_SSC4 |
| 617 | tristate "STMicroelectronics SPI SSC-based driver" |
Axel Lin | 83fefd2 | 2016-04-29 13:38:41 +0800 | [diff] [blame] | 618 | depends on ARCH_STI || COMPILE_TEST |
Lee Jones | 9e86237 | 2014-12-09 20:21:30 +0000 | [diff] [blame] | 619 | help |
| 620 | STMicroelectronics SoCs support for SPI. If you say yes to |
| 621 | this option, support will be included for the SSC driven SPI. |
| 622 | |
Maxime Ripard | b5f6517 | 2014-02-22 22:35:53 +0100 | [diff] [blame] | 623 | config SPI_SUN4I |
| 624 | tristate "Allwinner A10 SoCs SPI controller" |
| 625 | depends on ARCH_SUNXI || COMPILE_TEST |
| 626 | help |
| 627 | SPI driver for Allwinner sun4i, sun5i and sun7i SoCs |
| 628 | |
Maxime Ripard | 3558fe9 | 2014-02-05 14:05:05 +0100 | [diff] [blame] | 629 | config SPI_SUN6I |
| 630 | tristate "Allwinner A31 SPI controller" |
| 631 | depends on ARCH_SUNXI || COMPILE_TEST |
Mark Brown | 7961656 | 2014-02-06 10:53:51 +0000 | [diff] [blame] | 632 | depends on RESET_CONTROLLER |
Maxime Ripard | 3558fe9 | 2014-02-05 14:05:05 +0100 | [diff] [blame] | 633 | help |
| 634 | This enables using the SPI controller on the Allwinner A31 SoCs. |
| 635 | |
Marek Vasut | 646781d3 | 2012-08-03 17:26:11 +0200 | [diff] [blame] | 636 | config SPI_MXS |
| 637 | tristate "Freescale MXS SPI controller" |
| 638 | depends on ARCH_MXS |
| 639 | select STMP_DEVICE |
| 640 | help |
| 641 | SPI driver for Freescale MXS devices. |
| 642 | |
Laxman Dewangan | f333a33 | 2013-02-22 18:07:39 +0530 | [diff] [blame] | 643 | config SPI_TEGRA114 |
| 644 | tristate "NVIDIA Tegra114 SPI Controller" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 645 | depends on (ARCH_TEGRA && TEGRA20_APB_DMA) || COMPILE_TEST |
Geert Uytterhoeven | e5b43ed | 2018-04-17 19:49:18 +0200 | [diff] [blame] | 646 | depends on RESET_CONTROLLER |
Laxman Dewangan | f333a33 | 2013-02-22 18:07:39 +0530 | [diff] [blame] | 647 | help |
| 648 | SPI driver for NVIDIA Tegra114 SPI Controller interface. This controller |
| 649 | is different than the older SoCs SPI controller and also register interface |
| 650 | get changed with this controller. |
| 651 | |
Laxman Dewangan | 8528547 | 2012-11-14 05:54:47 +0530 | [diff] [blame] | 652 | config SPI_TEGRA20_SFLASH |
| 653 | tristate "Nvidia Tegra20 Serial flash Controller" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 654 | depends on ARCH_TEGRA || COMPILE_TEST |
Stephen Warren | ff2251e | 2013-11-06 16:31:24 -0700 | [diff] [blame] | 655 | depends on RESET_CONTROLLER |
Laxman Dewangan | 8528547 | 2012-11-14 05:54:47 +0530 | [diff] [blame] | 656 | help |
| 657 | SPI driver for Nvidia Tegra20 Serial flash Controller interface. |
| 658 | The main usecase of this controller is to use spi flash as boot |
| 659 | device. |
| 660 | |
Laxman Dewangan | dc4dc36 | 2012-10-30 12:34:05 +0530 | [diff] [blame] | 661 | config SPI_TEGRA20_SLINK |
| 662 | tristate "Nvidia Tegra20/Tegra30 SLINK Controller" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 663 | depends on (ARCH_TEGRA && TEGRA20_APB_DMA) || COMPILE_TEST |
Geert Uytterhoeven | e5b43ed | 2018-04-17 19:49:18 +0200 | [diff] [blame] | 664 | depends on RESET_CONTROLLER |
Laxman Dewangan | dc4dc36 | 2012-10-30 12:34:05 +0530 | [diff] [blame] | 665 | help |
| 666 | SPI driver for Nvidia Tegra20/Tegra30 SLINK Controller interface. |
| 667 | |
Jan Glauber | 7347a6c7 | 2016-08-19 16:03:20 +0200 | [diff] [blame] | 668 | config SPI_THUNDERX |
| 669 | tristate "Cavium ThunderX SPI controller" |
| 670 | depends on PCI && 64BIT && (ARM64 || COMPILE_TEST) |
| 671 | help |
| 672 | SPI host driver for the hardware found on Cavium ThunderX |
| 673 | SOCs. |
| 674 | |
Masayuki Ohtake | e8b17b5 | 2010-10-08 12:44:49 -0600 | [diff] [blame] | 675 | config SPI_TOPCLIFF_PCH |
Tomoya MORINAGA | 92b3a5c | 2011-10-28 09:35:21 +0900 | [diff] [blame] | 676 | tristate "Intel EG20T PCH/LAPIS Semicon IOH(ML7213/ML7223/ML7831) SPI" |
Paul Burton | f05ca85 | 2015-11-30 16:21:42 +0000 | [diff] [blame] | 677 | depends on PCI && (X86_32 || MIPS || COMPILE_TEST) |
Masayuki Ohtake | e8b17b5 | 2010-10-08 12:44:49 -0600 | [diff] [blame] | 678 | help |
Grant Likely | cdbc8f0 | 2010-10-08 12:56:13 -0600 | [diff] [blame] | 679 | SPI driver for the Topcliff PCH (Platform Controller Hub) SPI bus |
| 680 | used in some x86 embedded processors. |
Masayuki Ohtake | e8b17b5 | 2010-10-08 12:44:49 -0600 | [diff] [blame] | 681 | |
Tomoya MORINAGA | 92b3a5c | 2011-10-28 09:35:21 +0900 | [diff] [blame] | 682 | This driver also supports the ML7213/ML7223/ML7831, a companion chip |
| 683 | for the Atom E6xx series and compatible with the Intel EG20T PCH. |
Tomoya MORINAGA | f016aeb | 2011-06-07 14:50:10 +0900 | [diff] [blame] | 684 | |
Atsushi Nemoto | f2cac67 | 2007-07-17 04:04:15 -0700 | [diff] [blame] | 685 | config SPI_TXX9 |
| 686 | tristate "Toshiba TXx9 SPI controller" |
Mark Brown | dd1053a | 2013-07-05 19:42:58 +0100 | [diff] [blame] | 687 | depends on GPIOLIB && (CPU_TX49XX || COMPILE_TEST) |
Atsushi Nemoto | f2cac67 | 2007-07-17 04:04:15 -0700 | [diff] [blame] | 688 | help |
| 689 | SPI driver for Toshiba TXx9 MIPS SoCs |
| 690 | |
Lars-Peter Clausen | b316590 | 2012-07-19 18:44:07 +0200 | [diff] [blame] | 691 | config SPI_XCOMM |
| 692 | tristate "Analog Devices AD-FMCOMMS1-EBZ SPI-I2C-bridge driver" |
| 693 | depends on I2C |
| 694 | help |
| 695 | Support for the SPI-I2C bridge found on the Analog Devices |
| 696 | AD-FMCOMMS1-EBZ board. |
| 697 | |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 698 | config SPI_XILINX |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 699 | tristate "Xilinx SPI controller common module" |
Kees Cook | 6d1f56a | 2013-01-16 18:53:55 -0800 | [diff] [blame] | 700 | depends on HAS_IOMEM |
Andrei Konovalov | ae918c0 | 2007-07-17 04:04:11 -0700 | [diff] [blame] | 701 | select SPI_BITBANG |
| 702 | help |
| 703 | This exposes the SPI controller IP from the Xilinx EDK. |
| 704 | |
| 705 | See the "OPB Serial Peripheral Interface (SPI) (v1.00e)" |
| 706 | Product Specification document (DS464) for hardware details. |
| 707 | |
Richard Röjfors | c9da2e1 | 2009-11-13 12:28:55 +0100 | [diff] [blame] | 708 | Or for the DS570, see "XPS Serial Peripheral Interface (SPI) (v2.00b)" |
| 709 | |
Kamlakant Patel | d8c80d4 | 2015-08-27 17:49:28 +0530 | [diff] [blame] | 710 | config SPI_XLP |
| 711 | tristate "Netlogic XLP SPI controller driver" |
Jayachandran C | 251831b | 2017-03-12 11:11:43 +0000 | [diff] [blame] | 712 | depends on CPU_XLP || ARCH_THUNDER2 || COMPILE_TEST |
Kamlakant Patel | d8c80d4 | 2015-08-27 17:49:28 +0530 | [diff] [blame] | 713 | help |
| 714 | Enable support for the SPI controller on the Netlogic XLP SoCs. |
| 715 | Currently supported XLP variants are XLP8XX, XLP3XX, XLP2XX, XLP9XX |
| 716 | and XLP5XX. |
| 717 | |
| 718 | If you have a Netlogic XLP platform say Y here. |
| 719 | If unsure, say N. |
| 720 | |
Max Filippov | 6840cc2 | 2014-03-12 21:55:24 +0400 | [diff] [blame] | 721 | config SPI_XTENSA_XTFPGA |
| 722 | tristate "Xtensa SPI controller for xtfpga" |
Axel Lin | be8dde46 | 2014-03-20 18:08:04 +0800 | [diff] [blame] | 723 | depends on (XTENSA && XTENSA_PLATFORM_XTFPGA) || COMPILE_TEST |
Max Filippov | 6840cc2 | 2014-03-12 21:55:24 +0400 | [diff] [blame] | 724 | select SPI_BITBANG |
| 725 | help |
| 726 | SPI driver for xtfpga SPI master controller. |
| 727 | |
| 728 | This simple SPI master controller is built into xtfpga bitstreams |
| 729 | and is used to control daughterboard audio codec. It always transfers |
| 730 | 16 bit words in SPI mode 0, automatically asserting CS on transfer |
| 731 | start and deasserting on end. |
| 732 | |
Ranjit Waghmode | dfe11a1 | 2015-06-10 16:08:21 +0530 | [diff] [blame] | 733 | config SPI_ZYNQMP_GQSPI |
| 734 | tristate "Xilinx ZynqMP GQSPI controller" |
Geert Uytterhoeven | 2e1c75f | 2015-06-26 14:07:12 +0200 | [diff] [blame] | 735 | depends on SPI_MASTER && HAS_DMA |
Ranjit Waghmode | dfe11a1 | 2015-06-10 16:08:21 +0530 | [diff] [blame] | 736 | help |
| 737 | Enables Xilinx GQSPI controller driver for Zynq UltraScale+ MPSoC. |
| 738 | |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 739 | # |
| 740 | # Add new SPI master controllers in alphabetical order above this line |
| 741 | # |
| 742 | |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 743 | # |
| 744 | # There are lots of SPI device types, with sensors and memory |
| 745 | # being probably the most widely used ones. |
| 746 | # |
| 747 | comment "SPI Protocol Masters" |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 748 | |
Andrea Paterniani | 814a8d5 | 2007-05-08 00:32:15 -0700 | [diff] [blame] | 749 | config SPI_SPIDEV |
| 750 | tristate "User mode SPI device driver support" |
Andrea Paterniani | 814a8d5 | 2007-05-08 00:32:15 -0700 | [diff] [blame] | 751 | help |
| 752 | This supports user mode SPI protocol drivers. |
| 753 | |
| 754 | Note that this application programming interface is EXPERIMENTAL |
| 755 | and hence SUBJECT TO CHANGE WITHOUT NOTICE while it stabilizes. |
| 756 | |
Martin Sperl | 9789619 | 2015-11-27 16:17:21 +0000 | [diff] [blame] | 757 | config SPI_LOOPBACK_TEST |
| 758 | tristate "spi loopback test framework support" |
| 759 | depends on m |
| 760 | help |
| 761 | This enables the SPI loopback testing framework driver |
| 762 | |
| 763 | primarily used for development of spi_master drivers |
| 764 | and to detect regressions |
| 765 | |
Ben Dooks | 447aef1 | 2007-07-17 04:04:10 -0700 | [diff] [blame] | 766 | config SPI_TLE62X0 |
| 767 | tristate "Infineon TLE62X0 (for power switching)" |
Robert P. J. Day | 6291fe2 | 2008-07-23 21:29:53 -0700 | [diff] [blame] | 768 | depends on SYSFS |
Ben Dooks | 447aef1 | 2007-07-17 04:04:10 -0700 | [diff] [blame] | 769 | help |
| 770 | SPI driver for Infineon TLE62X0 series line driver chips, |
| 771 | such as the TLE6220, TLE6230 and TLE6240. This provides a |
| 772 | sysfs interface, with each line presented as a kind of GPIO |
| 773 | exposing both switch control and diagnostic feedback. |
| 774 | |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 775 | # |
| 776 | # Add new SPI protocol masters in alphabetical order above this line |
| 777 | # |
| 778 | |
Robert P. J. Day | 6291fe2 | 2008-07-23 21:29:53 -0700 | [diff] [blame] | 779 | endif # SPI_MASTER |
| 780 | |
Geert Uytterhoeven | 6c36406 | 2017-05-22 15:11:41 +0200 | [diff] [blame] | 781 | # |
| 782 | # SLAVE side ... listening to other SPI masters |
| 783 | # |
| 784 | |
| 785 | config SPI_SLAVE |
| 786 | bool "SPI slave protocol handlers" |
| 787 | help |
| 788 | If your system has a slave-capable SPI controller, you can enable |
| 789 | slave protocol handlers. |
| 790 | |
| 791 | if SPI_SLAVE |
| 792 | |
Geert Uytterhoeven | 29f9ffa | 2017-05-22 15:11:44 +0200 | [diff] [blame] | 793 | config SPI_SLAVE_TIME |
| 794 | tristate "SPI slave handler reporting boot up time" |
| 795 | help |
| 796 | SPI slave handler responding with the time of reception of the last |
| 797 | SPI message. |
| 798 | |
Geert Uytterhoeven | ce70e06 | 2017-05-22 15:11:45 +0200 | [diff] [blame] | 799 | config SPI_SLAVE_SYSTEM_CONTROL |
| 800 | tristate "SPI slave handler controlling system state" |
| 801 | help |
| 802 | SPI slave handler to allow remote control of system reboot, power |
| 803 | off, halt, and suspend. |
| 804 | |
Geert Uytterhoeven | 6c36406 | 2017-05-22 15:11:41 +0200 | [diff] [blame] | 805 | endif # SPI_SLAVE |
David Brownell | 8ae12a0 | 2006-01-08 13:34:19 -0800 | [diff] [blame] | 806 | |
Alessandro Guido | 79d8c7a | 2008-04-28 02:14:16 -0700 | [diff] [blame] | 807 | endif # SPI |