blob: c19c81d230bd7423b4153d2266a45e09333f8714 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
David Henningsson25adc132015-08-19 10:48:58 +020040#include <sound/hdaudio.h>
41#include <sound/hda_i915.h>
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +053042#include <sound/hda_chmap.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043#include "hda_codec.h"
44#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020045#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020046
Takashi Iwai0ebaa242011-01-11 18:11:04 +010047static bool static_hdmi_pcm;
48module_param(static_hdmi_pcm, bool, 0644);
49MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
50
Takashi Iwai7639a062015-03-03 10:07:24 +010051#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
52#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
53#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Lu, Hane2656412015-11-11 16:54:27 +080054#define is_broxton(codec) ((codec)->core.vendor_id == 0x8086280a)
Libin Yang91815d82016-01-14 14:09:00 +080055#define is_kabylake(codec) ((codec)->core.vendor_id == 0x8086280b)
Subhransu S. Prustyb9091b12017-07-12 20:12:04 +053056#define is_geminilake(codec) (((codec)->core.vendor_id == 0x8086280d) || \
57 ((codec)->core.vendor_id == 0x80862800))
Libin Yang432ac1a2014-12-16 13:17:34 +080058#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
Libin Yang91815d82016-01-14 14:09:00 +080059 || is_skylake(codec) || is_broxton(codec) \
Subhransu S. Prustyb9091b12017-07-12 20:12:04 +053060 || is_kabylake(codec)) || is_geminilake(codec)
Mengdong Lin75dcbe42014-01-08 15:55:32 -050061
Takashi Iwai7639a062015-03-03 10:07:24 +010062#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
63#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080064#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040065
Stephen Warren384a48d2011-06-01 11:14:21 -060066struct hdmi_spec_per_cvt {
67 hda_nid_t cvt_nid;
68 int assigned;
69 unsigned int channels_min;
70 unsigned int channels_max;
71 u32 rates;
72 u64 formats;
73 unsigned int maxbps;
74};
75
Takashi Iwai4eea3092013-02-07 18:18:19 +010076/* max. connections to a widget */
77#define HDA_MAX_CONNECTIONS 32
78
Stephen Warren384a48d2011-06-01 11:14:21 -060079struct hdmi_spec_per_pin {
80 hda_nid_t pin_nid;
Libin Yang91520852017-01-12 16:04:53 +080081 int dev_id;
Libin Yanga76056f2015-12-16 16:48:15 +080082 /* pin idx, different device entries on the same pin use the same idx */
83 int pin_nid_idx;
Stephen Warren384a48d2011-06-01 11:14:21 -060084 int num_mux_nids;
85 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080086 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030087 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080088
89 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060090 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020091 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080092 struct delayed_work work;
Libin Yang2bea2412016-01-12 11:13:26 +080093 struct hdmi_pcm *pcm; /* pointer to spec->pcm_rec[n] dynamically*/
Libin Yanga76056f2015-12-16 16:48:15 +080094 int pcm_idx; /* which pcm is attached. -1 means no pcm is attached */
Wu Fengguangc6e84532011-11-18 16:59:32 -060095 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020096 bool setup; /* the stream has been set up by prepare callback */
97 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020098 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020099 bool chmap_set; /* channel-map override by ALSA API? */
100 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +0800101#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200102 struct snd_info_entry *proc_entry;
103#endif
Stephen Warren384a48d2011-06-01 11:14:21 -0600104};
105
Anssi Hannula307229d2013-10-24 21:10:34 +0300106/* operations used by generic code that can be overridden by patches */
107struct hdmi_ops {
108 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
109 unsigned char *buf, int *eld_size);
110
Anssi Hannula307229d2013-10-24 21:10:34 +0300111 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
112 int ca, int active_channels, int conn_type);
113
114 /* enable/disable HBR (HD passthrough) */
115 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
116
117 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
118 hda_nid_t pin_nid, u32 stream_tag, int format);
119
Takashi Iwai4846a672016-03-21 12:56:46 +0100120 void (*pin_cvt_fixup)(struct hda_codec *codec,
121 struct hdmi_spec_per_pin *per_pin,
122 hda_nid_t cvt_nid);
Anssi Hannula307229d2013-10-24 21:10:34 +0300123};
124
Libin Yang2bea2412016-01-12 11:13:26 +0800125struct hdmi_pcm {
126 struct hda_pcm *pcm;
127 struct snd_jack *jack;
Libin Yangfb087ea2016-02-23 16:33:37 +0800128 struct snd_kcontrol *eld_ctl;
Libin Yang2bea2412016-01-12 11:13:26 +0800129};
130
Wu Fengguang079d88c2010-03-08 10:44:23 +0800131struct hdmi_spec {
132 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100133 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
134 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600135
Libin Yang91520852017-01-12 16:04:53 +0800136 /*
137 * num_pins is the number of virtual pins
138 * for example, there are 3 pins, and each pin
139 * has 4 device entries, then the num_pins is 12
140 */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800141 int num_pins;
Libin Yang91520852017-01-12 16:04:53 +0800142 /*
143 * num_nids is the number of real pins
144 * In the above example, num_nids is 3
145 */
146 int num_nids;
147 /*
148 * dev_num is the number of device entries
149 * on each pin.
150 * In the above example, dev_num is 4
151 */
152 int dev_num;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100153 struct snd_array pins; /* struct hdmi_spec_per_pin */
Libin Yang2bea2412016-01-12 11:13:26 +0800154 struct hdmi_pcm pcm_rec[16];
Libin Yang42b29872015-12-16 13:42:42 +0800155 struct mutex pcm_lock;
Libin Yanga76056f2015-12-16 16:48:15 +0800156 /* pcm_bitmap means which pcms have been assigned to pins*/
157 unsigned long pcm_bitmap;
Libin Yang2bf3c852015-12-16 13:42:43 +0800158 int pcm_used; /* counter of pcm_rec[] */
Libin Yangac983792015-12-16 16:48:16 +0800159 /* bitmap shows whether the pcm is opened in user space
160 * bit 0 means the first playback PCM (PCM3);
161 * bit 1 means the second playback PCM, and so on.
162 */
163 unsigned long pcm_in_use;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800164
David Henningsson4bd038f2013-02-19 16:11:25 +0100165 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300166 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700167
168 bool dyn_pin_out;
Libin Yang6590faa2015-12-16 13:42:41 +0800169 bool dyn_pcm_assign;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800170 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300171 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800172 */
173 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200174 struct hda_pcm_stream pcm_playback;
David Henningsson25adc132015-08-19 10:48:58 +0200175
176 /* i915/powerwell (Haswell+/Valleyview+) specific */
Takashi Iwai691be972016-03-18 15:10:08 +0100177 bool use_acomp_notifier; /* use i915 eld_notify callback for hotplug */
David Henningsson25adc132015-08-19 10:48:58 +0200178 struct i915_audio_component_audio_ops i915_audio_ops;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +0530179
180 struct hdac_chmap chmap;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +0530181 hda_nid_t vendor_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800182};
183
Takashi Iwaif4e30402015-12-10 13:01:28 +0100184#ifdef CONFIG_SND_HDA_I915
Takashi Iwai691be972016-03-18 15:10:08 +0100185static inline bool codec_has_acomp(struct hda_codec *codec)
186{
187 struct hdmi_spec *spec = codec->spec;
188 return spec->use_acomp_notifier;
189}
Takashi Iwaif4e30402015-12-10 13:01:28 +0100190#else
191#define codec_has_acomp(codec) false
192#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800193
194struct hdmi_audio_infoframe {
195 u8 type; /* 0x84 */
196 u8 ver; /* 0x01 */
197 u8 len; /* 0x0a */
198
Wu Fengguang53d7d692010-09-21 14:25:49 +0800199 u8 checksum;
200
Wu Fengguang079d88c2010-03-08 10:44:23 +0800201 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
202 u8 SS01_SF24;
203 u8 CXT04;
204 u8 CA;
205 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800206};
207
208struct dp_audio_infoframe {
209 u8 type; /* 0x84 */
210 u8 len; /* 0x1b */
211 u8 ver; /* 0x11 << 2 */
212
213 u8 CC02_CT47; /* match with HDMI infoframe from this on */
214 u8 SS01_SF24;
215 u8 CXT04;
216 u8 CA;
217 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800218};
219
Takashi Iwai2b203dbb2011-02-11 12:17:30 +0100220union audio_infoframe {
221 struct hdmi_audio_infoframe hdmi;
222 struct dp_audio_infoframe dp;
223 u8 bytes[0];
224};
225
Wu Fengguang079d88c2010-03-08 10:44:23 +0800226/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800227 * HDMI routines
228 */
229
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100230#define get_pin(spec, idx) \
231 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
232#define get_cvt(spec, idx) \
233 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Libin Yang2bea2412016-01-12 11:13:26 +0800234/* obtain hdmi_pcm object assigned to idx */
235#define get_hdmi_pcm(spec, idx) (&(spec)->pcm_rec[idx])
236/* obtain hda_pcm object assigned to idx */
237#define get_pcm_rec(spec, idx) (get_hdmi_pcm(spec, idx)->pcm)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100238
Libin Yang91520852017-01-12 16:04:53 +0800239static int pin_id_to_pin_index(struct hda_codec *codec,
240 hda_nid_t pin_nid, int dev_id)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800241{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100242 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600243 int pin_idx;
Libin Yang91520852017-01-12 16:04:53 +0800244 struct hdmi_spec_per_pin *per_pin;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800245
Libin Yang91520852017-01-12 16:04:53 +0800246 /*
247 * (dev_id == -1) means it is NON-MST pin
248 * return the first virtual pin on this port
249 */
250 if (dev_id == -1)
251 dev_id = 0;
252
253 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
254 per_pin = get_pin(spec, pin_idx);
255 if ((per_pin->pin_nid == pin_nid) &&
256 (per_pin->dev_id == dev_id))
Stephen Warren384a48d2011-06-01 11:14:21 -0600257 return pin_idx;
Libin Yang91520852017-01-12 16:04:53 +0800258 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800259
Takashi Iwai4e76a882014-02-25 12:21:03 +0100260 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600261 return -EINVAL;
262}
263
Libin Yang2bf3c852015-12-16 13:42:43 +0800264static int hinfo_to_pcm_index(struct hda_codec *codec,
265 struct hda_pcm_stream *hinfo)
266{
267 struct hdmi_spec *spec = codec->spec;
268 int pcm_idx;
269
270 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++)
271 if (get_pcm_rec(spec, pcm_idx)->stream == hinfo)
272 return pcm_idx;
273
274 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
275 return -EINVAL;
276}
277
Takashi Iwai4e76a882014-02-25 12:21:03 +0100278static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600279 struct hda_pcm_stream *hinfo)
280{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100281 struct hdmi_spec *spec = codec->spec;
Libin Yang6590faa2015-12-16 13:42:41 +0800282 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -0600283 int pin_idx;
284
Libin Yang6590faa2015-12-16 13:42:41 +0800285 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
286 per_pin = get_pin(spec, pin_idx);
Libin Yang2bea2412016-01-12 11:13:26 +0800287 if (per_pin->pcm &&
288 per_pin->pcm->pcm->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600289 return pin_idx;
Libin Yang6590faa2015-12-16 13:42:41 +0800290 }
Stephen Warren384a48d2011-06-01 11:14:21 -0600291
Libin Yang6590faa2015-12-16 13:42:41 +0800292 codec_dbg(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600293 return -EINVAL;
294}
295
Libin Yang022f3442016-02-03 10:48:34 +0800296static struct hdmi_spec_per_pin *pcm_idx_to_pin(struct hdmi_spec *spec,
297 int pcm_idx)
298{
299 int i;
300 struct hdmi_spec_per_pin *per_pin;
301
302 for (i = 0; i < spec->num_pins; i++) {
303 per_pin = get_pin(spec, i);
304 if (per_pin->pcm_idx == pcm_idx)
305 return per_pin;
306 }
307 return NULL;
308}
309
Takashi Iwai4e76a882014-02-25 12:21:03 +0100310static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600311{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100312 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600313 int cvt_idx;
314
315 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100316 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600317 return cvt_idx;
318
Takashi Iwai4e76a882014-02-25 12:21:03 +0100319 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800320 return -EINVAL;
321}
322
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500323static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
324 struct snd_ctl_elem_info *uinfo)
325{
326 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100327 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200328 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100329 struct hdmi_eld *eld;
Libin Yangfb087ea2016-02-23 16:33:37 +0800330 int pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500331
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500332 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
333
Libin Yangfb087ea2016-02-23 16:33:37 +0800334 pcm_idx = kcontrol->private_value;
335 mutex_lock(&spec->pcm_lock);
336 per_pin = pcm_idx_to_pin(spec, pcm_idx);
337 if (!per_pin) {
338 /* no pin is bound to the pcm */
339 uinfo->count = 0;
340 mutex_unlock(&spec->pcm_lock);
341 return 0;
342 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200343 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100344 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Libin Yangfb087ea2016-02-23 16:33:37 +0800345 mutex_unlock(&spec->pcm_lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500346
347 return 0;
348}
349
350static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
351 struct snd_ctl_elem_value *ucontrol)
352{
353 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100354 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200355 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100356 struct hdmi_eld *eld;
Libin Yangfb087ea2016-02-23 16:33:37 +0800357 int pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500358
Libin Yangfb087ea2016-02-23 16:33:37 +0800359 pcm_idx = kcontrol->private_value;
360 mutex_lock(&spec->pcm_lock);
361 per_pin = pcm_idx_to_pin(spec, pcm_idx);
362 if (!per_pin) {
363 /* no pin is bound to the pcm */
364 memset(ucontrol->value.bytes.data, 0,
365 ARRAY_SIZE(ucontrol->value.bytes.data));
366 mutex_unlock(&spec->pcm_lock);
367 return 0;
368 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200369 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500370
David Henningsson360a8242016-02-05 09:05:41 +0100371 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data) ||
372 eld->eld_size > ELD_MAX_SIZE) {
Libin Yangfb087ea2016-02-23 16:33:37 +0800373 mutex_unlock(&spec->pcm_lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100374 snd_BUG();
375 return -EINVAL;
376 }
377
378 memset(ucontrol->value.bytes.data, 0,
379 ARRAY_SIZE(ucontrol->value.bytes.data));
380 if (eld->eld_valid)
381 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
382 eld->eld_size);
Libin Yangfb087ea2016-02-23 16:33:37 +0800383 mutex_unlock(&spec->pcm_lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500384
385 return 0;
386}
387
Bhumika Goyalf3b827e2017-02-20 00:18:09 +0530388static const struct snd_kcontrol_new eld_bytes_ctl = {
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500389 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
390 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
391 .name = "ELD",
392 .info = hdmi_eld_ctl_info,
393 .get = hdmi_eld_ctl_get,
394};
395
Libin Yangfb087ea2016-02-23 16:33:37 +0800396static int hdmi_create_eld_ctl(struct hda_codec *codec, int pcm_idx,
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500397 int device)
398{
399 struct snd_kcontrol *kctl;
400 struct hdmi_spec *spec = codec->spec;
401 int err;
402
403 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
404 if (!kctl)
405 return -ENOMEM;
Libin Yangfb087ea2016-02-23 16:33:37 +0800406 kctl->private_value = pcm_idx;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500407 kctl->id.device = device;
408
Libin Yangfb087ea2016-02-23 16:33:37 +0800409 /* no pin nid is associated with the kctl now
410 * tbd: associate pin nid to eld ctl later
411 */
412 err = snd_hda_ctl_add(codec, 0, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500413 if (err < 0)
414 return err;
415
Libin Yangfb087ea2016-02-23 16:33:37 +0800416 get_hdmi_pcm(spec, pcm_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500417 return 0;
418}
419
Wu Fengguang079d88c2010-03-08 10:44:23 +0800420#ifdef BE_PARANOID
421static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
422 int *packet_index, int *byte_index)
423{
424 int val;
425
426 val = snd_hda_codec_read(codec, pin_nid, 0,
427 AC_VERB_GET_HDMI_DIP_INDEX, 0);
428
429 *packet_index = val >> 5;
430 *byte_index = val & 0x1f;
431}
432#endif
433
434static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
435 int packet_index, int byte_index)
436{
437 int val;
438
439 val = (packet_index << 5) | (byte_index & 0x1f);
440
441 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
442}
443
444static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
445 unsigned char val)
446{
447 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
448}
449
Stephen Warren384a48d2011-06-01 11:14:21 -0600450static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800451{
Stephen Warren75fae112014-01-30 11:52:16 -0700452 struct hdmi_spec *spec = codec->spec;
453 int pin_out;
454
Wu Fengguang079d88c2010-03-08 10:44:23 +0800455 /* Unmute */
456 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
457 snd_hda_codec_write(codec, pin_nid, 0,
458 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700459
460 if (spec->dyn_pin_out)
461 /* Disable pin out until stream is active */
462 pin_out = 0;
463 else
464 /* Enable pin out: some machines with GM965 gets broken output
465 * when the pin is disabled or changed while using with HDMI
466 */
467 pin_out = PIN_OUT;
468
Wu Fengguang079d88c2010-03-08 10:44:23 +0800469 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700470 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800471}
472
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200473/*
474 * ELD proc files
475 */
476
Jie Yangcd6a6502015-05-27 19:45:45 +0800477#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200478static void print_eld_info(struct snd_info_entry *entry,
479 struct snd_info_buffer *buffer)
480{
481 struct hdmi_spec_per_pin *per_pin = entry->private_data;
482
483 mutex_lock(&per_pin->lock);
484 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
485 mutex_unlock(&per_pin->lock);
486}
487
488static void write_eld_info(struct snd_info_entry *entry,
489 struct snd_info_buffer *buffer)
490{
491 struct hdmi_spec_per_pin *per_pin = entry->private_data;
492
493 mutex_lock(&per_pin->lock);
494 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
495 mutex_unlock(&per_pin->lock);
496}
497
498static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
499{
500 char name[32];
501 struct hda_codec *codec = per_pin->codec;
502 struct snd_info_entry *entry;
503 int err;
504
505 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100506 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200507 if (err < 0)
508 return err;
509
510 snd_info_set_text_ops(entry, per_pin, print_eld_info);
511 entry->c.text.write = write_eld_info;
512 entry->mode |= S_IWUSR;
513 per_pin->proc_entry = entry;
514
515 return 0;
516}
517
518static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
519{
Markus Elfring1947a112015-06-28 11:15:28 +0200520 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200521 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200522 per_pin->proc_entry = NULL;
523 }
524}
525#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200526static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
527 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200528{
529 return 0;
530}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200531static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200532{
533}
534#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800535
536/*
Wu Fengguang079d88c2010-03-08 10:44:23 +0800537 * Audio InfoFrame routines
538 */
539
540/*
541 * Enable Audio InfoFrame Transmission
542 */
543static void hdmi_start_infoframe_trans(struct hda_codec *codec,
544 hda_nid_t pin_nid)
545{
546 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
547 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
548 AC_DIPXMIT_BEST);
549}
550
551/*
552 * Disable Audio InfoFrame Transmission
553 */
554static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
555 hda_nid_t pin_nid)
556{
557 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
558 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
559 AC_DIPXMIT_DISABLE);
560}
561
562static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
563{
564#ifdef CONFIG_SND_DEBUG_VERBOSE
565 int i;
566 int size;
567
568 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100569 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800570
571 for (i = 0; i < 8; i++) {
572 size = snd_hda_codec_read(codec, pin_nid, 0,
573 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100574 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800575 }
576#endif
577}
578
579static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
580{
581#ifdef BE_PARANOID
582 int i, j;
583 int size;
584 int pi, bi;
585 for (i = 0; i < 8; i++) {
586 size = snd_hda_codec_read(codec, pin_nid, 0,
587 AC_VERB_GET_HDMI_DIP_SIZE, i);
588 if (size == 0)
589 continue;
590
591 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
592 for (j = 1; j < 1000; j++) {
593 hdmi_write_dip_byte(codec, pin_nid, 0x0);
594 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
595 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +0100596 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +0800597 bi, pi, i);
598 if (bi == 0) /* byte index wrapped around */
599 break;
600 }
Takashi Iwai4e76a882014-02-25 12:21:03 +0100601 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800602 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
603 i, size, j);
604 }
605#endif
606}
607
Wu Fengguang53d7d692010-09-21 14:25:49 +0800608static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800609{
Wu Fengguang53d7d692010-09-21 14:25:49 +0800610 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800611 u8 sum = 0;
612 int i;
613
Wu Fengguang53d7d692010-09-21 14:25:49 +0800614 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800615
Wu Fengguang53d7d692010-09-21 14:25:49 +0800616 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800617 sum += bytes[i];
618
Wu Fengguang53d7d692010-09-21 14:25:49 +0800619 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800620}
621
622static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
623 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800624 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800625{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800626 int i;
627
628 hdmi_debug_dip_size(codec, pin_nid);
629 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
630
Wu Fengguang079d88c2010-03-08 10:44:23 +0800631 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800632 for (i = 0; i < size; i++)
633 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800634}
635
636static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800637 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800638{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800639 u8 val;
640 int i;
641
642 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
643 != AC_DIPXMIT_BEST)
644 return false;
645
646 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800647 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +0800648 val = snd_hda_codec_read(codec, pin_nid, 0,
649 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +0800650 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +0800651 return false;
652 }
653
654 return true;
655}
656
Anssi Hannula307229d2013-10-24 21:10:34 +0300657static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
658 hda_nid_t pin_nid,
659 int ca, int active_channels,
660 int conn_type)
661{
662 union audio_infoframe ai;
663
Mengdong Lincaaf5ef2014-03-11 17:12:52 -0400664 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +0300665 if (conn_type == 0) { /* HDMI */
666 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
667
668 hdmi_ai->type = 0x84;
669 hdmi_ai->ver = 0x01;
670 hdmi_ai->len = 0x0a;
671 hdmi_ai->CC02_CT47 = active_channels - 1;
672 hdmi_ai->CA = ca;
673 hdmi_checksum_audio_infoframe(hdmi_ai);
674 } else if (conn_type == 1) { /* DisplayPort */
675 struct dp_audio_infoframe *dp_ai = &ai.dp;
676
677 dp_ai->type = 0x84;
678 dp_ai->len = 0x1b;
679 dp_ai->ver = 0x11 << 2;
680 dp_ai->CC02_CT47 = active_channels - 1;
681 dp_ai->CA = ca;
682 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100683 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300684 pin_nid);
685 return;
686 }
687
688 /*
689 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
690 * sizeof(*dp_ai) to avoid partial match/update problems when
691 * the user switches between HDMI/DP monitors.
692 */
693 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
694 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100695 codec_dbg(codec,
696 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300697 pin_nid,
698 active_channels, ca);
699 hdmi_stop_infoframe_trans(codec, pin_nid);
700 hdmi_fill_audio_infoframe(codec, pin_nid,
701 ai.bytes, sizeof(ai));
702 hdmi_start_infoframe_trans(codec, pin_nid);
703 }
704}
705
Takashi Iwaib0540872013-09-02 12:33:02 +0200706static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
707 struct hdmi_spec_per_pin *per_pin,
708 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800709{
Anssi Hannula307229d2013-10-24 21:10:34 +0300710 struct hdmi_spec *spec = codec->spec;
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +0530711 struct hdac_chmap *chmap = &spec->chmap;
Stephen Warren384a48d2011-06-01 11:14:21 -0600712 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +0200713 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +0300714 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -0600715 struct hdmi_eld *eld;
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530716 int ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800717
Takashi Iwaib0540872013-09-02 12:33:02 +0200718 if (!channels)
719 return;
720
Takashi Iwai44bb6d02016-03-21 12:36:44 +0100721 /* some HW (e.g. HSW+) needs reprogramming the amp at each time */
722 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
Mengdong Lin58f7d282013-09-04 16:37:12 -0400723 snd_hda_codec_write(codec, pin_nid, 0,
724 AC_VERB_SET_AMP_GAIN_MUTE,
725 AMP_OUT_UNMUTE);
726
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100727 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800728
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530729 ca = snd_hdac_channel_allocation(&codec->core,
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530730 eld->info.spk_alloc, channels,
731 per_pin->chmap_set, non_pcm, per_pin->chmap);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800732
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530733 active_channels = snd_hdac_get_active_channels(ca);
Anssi Hannula1df5a062013-10-05 02:25:40 +0300734
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +0530735 chmap->ops.set_channel_count(&codec->core, per_pin->cvt_nid,
736 active_channels);
Anssi Hannula1df5a062013-10-05 02:25:40 +0300737
Stephen Warren384a48d2011-06-01 11:14:21 -0600738 /*
Anssi Hannula39edac72013-10-07 19:24:52 +0300739 * always configure channel mapping, it may have been changed by the
740 * user in the meantime
741 */
Subhransu S. Prustybb63f722016-03-04 19:59:52 +0530742 snd_hdac_setup_channel_mapping(&spec->chmap,
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +0530743 pin_nid, non_pcm, ca, channels,
744 per_pin->chmap, per_pin->chmap_set);
Anssi Hannula39edac72013-10-07 19:24:52 +0300745
Anssi Hannula307229d2013-10-24 21:10:34 +0300746 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
747 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +0800748
Takashi Iwai1a6003b2012-09-06 17:42:08 +0200749 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800750}
751
Wu Fengguang079d88c2010-03-08 10:44:23 +0800752/*
753 * Unsolicited events
754 */
755
Takashi Iwaiefe47102013-11-07 13:38:23 +0100756static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +0200757
Libin Yang91520852017-01-12 16:04:53 +0800758static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid,
759 int dev_id)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800760{
761 struct hdmi_spec *spec = codec->spec;
Libin Yang91520852017-01-12 16:04:53 +0800762 int pin_idx = pin_id_to_pin_index(codec, nid, dev_id);
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200763
David Henningsson20ce9022013-12-04 10:19:41 +0800764 if (pin_idx < 0)
765 return;
David Henningsson20ce9022013-12-04 10:19:41 +0800766 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
767 snd_hda_jack_report_sync(codec);
768}
769
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200770static void jack_callback(struct hda_codec *codec,
771 struct hda_jack_callback *jack)
772{
Libin Yang91520852017-01-12 16:04:53 +0800773 /* hda_jack don't support DP MST */
774 check_presence_and_report(codec, jack->nid, 0);
Takashi Iwai1a4f69d2014-09-11 15:22:46 +0200775}
776
David Henningsson20ce9022013-12-04 10:19:41 +0800777static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
778{
Takashi Iwai3a938972011-10-28 01:16:55 +0200779 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +0200780 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -0400781 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +0200782
Libin Yang91520852017-01-12 16:04:53 +0800783 /*
784 * assume DP MST uses dyn_pcm_assign and acomp and
785 * never comes here
786 * if DP MST supports unsol event, below code need
787 * consider dev_entry
788 */
Takashi Iwai3a938972011-10-28 01:16:55 +0200789 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
790 if (!jack)
791 return;
Takashi Iwai3a938972011-10-28 01:16:55 +0200792 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800793
Takashi Iwai4e76a882014-02-25 12:21:03 +0100794 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -0400795 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +0800796 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +0800797 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +0800798
Libin Yang91520852017-01-12 16:04:53 +0800799 /* hda_jack don't support DP MST */
800 check_presence_and_report(codec, jack->nid, 0);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800801}
802
803static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
804{
805 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
806 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
807 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
808 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
809
Takashi Iwai4e76a882014-02-25 12:21:03 +0100810 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +0200811 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600812 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800813 tag,
814 subtag,
815 cp_state,
816 cp_ready);
817
818 /* TODO */
819 if (cp_state)
820 ;
821 if (cp_ready)
822 ;
823}
824
825
826static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
827{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800828 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
829 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
830
Takashi Iwai3a938972011-10-28 01:16:55 +0200831 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100832 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800833 return;
834 }
835
836 if (subtag == 0)
837 hdmi_intrinsic_event(codec, res);
838 else
839 hdmi_non_intrinsic_event(codec, res);
840}
841
Mengdong Lin58f7d282013-09-04 16:37:12 -0400842static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +0800843 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +0200844{
Mengdong Lin58f7d282013-09-04 16:37:12 -0400845 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +0200846
Wang Xingchao53b434f2013-06-18 10:41:53 +0800847 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
848 * thus pins could only choose converter 0 for use. Make sure the
849 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +0200850 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +0800851 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
852
Takashi Iwaifd678ca2013-06-18 16:28:36 +0200853 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +0200854 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
855 AC_PWRST_D0);
856 msleep(40);
857 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
858 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +0100859 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +0200860 }
David Henningsson83f26ad2013-04-10 12:26:07 +0200861}
862
Wu Fengguang079d88c2010-03-08 10:44:23 +0800863/*
864 * Callbacks
865 */
866
Takashi Iwai92f10b32010-08-03 14:21:00 +0200867/* HBR should be Non-PCM, 8 channels */
868#define is_hbr_format(format) \
869 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
870
Anssi Hannula307229d2013-10-24 21:10:34 +0300871static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
872 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800873{
Anssi Hannula307229d2013-10-24 21:10:34 +0300874 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +0200875
Stephen Warren384a48d2011-06-01 11:14:21 -0600876 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
877 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300878 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
879
Anssi Hannula13122e62013-11-10 20:56:10 +0200880 if (pinctl < 0)
881 return hbr ? -EINVAL : 0;
882
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300883 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +0300884 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300885 new_pinctl |= AC_PINCTL_EPT_HBR;
886 else
887 new_pinctl |= AC_PINCTL_EPT_NATIVE;
888
Takashi Iwai4e76a882014-02-25 12:21:03 +0100889 codec_dbg(codec,
890 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -0600891 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300892 pinctl == new_pinctl ? "" : "new-",
893 new_pinctl);
894
895 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -0600896 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300897 AC_VERB_SET_PIN_WIDGET_CONTROL,
898 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +0300899 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300900 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +0300901
902 return 0;
903}
904
905static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
906 hda_nid_t pin_nid, u32 stream_tag, int format)
907{
908 struct hdmi_spec *spec = codec->spec;
Sriram Periyasamy5a5d7182017-09-19 17:25:05 -0500909 unsigned int param;
Anssi Hannula307229d2013-10-24 21:10:34 +0300910 int err;
911
Anssi Hannula307229d2013-10-24 21:10:34 +0300912 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
913
914 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100915 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +0300916 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300917 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800918
Sriram Periyasamy5a5d7182017-09-19 17:25:05 -0500919 if (is_haswell_plus(codec)) {
920
921 /*
922 * on recent platforms IEC Coding Type is required for HBR
923 * support, read current Digital Converter settings and set
924 * ICT bitfield if needed.
925 */
926 param = snd_hda_codec_read(codec, cvt_nid, 0,
927 AC_VERB_GET_DIGI_CONVERT_1, 0);
928
929 param = (param >> 16) & ~(AC_DIG3_ICT);
930
931 /* on recent platforms ICT mode is required for HBR support */
932 if (is_hbr_format(format))
933 param |= 0x1;
934
935 snd_hda_codec_write(codec, cvt_nid, 0,
936 AC_VERB_SET_DIGI_CONVERT_3, param);
937 }
938
Stephen Warren384a48d2011-06-01 11:14:21 -0600939 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +0300940 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800941}
942
Libin Yang42b29872015-12-16 13:42:42 +0800943/* Try to find an available converter
944 * If pin_idx is less then zero, just try to find an available converter.
945 * Otherwise, try to find an available converter and get the cvt mux index
946 * of the pin.
947 */
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800948static int hdmi_choose_cvt(struct hda_codec *codec,
Takashi Iwai4846a672016-03-21 12:56:46 +0100949 int pin_idx, int *cvt_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200950{
951 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600952 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -0600953 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800954 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200955
Libin Yang42b29872015-12-16 13:42:42 +0800956 /* pin_idx < 0 means no pin will be bound to the converter */
957 if (pin_idx < 0)
958 per_pin = NULL;
959 else
960 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +0200961
Stephen Warren384a48d2011-06-01 11:14:21 -0600962 /* Dynamically assign converter to stream */
963 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100964 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -0600965
966 /* Must not already be assigned */
967 if (per_cvt->assigned)
968 continue;
Libin Yang42b29872015-12-16 13:42:42 +0800969 if (per_pin == NULL)
970 break;
Stephen Warren384a48d2011-06-01 11:14:21 -0600971 /* Must be in pin's mux's list of converters */
972 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
973 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
974 break;
975 /* Not in mux list */
976 if (mux_idx == per_pin->num_mux_nids)
977 continue;
978 break;
979 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800980
Stephen Warren384a48d2011-06-01 11:14:21 -0600981 /* No free converters */
982 if (cvt_idx == spec->num_cvts)
Libin Yang42b29872015-12-16 13:42:42 +0800983 return -EBUSY;
Stephen Warren384a48d2011-06-01 11:14:21 -0600984
Libin Yang42b29872015-12-16 13:42:42 +0800985 if (per_pin != NULL)
986 per_pin->mux_idx = mux_idx;
Mengdong Lin2df67422014-03-20 13:01:06 +0800987
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800988 if (cvt_id)
989 *cvt_id = cvt_idx;
Wang Xingchao7ef166b2013-06-18 21:42:14 +0800990
991 return 0;
992}
993
Mengdong Lin2df67422014-03-20 13:01:06 +0800994/* Assure the pin select the right convetor */
995static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
996 struct hdmi_spec_per_pin *per_pin)
997{
998 hda_nid_t pin_nid = per_pin->pin_nid;
999 int mux_idx, curr;
1000
1001 mux_idx = per_pin->mux_idx;
1002 curr = snd_hda_codec_read(codec, pin_nid, 0,
1003 AC_VERB_GET_CONNECT_SEL, 0);
1004 if (curr != mux_idx)
1005 snd_hda_codec_write_cache(codec, pin_nid, 0,
1006 AC_VERB_SET_CONNECT_SEL,
1007 mux_idx);
1008}
1009
Libin Yang42b29872015-12-16 13:42:42 +08001010/* get the mux index for the converter of the pins
1011 * converter's mux index is the same for all pins on Intel platform
1012 */
1013static int intel_cvt_id_to_mux_idx(struct hdmi_spec *spec,
1014 hda_nid_t cvt_nid)
1015{
1016 int i;
1017
1018 for (i = 0; i < spec->num_cvts; i++)
1019 if (spec->cvt_nids[i] == cvt_nid)
1020 return i;
1021 return -EINVAL;
1022}
1023
Mengdong Lin300016b2013-11-04 01:13:13 -05001024/* Intel HDMI workaround to fix audio routing issue:
1025 * For some Intel display codecs, pins share the same connection list.
1026 * So a conveter can be selected by multiple pins and playback on any of these
1027 * pins will generate sound on the external display, because audio flows from
1028 * the same converter to the display pipeline. Also muting one pin may make
1029 * other pins have no sound output.
1030 * So this function assures that an assigned converter for a pin is not selected
1031 * by any other pins.
1032 */
1033static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Libin Yang91520852017-01-12 16:04:53 +08001034 hda_nid_t pin_nid,
1035 int dev_id, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001036{
1037 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001038 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001039 int cvt_idx, curr;
1040 struct hdmi_spec_per_cvt *per_cvt;
Libin Yang91520852017-01-12 16:04:53 +08001041 struct hdmi_spec_per_pin *per_pin;
1042 int pin_idx;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001043
Libin Yang91520852017-01-12 16:04:53 +08001044 /* configure the pins connections */
1045 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1046 int dev_id_saved;
1047 int dev_num;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001048
Libin Yang91520852017-01-12 16:04:53 +08001049 per_pin = get_pin(spec, pin_idx);
1050 /*
1051 * pin not connected to monitor
1052 * no need to operate on it
1053 */
1054 if (!per_pin->pcm)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001055 continue;
1056
Libin Yang91520852017-01-12 16:04:53 +08001057 if ((per_pin->pin_nid == pin_nid) &&
1058 (per_pin->dev_id == dev_id))
Mengdong Linf82d7d12013-09-21 20:34:45 -04001059 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001060
Libin Yang91520852017-01-12 16:04:53 +08001061 /*
1062 * if per_pin->dev_id >= dev_num,
1063 * snd_hda_get_dev_select() will fail,
1064 * and the following operation is unpredictable.
1065 * So skip this situation.
1066 */
1067 dev_num = snd_hda_get_num_devices(codec, per_pin->pin_nid) + 1;
1068 if (per_pin->dev_id >= dev_num)
1069 continue;
1070
1071 nid = per_pin->pin_nid;
1072
1073 /*
1074 * Calling this function should not impact
1075 * on the device entry selection
1076 * So let's save the dev id for each pin,
1077 * and restore it when return
1078 */
1079 dev_id_saved = snd_hda_get_dev_select(codec, nid);
1080 snd_hda_set_dev_select(codec, nid, per_pin->dev_id);
Mengdong Linf82d7d12013-09-21 20:34:45 -04001081 curr = snd_hda_codec_read(codec, nid, 0,
1082 AC_VERB_GET_CONNECT_SEL, 0);
Libin Yang91520852017-01-12 16:04:53 +08001083 if (curr != mux_idx) {
1084 snd_hda_set_dev_select(codec, nid, dev_id_saved);
Mengdong Linf82d7d12013-09-21 20:34:45 -04001085 continue;
Libin Yang91520852017-01-12 16:04:53 +08001086 }
1087
Mengdong Linf82d7d12013-09-21 20:34:45 -04001088
1089 /* choose an unassigned converter. The conveters in the
1090 * connection list are in the same order as in the codec.
1091 */
1092 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1093 per_cvt = get_cvt(spec, cvt_idx);
1094 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001095 codec_dbg(codec,
1096 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001097 cvt_idx, nid);
1098 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001099 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001100 cvt_idx);
1101 break;
1102 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001103 }
Libin Yang91520852017-01-12 16:04:53 +08001104 snd_hda_set_dev_select(codec, nid, dev_id_saved);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001105 }
1106}
1107
Libin Yang42b29872015-12-16 13:42:42 +08001108/* A wrapper of intel_not_share_asigned_cvt() */
1109static void intel_not_share_assigned_cvt_nid(struct hda_codec *codec,
Libin Yang91520852017-01-12 16:04:53 +08001110 hda_nid_t pin_nid, int dev_id, hda_nid_t cvt_nid)
Libin Yang42b29872015-12-16 13:42:42 +08001111{
1112 int mux_idx;
1113 struct hdmi_spec *spec = codec->spec;
1114
Libin Yang42b29872015-12-16 13:42:42 +08001115 /* On Intel platform, the mapping of converter nid to
1116 * mux index of the pins are always the same.
1117 * The pin nid may be 0, this means all pins will not
1118 * share the converter.
1119 */
1120 mux_idx = intel_cvt_id_to_mux_idx(spec, cvt_nid);
1121 if (mux_idx >= 0)
Libin Yang91520852017-01-12 16:04:53 +08001122 intel_not_share_assigned_cvt(codec, pin_nid, dev_id, mux_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001123}
1124
Takashi Iwai4846a672016-03-21 12:56:46 +01001125/* skeleton caller of pin_cvt_fixup ops */
1126static void pin_cvt_fixup(struct hda_codec *codec,
1127 struct hdmi_spec_per_pin *per_pin,
1128 hda_nid_t cvt_nid)
1129{
1130 struct hdmi_spec *spec = codec->spec;
1131
1132 if (spec->ops.pin_cvt_fixup)
1133 spec->ops.pin_cvt_fixup(codec, per_pin, cvt_nid);
1134}
1135
Libin Yang42b29872015-12-16 13:42:42 +08001136/* called in hdmi_pcm_open when no pin is assigned to the PCM
1137 * in dyn_pcm_assign mode.
1138 */
1139static int hdmi_pcm_open_no_pin(struct hda_pcm_stream *hinfo,
1140 struct hda_codec *codec,
1141 struct snd_pcm_substream *substream)
1142{
1143 struct hdmi_spec *spec = codec->spec;
1144 struct snd_pcm_runtime *runtime = substream->runtime;
Libin Yangac983792015-12-16 16:48:16 +08001145 int cvt_idx, pcm_idx;
Libin Yang42b29872015-12-16 13:42:42 +08001146 struct hdmi_spec_per_cvt *per_cvt = NULL;
1147 int err;
1148
Libin Yangac983792015-12-16 16:48:16 +08001149 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1150 if (pcm_idx < 0)
1151 return -EINVAL;
1152
Takashi Iwai4846a672016-03-21 12:56:46 +01001153 err = hdmi_choose_cvt(codec, -1, &cvt_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001154 if (err)
1155 return err;
1156
1157 per_cvt = get_cvt(spec, cvt_idx);
1158 per_cvt->assigned = 1;
1159 hinfo->nid = per_cvt->cvt_nid;
1160
Takashi Iwai4846a672016-03-21 12:56:46 +01001161 pin_cvt_fixup(codec, NULL, per_cvt->cvt_nid);
Libin Yang42b29872015-12-16 13:42:42 +08001162
Libin Yangac983792015-12-16 16:48:16 +08001163 set_bit(pcm_idx, &spec->pcm_in_use);
Libin Yang42b29872015-12-16 13:42:42 +08001164 /* todo: setup spdif ctls assign */
1165
1166 /* Initially set the converter's capabilities */
1167 hinfo->channels_min = per_cvt->channels_min;
1168 hinfo->channels_max = per_cvt->channels_max;
1169 hinfo->rates = per_cvt->rates;
1170 hinfo->formats = per_cvt->formats;
1171 hinfo->maxbps = per_cvt->maxbps;
1172
1173 /* Store the updated parameters */
1174 runtime->hw.channels_min = hinfo->channels_min;
1175 runtime->hw.channels_max = hinfo->channels_max;
1176 runtime->hw.formats = hinfo->formats;
1177 runtime->hw.rates = hinfo->rates;
1178
1179 snd_pcm_hw_constraint_step(substream->runtime, 0,
1180 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
1181 return 0;
1182}
1183
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001184/*
1185 * HDA PCM callbacks
1186 */
1187static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1188 struct hda_codec *codec,
1189 struct snd_pcm_substream *substream)
1190{
1191 struct hdmi_spec *spec = codec->spec;
1192 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai4846a672016-03-21 12:56:46 +01001193 int pin_idx, cvt_idx, pcm_idx;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001194 struct hdmi_spec_per_pin *per_pin;
1195 struct hdmi_eld *eld;
1196 struct hdmi_spec_per_cvt *per_cvt = NULL;
1197 int err;
1198
1199 /* Validate hinfo */
Libin Yang2bf3c852015-12-16 13:42:43 +08001200 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1201 if (pcm_idx < 0)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001202 return -EINVAL;
Libin Yang2bf3c852015-12-16 13:42:43 +08001203
Libin Yang42b29872015-12-16 13:42:42 +08001204 mutex_lock(&spec->pcm_lock);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001205 pin_idx = hinfo_to_pin_index(codec, hinfo);
Libin Yang42b29872015-12-16 13:42:42 +08001206 if (!spec->dyn_pcm_assign) {
1207 if (snd_BUG_ON(pin_idx < 0)) {
1208 mutex_unlock(&spec->pcm_lock);
1209 return -EINVAL;
1210 }
1211 } else {
1212 /* no pin is assigned to the PCM
1213 * PA need pcm open successfully when probe
1214 */
1215 if (pin_idx < 0) {
1216 err = hdmi_pcm_open_no_pin(hinfo, codec, substream);
1217 mutex_unlock(&spec->pcm_lock);
1218 return err;
1219 }
1220 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001221
Takashi Iwai4846a672016-03-21 12:56:46 +01001222 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001223 if (err < 0) {
1224 mutex_unlock(&spec->pcm_lock);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001225 return err;
Libin Yang42b29872015-12-16 13:42:42 +08001226 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001227
1228 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001229 /* Claim converter */
1230 per_cvt->assigned = 1;
Libin Yang42b29872015-12-16 13:42:42 +08001231
Libin Yangac983792015-12-16 16:48:16 +08001232 set_bit(pcm_idx, &spec->pcm_in_use);
Libin Yang42b29872015-12-16 13:42:42 +08001233 per_pin = get_pin(spec, pin_idx);
Anssi Hannula1df5a062013-10-05 02:25:40 +03001234 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001235 hinfo->nid = per_cvt->cvt_nid;
1236
Libin Yang91520852017-01-12 16:04:53 +08001237 snd_hda_set_dev_select(codec, per_pin->pin_nid, per_pin->dev_id);
Takashi Iwaibddee962013-06-18 16:14:22 +02001238 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001239 AC_VERB_SET_CONNECT_SEL,
Takashi Iwai4846a672016-03-21 12:56:46 +01001240 per_pin->mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001241
1242 /* configure unused pins to choose other converters */
Takashi Iwai4846a672016-03-21 12:56:46 +01001243 pin_cvt_fixup(codec, per_pin, 0);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001244
Libin Yang2bf3c852015-12-16 13:42:43 +08001245 snd_hda_spdif_ctls_assign(codec, pcm_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001246
Stephen Warren2def8172011-06-01 11:14:20 -06001247 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001248 hinfo->channels_min = per_cvt->channels_min;
1249 hinfo->channels_max = per_cvt->channels_max;
1250 hinfo->rates = per_cvt->rates;
1251 hinfo->formats = per_cvt->formats;
1252 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001253
Libin Yang42b29872015-12-16 13:42:42 +08001254 eld = &per_pin->sink_eld;
Stephen Warren384a48d2011-06-01 11:14:21 -06001255 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001256 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001257 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001258 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001259 !hinfo->rates || !hinfo->formats) {
1260 per_cvt->assigned = 0;
1261 hinfo->nid = 0;
Libin Yang2bf3c852015-12-16 13:42:43 +08001262 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yang42b29872015-12-16 13:42:42 +08001263 mutex_unlock(&spec->pcm_lock);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001264 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001265 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001266 }
Stephen Warren2def8172011-06-01 11:14:20 -06001267
Libin Yang42b29872015-12-16 13:42:42 +08001268 mutex_unlock(&spec->pcm_lock);
Stephen Warren2def8172011-06-01 11:14:20 -06001269 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001270 runtime->hw.channels_min = hinfo->channels_min;
1271 runtime->hw.channels_max = hinfo->channels_max;
1272 runtime->hw.formats = hinfo->formats;
1273 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001274
1275 snd_pcm_hw_constraint_step(substream->runtime, 0,
1276 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001277 return 0;
1278}
1279
1280/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001281 * HDA/HDMI auto parsing
1282 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001283static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001284{
1285 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001286 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001287 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001288
1289 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001290 codec_warn(codec,
1291 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001292 pin_nid, get_wcaps(codec, pin_nid));
1293 return -EINVAL;
1294 }
1295
Libin Yang91520852017-01-12 16:04:53 +08001296 /* all the device entries on the same pin have the same conn list */
Stephen Warren384a48d2011-06-01 11:14:21 -06001297 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1298 per_pin->mux_nids,
1299 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001300
1301 return 0;
1302}
1303
Libin Yanga76056f2015-12-16 16:48:15 +08001304static int hdmi_find_pcm_slot(struct hdmi_spec *spec,
1305 struct hdmi_spec_per_pin *per_pin)
1306{
1307 int i;
1308
1309 /* try the prefer PCM */
1310 if (!test_bit(per_pin->pin_nid_idx, &spec->pcm_bitmap))
1311 return per_pin->pin_nid_idx;
1312
1313 /* have a second try; check the "reserved area" over num_pins */
Libin Yang91520852017-01-12 16:04:53 +08001314 for (i = spec->num_nids; i < spec->pcm_used; i++) {
Libin Yanga76056f2015-12-16 16:48:15 +08001315 if (!test_bit(i, &spec->pcm_bitmap))
1316 return i;
1317 }
1318
1319 /* the last try; check the empty slots in pins */
Libin Yang91520852017-01-12 16:04:53 +08001320 for (i = 0; i < spec->num_nids; i++) {
Libin Yanga76056f2015-12-16 16:48:15 +08001321 if (!test_bit(i, &spec->pcm_bitmap))
1322 return i;
1323 }
1324 return -EBUSY;
1325}
1326
1327static void hdmi_attach_hda_pcm(struct hdmi_spec *spec,
1328 struct hdmi_spec_per_pin *per_pin)
1329{
1330 int idx;
1331
1332 /* pcm already be attached to the pin */
1333 if (per_pin->pcm)
1334 return;
1335 idx = hdmi_find_pcm_slot(spec, per_pin);
Libin Yangd10a80d2016-03-01 15:18:26 +08001336 if (idx == -EBUSY)
Libin Yanga76056f2015-12-16 16:48:15 +08001337 return;
1338 per_pin->pcm_idx = idx;
Libin Yang2bea2412016-01-12 11:13:26 +08001339 per_pin->pcm = get_hdmi_pcm(spec, idx);
Libin Yanga76056f2015-12-16 16:48:15 +08001340 set_bit(idx, &spec->pcm_bitmap);
1341}
1342
1343static void hdmi_detach_hda_pcm(struct hdmi_spec *spec,
1344 struct hdmi_spec_per_pin *per_pin)
1345{
1346 int idx;
1347
1348 /* pcm already be detached from the pin */
1349 if (!per_pin->pcm)
1350 return;
1351 idx = per_pin->pcm_idx;
1352 per_pin->pcm_idx = -1;
1353 per_pin->pcm = NULL;
1354 if (idx >= 0 && idx < spec->pcm_used)
1355 clear_bit(idx, &spec->pcm_bitmap);
1356}
1357
Libin Yangac983792015-12-16 16:48:16 +08001358static int hdmi_get_pin_cvt_mux(struct hdmi_spec *spec,
1359 struct hdmi_spec_per_pin *per_pin, hda_nid_t cvt_nid)
1360{
1361 int mux_idx;
1362
1363 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1364 if (per_pin->mux_nids[mux_idx] == cvt_nid)
1365 break;
1366 return mux_idx;
1367}
1368
1369static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid);
1370
1371static void hdmi_pcm_setup_pin(struct hdmi_spec *spec,
1372 struct hdmi_spec_per_pin *per_pin)
1373{
1374 struct hda_codec *codec = per_pin->codec;
1375 struct hda_pcm *pcm;
1376 struct hda_pcm_stream *hinfo;
1377 struct snd_pcm_substream *substream;
1378 int mux_idx;
1379 bool non_pcm;
1380
1381 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
Libin Yang2bea2412016-01-12 11:13:26 +08001382 pcm = get_pcm_rec(spec, per_pin->pcm_idx);
Libin Yangac983792015-12-16 16:48:16 +08001383 else
1384 return;
1385 if (!test_bit(per_pin->pcm_idx, &spec->pcm_in_use))
1386 return;
1387
1388 /* hdmi audio only uses playback and one substream */
1389 hinfo = pcm->stream;
1390 substream = pcm->pcm->streams[0].substream;
1391
1392 per_pin->cvt_nid = hinfo->nid;
1393
1394 mux_idx = hdmi_get_pin_cvt_mux(spec, per_pin, hinfo->nid);
Libin Yang91520852017-01-12 16:04:53 +08001395 if (mux_idx < per_pin->num_mux_nids) {
1396 snd_hda_set_dev_select(codec, per_pin->pin_nid,
1397 per_pin->dev_id);
Libin Yangac983792015-12-16 16:48:16 +08001398 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
1399 AC_VERB_SET_CONNECT_SEL,
1400 mux_idx);
Libin Yang91520852017-01-12 16:04:53 +08001401 }
Libin Yangac983792015-12-16 16:48:16 +08001402 snd_hda_spdif_ctls_assign(codec, per_pin->pcm_idx, hinfo->nid);
1403
1404 non_pcm = check_non_pcm_per_cvt(codec, hinfo->nid);
1405 if (substream->runtime)
1406 per_pin->channels = substream->runtime->channels;
1407 per_pin->setup = true;
1408 per_pin->mux_idx = mux_idx;
1409
1410 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
1411}
1412
1413static void hdmi_pcm_reset_pin(struct hdmi_spec *spec,
1414 struct hdmi_spec_per_pin *per_pin)
1415{
1416 if (per_pin->pcm_idx >= 0 && per_pin->pcm_idx < spec->pcm_used)
1417 snd_hda_spdif_ctls_unassign(per_pin->codec, per_pin->pcm_idx);
1418
1419 per_pin->chmap_set = false;
1420 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
1421
1422 per_pin->setup = false;
1423 per_pin->channels = 0;
1424}
1425
Takashi Iwaie90247f2015-11-13 09:12:12 +01001426/* update per_pin ELD from the given new ELD;
1427 * setup info frame and notification accordingly
1428 */
1429static void update_eld(struct hda_codec *codec,
1430 struct hdmi_spec_per_pin *per_pin,
1431 struct hdmi_eld *eld)
1432{
1433 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Libin Yanga76056f2015-12-16 16:48:15 +08001434 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001435 bool old_eld_valid = pin_eld->eld_valid;
1436 bool eld_changed;
Libin Yangfb087ea2016-02-23 16:33:37 +08001437 int pcm_idx = -1;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001438
Libin Yangfb087ea2016-02-23 16:33:37 +08001439 /* for monitor disconnection, save pcm_idx firstly */
1440 pcm_idx = per_pin->pcm_idx;
Libin Yanga76056f2015-12-16 16:48:15 +08001441 if (spec->dyn_pcm_assign) {
Libin Yangac983792015-12-16 16:48:16 +08001442 if (eld->eld_valid) {
Libin Yanga76056f2015-12-16 16:48:15 +08001443 hdmi_attach_hda_pcm(spec, per_pin);
Libin Yangac983792015-12-16 16:48:16 +08001444 hdmi_pcm_setup_pin(spec, per_pin);
1445 } else {
1446 hdmi_pcm_reset_pin(spec, per_pin);
Libin Yanga76056f2015-12-16 16:48:15 +08001447 hdmi_detach_hda_pcm(spec, per_pin);
Libin Yangac983792015-12-16 16:48:16 +08001448 }
Libin Yanga76056f2015-12-16 16:48:15 +08001449 }
Libin Yangfb087ea2016-02-23 16:33:37 +08001450 /* if pcm_idx == -1, it means this is in monitor connection event
1451 * we can get the correct pcm_idx now.
1452 */
1453 if (pcm_idx == -1)
1454 pcm_idx = per_pin->pcm_idx;
Libin Yanga76056f2015-12-16 16:48:15 +08001455
Takashi Iwaie90247f2015-11-13 09:12:12 +01001456 if (eld->eld_valid)
1457 snd_hdmi_show_eld(codec, &eld->info);
1458
1459 eld_changed = (pin_eld->eld_valid != eld->eld_valid);
1460 if (eld->eld_valid && pin_eld->eld_valid)
1461 if (pin_eld->eld_size != eld->eld_size ||
1462 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
1463 eld->eld_size) != 0)
1464 eld_changed = true;
1465
Takashi Iwaibd481282016-03-18 18:01:53 +01001466 pin_eld->monitor_present = eld->monitor_present;
Takashi Iwaie90247f2015-11-13 09:12:12 +01001467 pin_eld->eld_valid = eld->eld_valid;
1468 pin_eld->eld_size = eld->eld_size;
1469 if (eld->eld_valid)
1470 memcpy(pin_eld->eld_buffer, eld->eld_buffer, eld->eld_size);
1471 pin_eld->info = eld->info;
1472
1473 /*
1474 * Re-setup pin and infoframe. This is needed e.g. when
1475 * - sink is first plugged-in
1476 * - transcoder can change during stream playback on Haswell
1477 * and this can make HW reset converter selection on a pin.
1478 */
1479 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Takashi Iwai4846a672016-03-21 12:56:46 +01001480 pin_cvt_fixup(codec, per_pin, 0);
Takashi Iwaie90247f2015-11-13 09:12:12 +01001481 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
1482 }
1483
Libin Yangfb087ea2016-02-23 16:33:37 +08001484 if (eld_changed && pcm_idx >= 0)
Takashi Iwaie90247f2015-11-13 09:12:12 +01001485 snd_ctl_notify(codec->card,
1486 SNDRV_CTL_EVENT_MASK_VALUE |
1487 SNDRV_CTL_EVENT_MASK_INFO,
Libin Yangfb087ea2016-02-23 16:33:37 +08001488 &get_hdmi_pcm(spec, pcm_idx)->eld_ctl->id);
Takashi Iwaie90247f2015-11-13 09:12:12 +01001489}
1490
Takashi Iwai788d4412015-11-12 15:36:13 +01001491/* update ELD and jack state via HD-audio verbs */
1492static bool hdmi_present_sense_via_verbs(struct hdmi_spec_per_pin *per_pin,
1493 int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001494{
David Henningsson464837a2013-11-07 13:38:25 +01001495 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001496 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001497 struct hdmi_spec *spec = codec->spec;
1498 struct hdmi_eld *eld = &spec->temp_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001499 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001500 /*
1501 * Always execute a GetPinSense verb here, even when called from
1502 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1503 * response's PD bit is not the real PD value, but indicates that
1504 * the real PD value changed. An older version of the HD-audio
1505 * specification worked this way. Hence, we just ignore the data in
1506 * the unsolicited response to avoid custom WARs.
1507 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001508 int present;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001509 bool ret;
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001510 bool do_repoll = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001511
David Henningssonda4a7a32013-12-18 10:46:04 +01001512 present = snd_hda_pin_sense(codec, pin_nid);
1513
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001514 mutex_lock(&per_pin->lock);
Takashi Iwaic44da622016-04-13 09:45:53 +02001515 eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1516 if (eld->monitor_present)
David Henningsson4bd038f2013-02-19 16:11:25 +01001517 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1518 else
1519 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001520
Takashi Iwai4e76a882014-02-25 12:21:03 +01001521 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001522 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Takashi Iwaic44da622016-04-13 09:45:53 +02001523 codec->addr, pin_nid, eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001524
David Henningsson4bd038f2013-02-19 16:11:25 +01001525 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001526 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001527 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001528 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001529 else {
Takashi Iwai79514d42014-06-06 18:04:34 +02001530 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001531 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001532 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001533 }
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001534 if (!eld->eld_valid && repoll)
1535 do_repoll = true;
Wu Fengguang744626d2011-11-16 16:29:47 +08001536 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001537
Takashi Iwai9a5e5232015-12-10 14:35:09 +01001538 if (do_repoll)
Takashi Iwaie90247f2015-11-13 09:12:12 +01001539 schedule_delayed_work(&per_pin->work, msecs_to_jiffies(300));
1540 else
1541 update_eld(codec, per_pin, eld);
Anssi Hannula6acce402014-10-19 19:25:19 +03001542
Takashi Iwaic44da622016-04-13 09:45:53 +02001543 ret = !repoll || !eld->monitor_present || eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001544
1545 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1546 if (jack)
1547 jack->block_report = !ret;
1548
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001549 mutex_unlock(&per_pin->lock);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001550 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001551}
1552
Libin Yang31842702016-02-19 15:42:06 +08001553static struct snd_jack *pin_idx_to_jack(struct hda_codec *codec,
1554 struct hdmi_spec_per_pin *per_pin)
1555{
1556 struct hdmi_spec *spec = codec->spec;
1557 struct snd_jack *jack = NULL;
1558 struct hda_jack_tbl *jack_tbl;
1559
1560 /* if !dyn_pcm_assign, get jack from hda_jack_tbl
1561 * in !dyn_pcm_assign case, spec->pcm_rec[].jack is not
1562 * NULL even after snd_hda_jack_tbl_clear() is called to
1563 * free snd_jack. This may cause access invalid memory
1564 * when calling snd_jack_report
1565 */
1566 if (per_pin->pcm_idx >= 0 && spec->dyn_pcm_assign)
1567 jack = spec->pcm_rec[per_pin->pcm_idx].jack;
1568 else if (!spec->dyn_pcm_assign) {
Libin Yang91520852017-01-12 16:04:53 +08001569 /*
1570 * jack tbl doesn't support DP MST
1571 * DP MST will use dyn_pcm_assign,
1572 * so DP MST will never come here
1573 */
Libin Yang31842702016-02-19 15:42:06 +08001574 jack_tbl = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
1575 if (jack_tbl)
1576 jack = jack_tbl->jack;
1577 }
1578 return jack;
1579}
1580
Takashi Iwai788d4412015-11-12 15:36:13 +01001581/* update ELD and jack state via audio component */
1582static void sync_eld_via_acomp(struct hda_codec *codec,
1583 struct hdmi_spec_per_pin *per_pin)
1584{
Takashi Iwai788d4412015-11-12 15:36:13 +01001585 struct hdmi_spec *spec = codec->spec;
1586 struct hdmi_eld *eld = &spec->temp_eld;
Libin Yang25e4abb2016-01-12 11:13:27 +08001587 struct snd_jack *jack = NULL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001588 int size;
1589
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001590 mutex_lock(&per_pin->lock);
Takashi Iwaic64c1432016-03-21 16:07:30 +01001591 eld->monitor_present = false;
Libin Yang91520852017-01-12 16:04:53 +08001592 size = snd_hdac_acomp_get_eld(&codec->core, per_pin->pin_nid,
1593 per_pin->dev_id, &eld->monitor_present,
1594 eld->eld_buffer, ELD_MAX_SIZE);
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001595 if (size > 0) {
1596 size = min(size, ELD_MAX_SIZE);
1597 if (snd_hdmi_parse_eld(codec, &eld->info,
1598 eld->eld_buffer, size) < 0)
1599 size = -EINVAL;
Takashi Iwai788d4412015-11-12 15:36:13 +01001600 }
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001601
1602 if (size > 0) {
1603 eld->eld_valid = true;
1604 eld->eld_size = size;
1605 } else {
1606 eld->eld_valid = false;
1607 eld->eld_size = 0;
1608 }
1609
Libin Yang25e4abb2016-01-12 11:13:27 +08001610 /* pcm_idx >=0 before update_eld() means it is in monitor
1611 * disconnected event. Jack must be fetched before update_eld()
1612 */
Libin Yang31842702016-02-19 15:42:06 +08001613 jack = pin_idx_to_jack(codec, per_pin);
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001614 update_eld(codec, per_pin, eld);
Libin Yang31842702016-02-19 15:42:06 +08001615 if (jack == NULL)
1616 jack = pin_idx_to_jack(codec, per_pin);
Libin Yang25e4abb2016-01-12 11:13:27 +08001617 if (jack == NULL)
1618 goto unlock;
1619 snd_jack_report(jack,
Takashi Iwaie2dc7d72015-12-01 12:39:38 +01001620 eld->monitor_present ? SND_JACK_AVOUT : 0);
1621 unlock:
1622 mutex_unlock(&per_pin->lock);
Takashi Iwai788d4412015-11-12 15:36:13 +01001623}
1624
1625static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
1626{
1627 struct hda_codec *codec = per_pin->codec;
Libin Yanga76056f2015-12-16 16:48:15 +08001628 struct hdmi_spec *spec = codec->spec;
1629 int ret;
Takashi Iwai788d4412015-11-12 15:36:13 +01001630
Takashi Iwai222bde02016-03-17 14:48:13 +01001631 /* no temporary power up/down needed for component notifier */
1632 if (!codec_has_acomp(codec))
1633 snd_hda_power_up_pm(codec);
1634
Libin Yanga76056f2015-12-16 16:48:15 +08001635 mutex_lock(&spec->pcm_lock);
Takashi Iwai788d4412015-11-12 15:36:13 +01001636 if (codec_has_acomp(codec)) {
1637 sync_eld_via_acomp(codec, per_pin);
Libin Yanga76056f2015-12-16 16:48:15 +08001638 ret = false; /* don't call snd_hda_jack_report_sync() */
Takashi Iwai788d4412015-11-12 15:36:13 +01001639 } else {
Libin Yanga76056f2015-12-16 16:48:15 +08001640 ret = hdmi_present_sense_via_verbs(per_pin, repoll);
Takashi Iwai788d4412015-11-12 15:36:13 +01001641 }
Libin Yanga76056f2015-12-16 16:48:15 +08001642 mutex_unlock(&spec->pcm_lock);
1643
Takashi Iwai222bde02016-03-17 14:48:13 +01001644 if (!codec_has_acomp(codec))
1645 snd_hda_power_down_pm(codec);
1646
Libin Yanga76056f2015-12-16 16:48:15 +08001647 return ret;
Takashi Iwai788d4412015-11-12 15:36:13 +01001648}
1649
Wu Fengguang744626d2011-11-16 16:29:47 +08001650static void hdmi_repoll_eld(struct work_struct *work)
1651{
1652 struct hdmi_spec_per_pin *per_pin =
1653 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1654
Wu Fengguangc6e84532011-11-18 16:59:32 -06001655 if (per_pin->repoll_count++ > 6)
1656 per_pin->repoll_count = 0;
1657
Takashi Iwaiefe47102013-11-07 13:38:23 +01001658 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1659 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001660}
1661
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001662static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1663 hda_nid_t nid);
1664
Wu Fengguang079d88c2010-03-08 10:44:23 +08001665static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1666{
1667 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001668 unsigned int caps, config;
1669 int pin_idx;
1670 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001671 int err;
Libin Yang91520852017-01-12 16:04:53 +08001672 int dev_num, i;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001673
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001674 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001675 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1676 return 0;
1677
Libin Yang91520852017-01-12 16:04:53 +08001678 /*
1679 * For DP MST audio, Configuration Default is the same for
1680 * all device entries on the same pin
1681 */
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001682 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001683 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1684 return 0;
1685
Libin Yang91520852017-01-12 16:04:53 +08001686 /*
1687 * To simplify the implementation, malloc all
1688 * the virtual pins in the initialization statically
1689 */
1690 if (is_haswell_plus(codec)) {
1691 /*
1692 * On Intel platforms, device entries number is
1693 * changed dynamically. If there is a DP MST
1694 * hub connected, the device entries number is 3.
1695 * Otherwise, it is 1.
1696 * Here we manually set dev_num to 3, so that
1697 * we can initialize all the device entries when
1698 * bootup statically.
1699 */
1700 dev_num = 3;
1701 spec->dev_num = 3;
1702 } else if (spec->dyn_pcm_assign && codec->dp_mst) {
1703 dev_num = snd_hda_get_num_devices(codec, pin_nid) + 1;
1704 /*
1705 * spec->dev_num is the maxinum number of device entries
1706 * among all the pins
1707 */
1708 spec->dev_num = (spec->dev_num > dev_num) ?
1709 spec->dev_num : dev_num;
1710 } else {
1711 /*
1712 * If the platform doesn't support DP MST,
1713 * manually set dev_num to 1. This means
1714 * the pin has only one device entry.
1715 */
1716 dev_num = 1;
1717 spec->dev_num = 1;
Libin Yang2bea2412016-01-12 11:13:26 +08001718 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001719
Libin Yang91520852017-01-12 16:04:53 +08001720 for (i = 0; i < dev_num; i++) {
1721 pin_idx = spec->num_pins;
1722 per_pin = snd_array_new(&spec->pins);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001723
Libin Yang91520852017-01-12 16:04:53 +08001724 if (!per_pin)
1725 return -ENOMEM;
1726
1727 if (spec->dyn_pcm_assign) {
1728 per_pin->pcm = NULL;
1729 per_pin->pcm_idx = -1;
1730 } else {
1731 per_pin->pcm = get_hdmi_pcm(spec, pin_idx);
1732 per_pin->pcm_idx = pin_idx;
1733 }
1734 per_pin->pin_nid = pin_nid;
1735 per_pin->pin_nid_idx = spec->num_nids;
1736 per_pin->dev_id = i;
1737 per_pin->non_pcm = false;
1738 snd_hda_set_dev_select(codec, pin_nid, i);
1739 if (is_haswell_plus(codec))
1740 intel_haswell_fixup_connect_list(codec, pin_nid);
1741 err = hdmi_read_pin_conn(codec, pin_idx);
1742 if (err < 0)
1743 return err;
1744 spec->num_pins++;
1745 }
1746 spec->num_nids++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001747
Stephen Warren384a48d2011-06-01 11:14:21 -06001748 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001749}
1750
Stephen Warren384a48d2011-06-01 11:14:21 -06001751static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001752{
1753 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001754 struct hdmi_spec_per_cvt *per_cvt;
1755 unsigned int chans;
1756 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001757
Stephen Warren384a48d2011-06-01 11:14:21 -06001758 chans = get_wcaps(codec, cvt_nid);
1759 chans = get_wcaps_channels(chans);
1760
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001761 per_cvt = snd_array_new(&spec->cvts);
1762 if (!per_cvt)
1763 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001764
1765 per_cvt->cvt_nid = cvt_nid;
1766 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001767 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001768 per_cvt->channels_max = chans;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05301769 if (chans > spec->chmap.channels_max)
1770 spec->chmap.channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001771 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001772
1773 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1774 &per_cvt->rates,
1775 &per_cvt->formats,
1776 &per_cvt->maxbps);
1777 if (err < 0)
1778 return err;
1779
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001780 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1781 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1782 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001783
1784 return 0;
1785}
1786
1787static int hdmi_parse_codec(struct hda_codec *codec)
1788{
1789 hda_nid_t nid;
1790 int i, nodes;
1791
Takashi Iwai7639a062015-03-03 10:07:24 +01001792 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001793 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001794 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001795 return -EINVAL;
1796 }
1797
1798 for (i = 0; i < nodes; i++, nid++) {
1799 unsigned int caps;
1800 unsigned int type;
1801
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001802 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001803 type = get_wcaps_type(caps);
1804
1805 if (!(caps & AC_WCAP_DIGITAL))
1806 continue;
1807
1808 switch (type) {
1809 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001810 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001811 break;
1812 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001813 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001814 break;
1815 }
1816 }
1817
Wu Fengguang079d88c2010-03-08 10:44:23 +08001818 return 0;
1819}
1820
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001821/*
1822 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001823static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1824{
1825 struct hda_spdif_out *spdif;
1826 bool non_pcm;
1827
1828 mutex_lock(&codec->spdif_mutex);
1829 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
Libin Yang960a5812016-06-16 11:13:25 +08001830 /* Add sanity check to pass klockwork check.
1831 * This should never happen.
1832 */
1833 if (WARN_ON(spdif == NULL))
1834 return true;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001835 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1836 mutex_unlock(&codec->spdif_mutex);
1837 return non_pcm;
1838}
1839
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001840/*
1841 * HDMI callbacks
1842 */
1843
1844static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1845 struct hda_codec *codec,
1846 unsigned int stream_tag,
1847 unsigned int format,
1848 struct snd_pcm_substream *substream)
1849{
Stephen Warren384a48d2011-06-01 11:14:21 -06001850 hda_nid_t cvt_nid = hinfo->nid;
1851 struct hdmi_spec *spec = codec->spec;
Libin Yang42b29872015-12-16 13:42:42 +08001852 int pin_idx;
1853 struct hdmi_spec_per_pin *per_pin;
1854 hda_nid_t pin_nid;
Libin Yangddd621f2015-09-02 14:11:40 +08001855 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001856 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001857 int pinctl;
Libin Yang42b29872015-12-16 13:42:42 +08001858 int err;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001859
Libin Yang42b29872015-12-16 13:42:42 +08001860 mutex_lock(&spec->pcm_lock);
1861 pin_idx = hinfo_to_pin_index(codec, hinfo);
1862 if (spec->dyn_pcm_assign && pin_idx < 0) {
1863 /* when dyn_pcm_assign and pcm is not bound to a pin
1864 * skip pin setup and return 0 to make audio playback
1865 * be ongoing
1866 */
Takashi Iwai4846a672016-03-21 12:56:46 +01001867 pin_cvt_fixup(codec, NULL, cvt_nid);
Libin Yang42b29872015-12-16 13:42:42 +08001868 snd_hda_codec_setup_stream(codec, cvt_nid,
1869 stream_tag, 0, format);
1870 mutex_unlock(&spec->pcm_lock);
1871 return 0;
1872 }
1873
1874 if (snd_BUG_ON(pin_idx < 0)) {
1875 mutex_unlock(&spec->pcm_lock);
1876 return -EINVAL;
1877 }
1878 per_pin = get_pin(spec, pin_idx);
1879 pin_nid = per_pin->pin_nid;
Takashi Iwai4846a672016-03-21 12:56:46 +01001880
1881 /* Verify pin:cvt selections to avoid silent audio after S3.
1882 * After S3, the audio driver restores pin:cvt selections
1883 * but this can happen before gfx is ready and such selection
1884 * is overlooked by HW. Thus multiple pins can share a same
1885 * default convertor and mute control will affect each other,
1886 * which can cause a resumed audio playback become silent
1887 * after S3.
1888 */
1889 pin_cvt_fixup(codec, per_pin, 0);
Mengdong Lin2df67422014-03-20 13:01:06 +08001890
Libin Yangddd621f2015-09-02 14:11:40 +08001891 /* Call sync_audio_rate to set the N/CTS/M manually if necessary */
1892 /* Todo: add DP1.2 MST audio support later */
Takashi Iwai93a9ff12016-03-18 19:45:13 +01001893 if (codec_has_acomp(codec))
Libin Yang91520852017-01-12 16:04:53 +08001894 snd_hdac_sync_audio_rate(&codec->core, pin_nid, per_pin->dev_id,
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07001895 runtime->rate);
Libin Yangddd621f2015-09-02 14:11:40 +08001896
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001897 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001898 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001899 per_pin->channels = substream->runtime->channels;
1900 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001901
Takashi Iwaib0540872013-09-02 12:33:02 +02001902 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001903 mutex_unlock(&per_pin->lock);
Stephen Warren75fae112014-01-30 11:52:16 -07001904 if (spec->dyn_pin_out) {
1905 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1906 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1907 snd_hda_codec_write(codec, pin_nid, 0,
1908 AC_VERB_SET_PIN_WIDGET_CONTROL,
1909 pinctl | PIN_OUT);
1910 }
1911
Libin Yang91520852017-01-12 16:04:53 +08001912 /* snd_hda_set_dev_select() has been called before */
Libin Yang42b29872015-12-16 13:42:42 +08001913 err = spec->ops.setup_stream(codec, cvt_nid, pin_nid,
1914 stream_tag, format);
1915 mutex_unlock(&spec->pcm_lock);
1916 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001917}
1918
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001919static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1920 struct hda_codec *codec,
1921 struct snd_pcm_substream *substream)
1922{
1923 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1924 return 0;
1925}
1926
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001927static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1928 struct hda_codec *codec,
1929 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001930{
1931 struct hdmi_spec *spec = codec->spec;
Libin Yang2bf3c852015-12-16 13:42:43 +08001932 int cvt_idx, pin_idx, pcm_idx;
Stephen Warren384a48d2011-06-01 11:14:21 -06001933 struct hdmi_spec_per_cvt *per_cvt;
1934 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001935 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001936
Stephen Warren384a48d2011-06-01 11:14:21 -06001937 if (hinfo->nid) {
Libin Yang2bf3c852015-12-16 13:42:43 +08001938 pcm_idx = hinfo_to_pcm_index(codec, hinfo);
1939 if (snd_BUG_ON(pcm_idx < 0))
1940 return -EINVAL;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001941 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001942 if (snd_BUG_ON(cvt_idx < 0))
1943 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001944 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001945
1946 snd_BUG_ON(!per_cvt->assigned);
1947 per_cvt->assigned = 0;
1948 hinfo->nid = 0;
1949
Libin Yang42b29872015-12-16 13:42:42 +08001950 mutex_lock(&spec->pcm_lock);
Libin Yangb09887f82016-01-29 13:53:27 +08001951 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yangac983792015-12-16 16:48:16 +08001952 clear_bit(pcm_idx, &spec->pcm_in_use);
Takashi Iwai4e76a882014-02-25 12:21:03 +01001953 pin_idx = hinfo_to_pin_index(codec, hinfo);
Libin Yang42b29872015-12-16 13:42:42 +08001954 if (spec->dyn_pcm_assign && pin_idx < 0) {
1955 mutex_unlock(&spec->pcm_lock);
1956 return 0;
1957 }
1958
1959 if (snd_BUG_ON(pin_idx < 0)) {
1960 mutex_unlock(&spec->pcm_lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001961 return -EINVAL;
Libin Yang42b29872015-12-16 13:42:42 +08001962 }
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001963 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001964
Stephen Warren75fae112014-01-30 11:52:16 -07001965 if (spec->dyn_pin_out) {
1966 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1967 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1968 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1969 AC_VERB_SET_PIN_WIDGET_CONTROL,
1970 pinctl & ~PIN_OUT);
1971 }
1972
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001973 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001974 per_pin->chmap_set = false;
1975 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001976
1977 per_pin->setup = false;
1978 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001979 mutex_unlock(&per_pin->lock);
Libin Yang42b29872015-12-16 13:42:42 +08001980 mutex_unlock(&spec->pcm_lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001981 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001982
Stephen Warren384a48d2011-06-01 11:14:21 -06001983 return 0;
1984}
1985
1986static const struct hda_pcm_ops generic_ops = {
1987 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001988 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001989 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001990 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001991};
1992
Subhransu S. Prusty44fde3b2016-04-04 19:23:54 +05301993static int hdmi_get_spk_alloc(struct hdac_device *hdac, int pcm_idx)
1994{
1995 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
1996 struct hdmi_spec *spec = codec->spec;
1997 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
1998
1999 if (!per_pin)
2000 return 0;
2001
2002 return per_pin->sink_eld.info.spk_alloc;
2003}
2004
Subhransu S. Prusty9b3dc8a2016-03-04 19:59:47 +05302005static void hdmi_get_chmap(struct hdac_device *hdac, int pcm_idx,
2006 unsigned char *chmap)
2007{
2008 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2009 struct hdmi_spec *spec = codec->spec;
2010 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2011
2012 /* chmap is already set to 0 in caller */
2013 if (!per_pin)
2014 return;
2015
2016 memcpy(chmap, per_pin->chmap, ARRAY_SIZE(per_pin->chmap));
2017}
2018
2019static void hdmi_set_chmap(struct hdac_device *hdac, int pcm_idx,
2020 unsigned char *chmap, int prepared)
2021{
2022 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2023 struct hdmi_spec *spec = codec->spec;
2024 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2025
Libin Yanged0739b2016-04-18 09:16:28 +08002026 if (!per_pin)
2027 return;
Subhransu S. Prusty9b3dc8a2016-03-04 19:59:47 +05302028 mutex_lock(&per_pin->lock);
2029 per_pin->chmap_set = true;
2030 memcpy(per_pin->chmap, chmap, ARRAY_SIZE(per_pin->chmap));
2031 if (prepared)
2032 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
2033 mutex_unlock(&per_pin->lock);
2034}
2035
2036static bool is_hdmi_pcm_attached(struct hdac_device *hdac, int pcm_idx)
2037{
2038 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
2039 struct hdmi_spec *spec = codec->spec;
2040 struct hdmi_spec_per_pin *per_pin = pcm_idx_to_pin(spec, pcm_idx);
2041
2042 return per_pin ? true:false;
2043}
2044
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002045static int generic_hdmi_build_pcms(struct hda_codec *codec)
2046{
2047 struct hdmi_spec *spec = codec->spec;
Libin Yang91520852017-01-12 16:04:53 +08002048 int idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002049
Libin Yang91520852017-01-12 16:04:53 +08002050 /*
2051 * for non-mst mode, pcm number is the same as before
2052 * for DP MST mode, pcm number is (nid number + dev_num - 1)
2053 * dev_num is the device entry number in a pin
2054 *
2055 */
2056 for (idx = 0; idx < spec->num_nids + spec->dev_num - 1; idx++) {
Stephen Warren384a48d2011-06-01 11:14:21 -06002057 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002058 struct hda_pcm_stream *pstr;
2059
Libin Yang91520852017-01-12 16:04:53 +08002060 info = snd_hda_codec_pcm_new(codec, "HDMI %d", idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002061 if (!info)
2062 return -ENOMEM;
Libin Yang2bea2412016-01-12 11:13:26 +08002063
Libin Yang91520852017-01-12 16:04:53 +08002064 spec->pcm_rec[idx].pcm = info;
Libin Yang2bf3c852015-12-16 13:42:43 +08002065 spec->pcm_used++;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002066 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002067 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002068
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002069 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002070 pstr->substreams = 1;
2071 pstr->ops = generic_ops;
Libin Yang91520852017-01-12 16:04:53 +08002072 /* pcm number is less than 16 */
2073 if (spec->pcm_used >= 16)
2074 break;
Stephen Warren384a48d2011-06-01 11:14:21 -06002075 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002076 }
2077
2078 return 0;
2079}
2080
Libin Yang25e4abb2016-01-12 11:13:27 +08002081static void free_hdmi_jack_priv(struct snd_jack *jack)
Takashi Iwai788d4412015-11-12 15:36:13 +01002082{
Libin Yang25e4abb2016-01-12 11:13:27 +08002083 struct hdmi_pcm *pcm = jack->private_data;
Takashi Iwai788d4412015-11-12 15:36:13 +01002084
Libin Yang25e4abb2016-01-12 11:13:27 +08002085 pcm->jack = NULL;
Takashi Iwai788d4412015-11-12 15:36:13 +01002086}
2087
Libin Yang25e4abb2016-01-12 11:13:27 +08002088static int add_hdmi_jack_kctl(struct hda_codec *codec,
2089 struct hdmi_spec *spec,
2090 int pcm_idx,
Takashi Iwai788d4412015-11-12 15:36:13 +01002091 const char *name)
2092{
2093 struct snd_jack *jack;
2094 int err;
2095
2096 err = snd_jack_new(codec->card, name, SND_JACK_AVOUT, &jack,
2097 true, false);
2098 if (err < 0)
2099 return err;
Libin Yang25e4abb2016-01-12 11:13:27 +08002100
2101 spec->pcm_rec[pcm_idx].jack = jack;
2102 jack->private_data = &spec->pcm_rec[pcm_idx];
2103 jack->private_free = free_hdmi_jack_priv;
Takashi Iwai788d4412015-11-12 15:36:13 +01002104 return 0;
2105}
2106
Libin Yang25e4abb2016-01-12 11:13:27 +08002107static int generic_hdmi_build_jack(struct hda_codec *codec, int pcm_idx)
David Henningsson0b6c49b2011-08-23 16:56:03 +02002108{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002109 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002110 struct hdmi_spec *spec = codec->spec;
Libin Yang25e4abb2016-01-12 11:13:27 +08002111 struct hdmi_spec_per_pin *per_pin;
2112 struct hda_jack_tbl *jack;
2113 int pcmdev = get_pcm_rec(spec, pcm_idx)->device;
Takashi Iwai909cadc2015-11-12 11:52:13 +01002114 bool phantom_jack;
Libin Yang25e4abb2016-01-12 11:13:27 +08002115 int ret;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002116
Takashi Iwai31ef2252011-12-01 17:41:36 +01002117 if (pcmdev > 0)
2118 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
Libin Yang25e4abb2016-01-12 11:13:27 +08002119
2120 if (spec->dyn_pcm_assign)
2121 return add_hdmi_jack_kctl(codec, spec, pcm_idx, hdmi_str);
2122
2123 /* for !dyn_pcm_assign, we still use hda_jack for compatibility */
2124 /* if !dyn_pcm_assign, it must be non-MST mode.
2125 * This means pcms and pins are statically mapped.
2126 * And pcm_idx is pin_idx.
2127 */
2128 per_pin = get_pin(spec, pcm_idx);
Takashi Iwai909cadc2015-11-12 11:52:13 +01002129 phantom_jack = !is_jack_detectable(codec, per_pin->pin_nid);
2130 if (phantom_jack)
David Henningsson30efd8d2013-02-22 10:16:28 +01002131 strncat(hdmi_str, " Phantom",
2132 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
Libin Yang25e4abb2016-01-12 11:13:27 +08002133 ret = snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str,
2134 phantom_jack);
2135 if (ret < 0)
2136 return ret;
2137 jack = snd_hda_jack_tbl_get(codec, per_pin->pin_nid);
2138 if (jack == NULL)
2139 return 0;
2140 /* assign jack->jack to pcm_rec[].jack to
2141 * align with dyn_pcm_assign mode
2142 */
2143 spec->pcm_rec[pcm_idx].jack = jack->jack;
2144 return 0;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002145}
2146
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002147static int generic_hdmi_build_controls(struct hda_codec *codec)
2148{
2149 struct hdmi_spec *spec = codec->spec;
Wang YanQing1f7f51a2017-09-03 21:18:49 +08002150 int dev, err;
Libin Yang25e4abb2016-01-12 11:13:27 +08002151 int pin_idx, pcm_idx;
2152
2153
2154 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2155 err = generic_hdmi_build_jack(codec, pcm_idx);
2156 if (err < 0)
2157 return err;
Libin Yangb09887f82016-01-29 13:53:27 +08002158
2159 /* create the spdif for each pcm
2160 * pin will be bound when monitor is connected
2161 */
2162 if (spec->dyn_pcm_assign)
2163 err = snd_hda_create_dig_out_ctls(codec,
2164 0, spec->cvt_nids[0],
2165 HDA_PCM_TYPE_HDMI);
2166 else {
2167 struct hdmi_spec_per_pin *per_pin =
2168 get_pin(spec, pcm_idx);
2169 err = snd_hda_create_dig_out_ctls(codec,
2170 per_pin->pin_nid,
2171 per_pin->mux_nids[0],
2172 HDA_PCM_TYPE_HDMI);
2173 }
2174 if (err < 0)
2175 return err;
2176 snd_hda_spdif_ctls_unassign(codec, pcm_idx);
Libin Yangfb087ea2016-02-23 16:33:37 +08002177
Wang YanQing1f7f51a2017-09-03 21:18:49 +08002178 dev = get_pcm_rec(spec, pcm_idx)->device;
2179 if (dev != SNDRV_PCM_INVALID_DEVICE) {
2180 /* add control for ELD Bytes */
2181 err = hdmi_create_eld_ctl(codec, pcm_idx, dev);
2182 if (err < 0)
2183 return err;
2184 }
Libin Yang25e4abb2016-01-12 11:13:27 +08002185 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002186
Stephen Warren384a48d2011-06-01 11:14:21 -06002187 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002188 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002189
Takashi Iwai82b1d732011-12-20 15:53:07 +01002190 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002191 }
2192
Takashi Iwaid45e6882012-07-31 11:36:00 +02002193 /* add channel maps */
Libin Yang022f3442016-02-03 10:48:34 +08002194 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002195 struct hda_pcm *pcm;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002196
Libin Yang022f3442016-02-03 10:48:34 +08002197 pcm = get_pcm_rec(spec, pcm_idx);
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002198 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002199 break;
Subhransu S. Prusty2f6e8a82016-03-04 19:59:51 +05302200 err = snd_hdac_add_chmap_ctls(pcm->pcm, pcm_idx, &spec->chmap);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002201 if (err < 0)
2202 return err;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002203 }
2204
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002205 return 0;
2206}
2207
Takashi Iwai8b8d654b2012-06-20 16:32:22 +02002208static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2209{
2210 struct hdmi_spec *spec = codec->spec;
2211 int pin_idx;
2212
2213 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002214 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d654b2012-06-20 16:32:22 +02002215
2216 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002217 mutex_init(&per_pin->lock);
Takashi Iwai8b8d654b2012-06-20 16:32:22 +02002218 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002219 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d654b2012-06-20 16:32:22 +02002220 }
2221 return 0;
2222}
2223
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002224static int generic_hdmi_init(struct hda_codec *codec)
2225{
2226 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002227 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002228
Stephen Warren384a48d2011-06-01 11:14:21 -06002229 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002230 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002231 hda_nid_t pin_nid = per_pin->pin_nid;
Libin Yang91520852017-01-12 16:04:53 +08002232 int dev_id = per_pin->dev_id;
Stephen Warren384a48d2011-06-01 11:14:21 -06002233
Libin Yang91520852017-01-12 16:04:53 +08002234 snd_hda_set_dev_select(codec, pin_nid, dev_id);
Stephen Warren384a48d2011-06-01 11:14:21 -06002235 hdmi_init_pin(codec, pin_nid);
Takashi Iwai788d4412015-11-12 15:36:13 +01002236 if (!codec_has_acomp(codec))
2237 snd_hda_jack_detect_enable_callback(codec, pin_nid,
2238 codec->jackpoll_interval > 0 ?
2239 jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002240 }
2241 return 0;
2242}
2243
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002244static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2245{
2246 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2247 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002248}
2249
2250static void hdmi_array_free(struct hdmi_spec *spec)
2251{
2252 snd_array_free(&spec->pins);
2253 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002254}
2255
Takashi Iwaia6866322016-03-21 12:18:33 +01002256static void generic_spec_free(struct hda_codec *codec)
2257{
2258 struct hdmi_spec *spec = codec->spec;
2259
2260 if (spec) {
2261 hdmi_array_free(spec);
2262 kfree(spec);
2263 codec->spec = NULL;
2264 }
2265 codec->dp_mst = false;
2266}
2267
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002268static void generic_hdmi_free(struct hda_codec *codec)
2269{
2270 struct hdmi_spec *spec = codec->spec;
Libin Yang25e4abb2016-01-12 11:13:27 +08002271 int pin_idx, pcm_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002272
Takashi Iwai66032492015-12-01 16:49:35 +01002273 if (codec_has_acomp(codec))
David Henningsson25adc132015-08-19 10:48:58 +02002274 snd_hdac_i915_register_notifier(NULL);
2275
Stephen Warren384a48d2011-06-01 11:14:21 -06002276 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002277 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai2f35c632015-02-27 22:43:26 +01002278 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002279 eld_proc_free(per_pin);
Libin Yang25e4abb2016-01-12 11:13:27 +08002280 }
2281
2282 for (pcm_idx = 0; pcm_idx < spec->pcm_used; pcm_idx++) {
2283 if (spec->pcm_rec[pcm_idx].jack == NULL)
2284 continue;
2285 if (spec->dyn_pcm_assign)
2286 snd_device_free(codec->card,
2287 spec->pcm_rec[pcm_idx].jack);
2288 else
2289 spec->pcm_rec[pcm_idx].jack = NULL;
Stephen Warren384a48d2011-06-01 11:14:21 -06002290 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002291
Takashi Iwaia6866322016-03-21 12:18:33 +01002292 generic_spec_free(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002293}
2294
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002295#ifdef CONFIG_PM
2296static int generic_hdmi_resume(struct hda_codec *codec)
2297{
2298 struct hdmi_spec *spec = codec->spec;
2299 int pin_idx;
2300
Pierre Ossmana2833682014-06-18 21:48:09 +02002301 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002302 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002303
2304 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2305 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2306 hdmi_present_sense(per_pin, 1);
2307 }
2308 return 0;
2309}
2310#endif
2311
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002312static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002313 .init = generic_hdmi_init,
2314 .free = generic_hdmi_free,
2315 .build_pcms = generic_hdmi_build_pcms,
2316 .build_controls = generic_hdmi_build_controls,
2317 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002318#ifdef CONFIG_PM
2319 .resume = generic_hdmi_resume,
2320#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002321};
2322
Anssi Hannula307229d2013-10-24 21:10:34 +03002323static const struct hdmi_ops generic_standard_hdmi_ops = {
2324 .pin_get_eld = snd_hdmi_get_eld,
Anssi Hannula307229d2013-10-24 21:10:34 +03002325 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2326 .pin_hbr_setup = hdmi_pin_hbr_setup,
2327 .setup_stream = hdmi_setup_stream,
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05302328};
2329
Takashi Iwaia6866322016-03-21 12:18:33 +01002330/* allocate codec->spec and assign/initialize generic parser ops */
2331static int alloc_generic_hdmi(struct hda_codec *codec)
2332{
2333 struct hdmi_spec *spec;
2334
2335 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2336 if (!spec)
2337 return -ENOMEM;
2338
2339 spec->ops = generic_standard_hdmi_ops;
Libin Yang91520852017-01-12 16:04:53 +08002340 spec->dev_num = 1; /* initialize to 1 */
Takashi Iwaia6866322016-03-21 12:18:33 +01002341 mutex_init(&spec->pcm_lock);
2342 snd_hdac_register_chmap_ops(&codec->core, &spec->chmap);
2343
2344 spec->chmap.ops.get_chmap = hdmi_get_chmap;
2345 spec->chmap.ops.set_chmap = hdmi_set_chmap;
2346 spec->chmap.ops.is_pcm_attached = is_hdmi_pcm_attached;
Subhransu S. Prusty44fde3b2016-04-04 19:23:54 +05302347 spec->chmap.ops.get_spk_alloc = hdmi_get_spk_alloc,
Takashi Iwaia6866322016-03-21 12:18:33 +01002348
2349 codec->spec = spec;
2350 hdmi_array_init(spec, 4);
2351
2352 codec->patch_ops = generic_hdmi_patch_ops;
2353
2354 return 0;
2355}
2356
2357/* generic HDMI parser */
2358static int patch_generic_hdmi(struct hda_codec *codec)
2359{
2360 int err;
2361
2362 err = alloc_generic_hdmi(codec);
2363 if (err < 0)
2364 return err;
2365
2366 err = hdmi_parse_codec(codec);
2367 if (err < 0) {
2368 generic_spec_free(codec);
2369 return err;
2370 }
2371
2372 generic_hdmi_init_per_pins(codec);
2373 return 0;
2374}
2375
2376/*
2377 * Intel codec parsers and helpers
2378 */
2379
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002380static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2381 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002382{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002383 struct hdmi_spec *spec = codec->spec;
2384 hda_nid_t conns[4];
2385 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002386
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002387 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2388 if (nconns == spec->num_cvts &&
2389 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002390 return;
2391
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002392 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002393 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002394 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002395}
2396
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002397#define INTEL_VENDOR_NID 0x08
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302398#define INTEL_GLK_VENDOR_NID 0x0B
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002399#define INTEL_GET_VENDOR_VERB 0xf81
2400#define INTEL_SET_VENDOR_VERB 0x781
2401#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2402#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2403
2404static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002405 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002406{
2407 unsigned int vendor_param;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302408 struct hdmi_spec *spec = codec->spec;
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002409
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302410 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002411 INTEL_GET_VENDOR_VERB, 0);
2412 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2413 return;
2414
2415 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302416 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002417 INTEL_SET_VENDOR_VERB, vendor_param);
2418 if (vendor_param == -1)
2419 return;
2420
Takashi Iwai17df3f52013-05-08 08:09:34 +02002421 if (update_tree)
2422 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002423}
2424
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002425static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2426{
2427 unsigned int vendor_param;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302428 struct hdmi_spec *spec = codec->spec;
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002429
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302430 vendor_param = snd_hda_codec_read(codec, spec->vendor_nid, 0,
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002431 INTEL_GET_VENDOR_VERB, 0);
2432 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2433 return;
2434
2435 /* enable DP1.2 mode */
2436 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002437 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302438 snd_hda_codec_write_cache(codec, spec->vendor_nid, 0,
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002439 INTEL_SET_VENDOR_VERB, vendor_param);
2440}
2441
Takashi Iwai17df3f52013-05-08 08:09:34 +02002442/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2443 * Otherwise you may get severe h/w communication errors.
2444 */
2445static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2446 unsigned int power_state)
2447{
2448 if (power_state == AC_PWRST_D0) {
2449 intel_haswell_enable_all_pins(codec, false);
2450 intel_haswell_fixup_enable_dp12(codec);
2451 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002452
Takashi Iwai17df3f52013-05-08 08:09:34 +02002453 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2454 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2455}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002456
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002457static void intel_pin_eld_notify(void *audio_ptr, int port, int pipe)
David Henningsson25adc132015-08-19 10:48:58 +02002458{
2459 struct hda_codec *codec = audio_ptr;
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002460 int pin_nid;
Libin Yang91520852017-01-12 16:04:53 +08002461 int dev_id = pipe;
David Henningsson25adc132015-08-19 10:48:58 +02002462
Takashi Iwai4f8e4f32016-03-10 12:02:49 +01002463 /* we assume only from port-B to port-D */
2464 if (port < 1 || port > 3)
2465 return;
2466
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002467 switch (codec->core.vendor_id) {
2468 case 0x80860054: /* ILK */
2469 case 0x80862804: /* ILK */
2470 case 0x80862882: /* VLV */
2471 pin_nid = port + 0x03;
2472 break;
2473 default:
2474 pin_nid = port + 0x04;
2475 break;
2476 }
2477
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002478 /* skip notification during system suspend (but not in runtime PM);
2479 * the state will be updated at resume
2480 */
2481 if (snd_power_get_state(codec->card) != SNDRV_CTL_POWER_D0)
2482 return;
Takashi Iwaieb399d32015-11-27 14:53:35 +01002483 /* ditto during suspend/resume process itself */
2484 if (atomic_read(&(codec)->core.in_pm))
2485 return;
Takashi Iwai8ae743e2015-11-27 14:23:00 +01002486
Takashi Iwaibb03ed22016-04-21 16:39:17 +02002487 snd_hdac_i915_set_bclk(&codec->bus->core);
Libin Yang91520852017-01-12 16:04:53 +08002488 check_presence_and_report(codec, pin_nid, dev_id);
David Henningsson25adc132015-08-19 10:48:58 +02002489}
2490
Takashi Iwaia6866322016-03-21 12:18:33 +01002491/* register i915 component pin_eld_notify callback */
2492static void register_i915_notifier(struct hda_codec *codec)
2493{
2494 struct hdmi_spec *spec = codec->spec;
2495
2496 spec->use_acomp_notifier = true;
2497 spec->i915_audio_ops.audio_ptr = codec;
2498 /* intel_audio_codec_enable() or intel_audio_codec_disable()
2499 * will call pin_eld_notify with using audio_ptr pointer
2500 * We need make sure audio_ptr is really setup
2501 */
2502 wmb();
2503 spec->i915_audio_ops.pin_eld_notify = intel_pin_eld_notify;
2504 snd_hdac_i915_register_notifier(&spec->i915_audio_ops);
2505}
2506
Takashi Iwai2c1c9b82016-03-21 12:42:06 +01002507/* setup_stream ops override for HSW+ */
2508static int i915_hsw_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
2509 hda_nid_t pin_nid, u32 stream_tag, int format)
2510{
2511 haswell_verify_D0(codec, cvt_nid, pin_nid);
2512 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
2513}
2514
Takashi Iwai4846a672016-03-21 12:56:46 +01002515/* pin_cvt_fixup ops override for HSW+ and VLV+ */
2516static void i915_pin_cvt_fixup(struct hda_codec *codec,
2517 struct hdmi_spec_per_pin *per_pin,
2518 hda_nid_t cvt_nid)
2519{
2520 if (per_pin) {
Libin Yang91520852017-01-12 16:04:53 +08002521 snd_hda_set_dev_select(codec, per_pin->pin_nid,
2522 per_pin->dev_id);
Takashi Iwai4846a672016-03-21 12:56:46 +01002523 intel_verify_pin_cvt_connect(codec, per_pin);
2524 intel_not_share_assigned_cvt(codec, per_pin->pin_nid,
Libin Yang91520852017-01-12 16:04:53 +08002525 per_pin->dev_id, per_pin->mux_idx);
Takashi Iwai4846a672016-03-21 12:56:46 +01002526 } else {
Libin Yang91520852017-01-12 16:04:53 +08002527 intel_not_share_assigned_cvt_nid(codec, 0, 0, cvt_nid);
Takashi Iwai4846a672016-03-21 12:56:46 +01002528 }
2529}
2530
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002531/* precondition and allocation for Intel codecs */
2532static int alloc_intel_hdmi(struct hda_codec *codec)
2533{
2534 /* requires i915 binding */
2535 if (!codec->bus->core.audio_component) {
2536 codec_info(codec, "No i915 binding for Intel HDMI/DP codec\n");
2537 return -ENODEV;
2538 }
2539
2540 return alloc_generic_hdmi(codec);
2541}
2542
2543/* parse and post-process for Intel codecs */
2544static int parse_intel_hdmi(struct hda_codec *codec)
2545{
2546 int err;
2547
2548 err = hdmi_parse_codec(codec);
2549 if (err < 0) {
2550 generic_spec_free(codec);
2551 return err;
2552 }
2553
2554 generic_hdmi_init_per_pins(codec);
2555 register_i915_notifier(codec);
2556 return 0;
2557}
2558
Takashi Iwaia6866322016-03-21 12:18:33 +01002559/* Intel Haswell and onwards; audio component with eld notifier */
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302560static int intel_hsw_common_init(struct hda_codec *codec, hda_nid_t vendor_nid)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002561{
2562 struct hdmi_spec *spec;
Takashi Iwaia6866322016-03-21 12:18:33 +01002563 int err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002564
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002565 err = alloc_intel_hdmi(codec);
Takashi Iwaia6866322016-03-21 12:18:33 +01002566 if (err < 0)
2567 return err;
2568 spec = codec->spec;
Libin Yang91520852017-01-12 16:04:53 +08002569 codec->dp_mst = true;
2570 spec->dyn_pcm_assign = true;
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302571 spec->vendor_nid = vendor_nid;
Takashi Iwaia6866322016-03-21 12:18:33 +01002572
2573 intel_haswell_enable_all_pins(codec, true);
2574 intel_haswell_fixup_enable_dp12(codec);
2575
2576 /* For Haswell/Broadwell, the controller is also in the power well and
2577 * can cover the codec power request, and so need not set this flag.
2578 */
2579 if (!is_haswell(codec) && !is_broadwell(codec))
2580 codec->core.link_power_control = 1;
2581
2582 codec->patch_ops.set_power_state = haswell_set_power_state;
Takashi Iwaia6866322016-03-21 12:18:33 +01002583 codec->depop_delay = 0;
2584 codec->auto_runtime_pm = 1;
2585
Takashi Iwai2c1c9b82016-03-21 12:42:06 +01002586 spec->ops.setup_stream = i915_hsw_setup_stream;
Takashi Iwai4846a672016-03-21 12:56:46 +01002587 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
Takashi Iwai2c1c9b82016-03-21 12:42:06 +01002588
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002589 return parse_intel_hdmi(codec);
Takashi Iwaia6866322016-03-21 12:18:33 +01002590}
2591
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05302592static int patch_i915_hsw_hdmi(struct hda_codec *codec)
2593{
2594 return intel_hsw_common_init(codec, INTEL_VENDOR_NID);
2595}
2596
2597static int patch_i915_glk_hdmi(struct hda_codec *codec)
2598{
2599 return intel_hsw_common_init(codec, INTEL_GLK_VENDOR_NID);
2600}
2601
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002602/* Intel Baytrail and Braswell; with eld notifier */
Takashi Iwaia6866322016-03-21 12:18:33 +01002603static int patch_i915_byt_hdmi(struct hda_codec *codec)
2604{
2605 struct hdmi_spec *spec;
2606 int err;
2607
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002608 err = alloc_intel_hdmi(codec);
Takashi Iwaia6866322016-03-21 12:18:33 +01002609 if (err < 0)
2610 return err;
2611 spec = codec->spec;
2612
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002613 /* For Valleyview/Cherryview, only the display codec is in the display
2614 * power well and can use link_power ops to request/release the power.
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002615 */
Takashi Iwaia6866322016-03-21 12:18:33 +01002616 codec->core.link_power_control = 1;
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002617
Takashi Iwaia6866322016-03-21 12:18:33 +01002618 codec->depop_delay = 0;
2619 codec->auto_runtime_pm = 1;
Takashi Iwai17df3f52013-05-08 08:09:34 +02002620
Takashi Iwai4846a672016-03-21 12:56:46 +01002621 spec->ops.pin_cvt_fixup = i915_pin_cvt_fixup;
2622
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002623 return parse_intel_hdmi(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002624}
2625
Takashi Iwai7ff652f2016-03-21 14:50:24 +01002626/* Intel IronLake, SandyBridge and IvyBridge; with eld notifier */
Takashi Iwaie85015a32016-03-21 13:56:19 +01002627static int patch_i915_cpt_hdmi(struct hda_codec *codec)
2628{
Takashi Iwaie85015a32016-03-21 13:56:19 +01002629 int err;
2630
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002631 err = alloc_intel_hdmi(codec);
Takashi Iwaie85015a32016-03-21 13:56:19 +01002632 if (err < 0)
2633 return err;
Takashi Iwai43f6c8d2017-06-28 14:18:29 +02002634 return parse_intel_hdmi(codec);
Takashi Iwaie85015a32016-03-21 13:56:19 +01002635}
2636
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002637/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002638 * Shared non-generic implementations
2639 */
2640
2641static int simple_playback_build_pcms(struct hda_codec *codec)
2642{
2643 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002644 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002645 unsigned int chans;
2646 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002647 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002648
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002649 per_cvt = get_cvt(spec, 0);
2650 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002651 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002652
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002653 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002654 if (!info)
2655 return -ENOMEM;
Libin Yang2bea2412016-01-12 11:13:26 +08002656 spec->pcm_rec[0].pcm = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002657 info->pcm_type = HDA_PCM_TYPE_HDMI;
2658 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2659 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002660 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002661 if (pstr->channels_max <= 2 && chans && chans <= 16)
2662 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002663
2664 return 0;
2665}
2666
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002667/* unsolicited event for jack sensing */
2668static void simple_hdmi_unsol_event(struct hda_codec *codec,
2669 unsigned int res)
2670{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002671 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002672 snd_hda_jack_report_sync(codec);
2673}
2674
2675/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2676 * as long as spec->pins[] is set correctly
2677 */
2678#define simple_hdmi_build_jack generic_hdmi_build_jack
2679
Stephen Warren3aaf8982011-06-01 11:14:19 -06002680static int simple_playback_build_controls(struct hda_codec *codec)
2681{
2682 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002683 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002684 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002685
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002686 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002687 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2688 per_cvt->cvt_nid,
2689 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002690 if (err < 0)
2691 return err;
2692 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002693}
2694
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002695static int simple_playback_init(struct hda_codec *codec)
2696{
2697 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002698 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2699 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002700
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002701 snd_hda_codec_write(codec, pin, 0,
2702 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2703 /* some codecs require to unmute the pin */
2704 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2705 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2706 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002707 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002708 return 0;
2709}
2710
Stephen Warren3aaf8982011-06-01 11:14:19 -06002711static void simple_playback_free(struct hda_codec *codec)
2712{
2713 struct hdmi_spec *spec = codec->spec;
2714
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002715 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002716 kfree(spec);
2717}
2718
2719/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002720 * Nvidia specific implementations
2721 */
2722
2723#define Nv_VERB_SET_Channel_Allocation 0xF79
2724#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2725#define Nv_VERB_SET_Audio_Protection_On 0xF98
2726#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2727
2728#define nvhdmi_master_con_nid_7x 0x04
2729#define nvhdmi_master_pin_nid_7x 0x05
2730
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002731static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002732 /*front, rear, clfe, rear_surr */
2733 0x6, 0x8, 0xa, 0xc,
2734};
2735
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002736static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2737 /* set audio protect on */
2738 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2739 /* enable digital output on pin widget */
2740 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2741 {} /* terminator */
2742};
2743
2744static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002745 /* set audio protect on */
2746 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2747 /* enable digital output on pin widget */
2748 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2749 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2750 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2751 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2752 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2753 {} /* terminator */
2754};
2755
2756#ifdef LIMITED_RATE_FMT_SUPPORT
2757/* support only the safe format and rate */
2758#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2759#define SUPPORTED_MAXBPS 16
2760#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2761#else
2762/* support all rates and formats */
2763#define SUPPORTED_RATES \
2764 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2765 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2766 SNDRV_PCM_RATE_192000)
2767#define SUPPORTED_MAXBPS 24
2768#define SUPPORTED_FORMATS \
2769 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2770#endif
2771
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002772static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002773{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002774 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2775 return 0;
2776}
2777
2778static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2779{
2780 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002781 return 0;
2782}
2783
Takashi Iwai50c697adf2017-06-07 14:20:07 +02002784static const unsigned int channels_2_6_8[] = {
Nitin Daga393004b2011-01-10 21:49:31 +05302785 2, 6, 8
2786};
2787
Takashi Iwai50c697adf2017-06-07 14:20:07 +02002788static const unsigned int channels_2_8[] = {
Nitin Daga393004b2011-01-10 21:49:31 +05302789 2, 8
2790};
2791
Takashi Iwai50c697adf2017-06-07 14:20:07 +02002792static const struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
Nitin Daga393004b2011-01-10 21:49:31 +05302793 .count = ARRAY_SIZE(channels_2_6_8),
2794 .list = channels_2_6_8,
2795 .mask = 0,
2796};
2797
Takashi Iwai50c697adf2017-06-07 14:20:07 +02002798static const struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
Nitin Daga393004b2011-01-10 21:49:31 +05302799 .count = ARRAY_SIZE(channels_2_8),
2800 .list = channels_2_8,
2801 .mask = 0,
2802};
2803
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002804static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2805 struct hda_codec *codec,
2806 struct snd_pcm_substream *substream)
2807{
2808 struct hdmi_spec *spec = codec->spec;
Takashi Iwai50c697adf2017-06-07 14:20:07 +02002809 const struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
Nitin Daga393004b2011-01-10 21:49:31 +05302810
Takashi Iwaib9a94a92015-10-01 16:20:04 +02002811 switch (codec->preset->vendor_id) {
Nitin Daga393004b2011-01-10 21:49:31 +05302812 case 0x10de0002:
2813 case 0x10de0003:
2814 case 0x10de0005:
2815 case 0x10de0006:
2816 hw_constraints_channels = &hw_constraints_2_8_channels;
2817 break;
2818 case 0x10de0007:
2819 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2820 break;
2821 default:
2822 break;
2823 }
2824
2825 if (hw_constraints_channels != NULL) {
2826 snd_pcm_hw_constraint_list(substream->runtime, 0,
2827 SNDRV_PCM_HW_PARAM_CHANNELS,
2828 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002829 } else {
2830 snd_pcm_hw_constraint_step(substream->runtime, 0,
2831 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302832 }
2833
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002834 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2835}
2836
2837static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2838 struct hda_codec *codec,
2839 struct snd_pcm_substream *substream)
2840{
2841 struct hdmi_spec *spec = codec->spec;
2842 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2843}
2844
2845static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2846 struct hda_codec *codec,
2847 unsigned int stream_tag,
2848 unsigned int format,
2849 struct snd_pcm_substream *substream)
2850{
2851 struct hdmi_spec *spec = codec->spec;
2852 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2853 stream_tag, format, substream);
2854}
2855
Takashi Iwaid0b12522012-06-15 14:34:42 +02002856static const struct hda_pcm_stream simple_pcm_playback = {
2857 .substreams = 1,
2858 .channels_min = 2,
2859 .channels_max = 2,
2860 .ops = {
2861 .open = simple_playback_pcm_open,
2862 .close = simple_playback_pcm_close,
2863 .prepare = simple_playback_pcm_prepare
2864 },
2865};
2866
2867static const struct hda_codec_ops simple_hdmi_patch_ops = {
2868 .build_controls = simple_playback_build_controls,
2869 .build_pcms = simple_playback_build_pcms,
2870 .init = simple_playback_init,
2871 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002872 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002873};
2874
2875static int patch_simple_hdmi(struct hda_codec *codec,
2876 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2877{
2878 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002879 struct hdmi_spec_per_cvt *per_cvt;
2880 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002881
2882 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2883 if (!spec)
2884 return -ENOMEM;
2885
2886 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002887 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002888
2889 spec->multiout.num_dacs = 0; /* no analog */
2890 spec->multiout.max_channels = 2;
2891 spec->multiout.dig_out_nid = cvt_nid;
2892 spec->num_cvts = 1;
2893 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002894 per_pin = snd_array_new(&spec->pins);
2895 per_cvt = snd_array_new(&spec->cvts);
2896 if (!per_pin || !per_cvt) {
2897 simple_playback_free(codec);
2898 return -ENOMEM;
2899 }
2900 per_cvt->cvt_nid = cvt_nid;
2901 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002902 spec->pcm_playback = simple_pcm_playback;
2903
2904 codec->patch_ops = simple_hdmi_patch_ops;
2905
2906 return 0;
2907}
2908
Aaron Plattner1f348522011-04-06 17:19:04 -07002909static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2910 int channels)
2911{
2912 unsigned int chanmask;
2913 int chan = channels ? (channels - 1) : 1;
2914
2915 switch (channels) {
2916 default:
2917 case 0:
2918 case 2:
2919 chanmask = 0x00;
2920 break;
2921 case 4:
2922 chanmask = 0x08;
2923 break;
2924 case 6:
2925 chanmask = 0x0b;
2926 break;
2927 case 8:
2928 chanmask = 0x13;
2929 break;
2930 }
2931
2932 /* Set the audio infoframe channel allocation and checksum fields. The
2933 * channel count is computed implicitly by the hardware. */
2934 snd_hda_codec_write(codec, 0x1, 0,
2935 Nv_VERB_SET_Channel_Allocation, chanmask);
2936
2937 snd_hda_codec_write(codec, 0x1, 0,
2938 Nv_VERB_SET_Info_Frame_Checksum,
2939 (0x71 - chan - chanmask));
2940}
2941
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002942static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2943 struct hda_codec *codec,
2944 struct snd_pcm_substream *substream)
2945{
2946 struct hdmi_spec *spec = codec->spec;
2947 int i;
2948
2949 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2950 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2951 for (i = 0; i < 4; i++) {
2952 /* set the stream id */
2953 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2954 AC_VERB_SET_CHANNEL_STREAMID, 0);
2955 /* set the stream format */
2956 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2957 AC_VERB_SET_STREAM_FORMAT, 0);
2958 }
2959
Aaron Plattner1f348522011-04-06 17:19:04 -07002960 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2961 * streams are disabled. */
2962 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2963
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002964 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2965}
2966
2967static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2968 struct hda_codec *codec,
2969 unsigned int stream_tag,
2970 unsigned int format,
2971 struct snd_pcm_substream *substream)
2972{
2973 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002974 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002975 int i;
Stephen Warren7c935972011-06-01 11:14:17 -06002976 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002977 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002978 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002979
2980 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002981 per_cvt = get_cvt(spec, 0);
2982 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002983
2984 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002985
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002986 dataDCC2 = 0x2;
2987
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002988 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c935972011-06-01 11:14:17 -06002989 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002990 snd_hda_codec_write(codec,
2991 nvhdmi_master_con_nid_7x,
2992 0,
2993 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06002994 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002995
2996 /* set the stream id */
2997 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2998 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2999
3000 /* set the stream format */
3001 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
3002 AC_VERB_SET_STREAM_FORMAT, format);
3003
3004 /* turn on again (if needed) */
3005 /* enable and set the channel status audio/data flag */
Stephen Warren7c935972011-06-01 11:14:17 -06003006 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003007 snd_hda_codec_write(codec,
3008 nvhdmi_master_con_nid_7x,
3009 0,
3010 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06003011 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003012 snd_hda_codec_write(codec,
3013 nvhdmi_master_con_nid_7x,
3014 0,
3015 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3016 }
3017
3018 for (i = 0; i < 4; i++) {
3019 if (chs == 2)
3020 channel_id = 0;
3021 else
3022 channel_id = i * 2;
3023
3024 /* turn off SPDIF once;
3025 *otherwise the IEC958 bits won't be updated
3026 */
3027 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06003028 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003029 snd_hda_codec_write(codec,
3030 nvhdmi_con_nids_7x[i],
3031 0,
3032 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06003033 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003034 /* set the stream id */
3035 snd_hda_codec_write(codec,
3036 nvhdmi_con_nids_7x[i],
3037 0,
3038 AC_VERB_SET_CHANNEL_STREAMID,
3039 (stream_tag << 4) | channel_id);
3040 /* set the stream format */
3041 snd_hda_codec_write(codec,
3042 nvhdmi_con_nids_7x[i],
3043 0,
3044 AC_VERB_SET_STREAM_FORMAT,
3045 format);
3046 /* turn on again (if needed) */
3047 /* enable and set the channel status audio/data flag */
3048 if (codec->spdif_status_reset &&
Stephen Warren7c935972011-06-01 11:14:17 -06003049 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003050 snd_hda_codec_write(codec,
3051 nvhdmi_con_nids_7x[i],
3052 0,
3053 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c935972011-06-01 11:14:17 -06003054 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003055 snd_hda_codec_write(codec,
3056 nvhdmi_con_nids_7x[i],
3057 0,
3058 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
3059 }
3060 }
3061
Aaron Plattner1f348522011-04-06 17:19:04 -07003062 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003063
3064 mutex_unlock(&codec->spdif_mutex);
3065 return 0;
3066}
3067
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003068static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003069 .substreams = 1,
3070 .channels_min = 2,
3071 .channels_max = 8,
3072 .nid = nvhdmi_master_con_nid_7x,
3073 .rates = SUPPORTED_RATES,
3074 .maxbps = SUPPORTED_MAXBPS,
3075 .formats = SUPPORTED_FORMATS,
3076 .ops = {
3077 .open = simple_playback_pcm_open,
3078 .close = nvhdmi_8ch_7x_pcm_close,
3079 .prepare = nvhdmi_8ch_7x_pcm_prepare
3080 },
3081};
3082
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003083static int patch_nvhdmi_2ch(struct hda_codec *codec)
3084{
3085 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02003086 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
3087 nvhdmi_master_pin_nid_7x);
3088 if (err < 0)
3089 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003090
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02003091 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02003092 /* override the PCM rates, etc, as the codec doesn't give full list */
3093 spec = codec->spec;
3094 spec->pcm_playback.rates = SUPPORTED_RATES;
3095 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
3096 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003097 return 0;
3098}
3099
Takashi Iwai53775b02012-08-01 12:17:41 +02003100static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
3101{
3102 struct hdmi_spec *spec = codec->spec;
3103 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01003104 if (!err) {
3105 struct hda_pcm *info = get_pcm_rec(spec, 0);
3106 info->own_chmap = true;
3107 }
Takashi Iwai53775b02012-08-01 12:17:41 +02003108 return err;
3109}
3110
3111static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
3112{
3113 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01003114 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02003115 struct snd_pcm_chmap *chmap;
3116 int err;
3117
3118 err = simple_playback_build_controls(codec);
3119 if (err < 0)
3120 return err;
3121
3122 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01003123 info = get_pcm_rec(spec, 0);
3124 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02003125 SNDRV_PCM_STREAM_PLAYBACK,
3126 snd_pcm_alt_chmaps, 8, 0, &chmap);
3127 if (err < 0)
3128 return err;
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003129 switch (codec->preset->vendor_id) {
Takashi Iwai53775b02012-08-01 12:17:41 +02003130 case 0x10de0002:
3131 case 0x10de0003:
3132 case 0x10de0005:
3133 case 0x10de0006:
3134 chmap->channel_mask = (1U << 2) | (1U << 8);
3135 break;
3136 case 0x10de0007:
3137 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
3138 }
3139 return 0;
3140}
3141
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003142static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
3143{
3144 struct hdmi_spec *spec;
3145 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003146 if (err < 0)
3147 return err;
3148 spec = codec->spec;
3149 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02003150 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02003151 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02003152 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
3153 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07003154
3155 /* Initialize the audio infoframe channel mask and checksum to something
3156 * valid */
3157 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
3158
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003159 return 0;
3160}
3161
3162/*
Anssi Hannula611885b2013-11-03 17:15:00 +02003163 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
3164 * - 0x10de0015
3165 * - 0x10de0040
3166 */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303167static int nvhdmi_chmap_cea_alloc_validate_get_type(struct hdac_chmap *chmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303168 struct hdac_cea_channel_speaker_allocation *cap, int channels)
Anssi Hannula611885b2013-11-03 17:15:00 +02003169{
3170 if (cap->ca_index == 0x00 && channels == 2)
3171 return SNDRV_CTL_TLVT_CHMAP_FIXED;
3172
Subhransu S. Prusty028cb682016-03-14 10:35:06 +05303173 /* If the speaker allocation matches the channel count, it is OK. */
3174 if (cap->channels != channels)
3175 return -1;
3176
3177 /* all channels are remappable freely */
3178 return SNDRV_CTL_TLVT_CHMAP_VAR;
Anssi Hannula611885b2013-11-03 17:15:00 +02003179}
3180
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303181static int nvhdmi_chmap_validate(struct hdac_chmap *chmap,
3182 int ca, int chs, unsigned char *map)
Anssi Hannula611885b2013-11-03 17:15:00 +02003183{
3184 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
3185 return -EINVAL;
3186
3187 return 0;
3188}
3189
3190static int patch_nvhdmi(struct hda_codec *codec)
3191{
3192 struct hdmi_spec *spec;
3193 int err;
3194
3195 err = patch_generic_hdmi(codec);
3196 if (err)
3197 return err;
3198
3199 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07003200 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02003201
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303202 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
Anssi Hannula611885b2013-11-03 17:15:00 +02003203 nvhdmi_chmap_cea_alloc_validate_get_type;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303204 spec->chmap.ops.chmap_validate = nvhdmi_chmap_validate;
Anssi Hannula611885b2013-11-03 17:15:00 +02003205
3206 return 0;
3207}
3208
3209/*
Thierry Reding26e9a962015-05-05 14:56:20 +02003210 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
3211 * accessed using vendor-defined verbs. These registers can be used for
3212 * interoperability between the HDA and HDMI drivers.
3213 */
3214
3215/* Audio Function Group node */
3216#define NVIDIA_AFG_NID 0x01
3217
3218/*
3219 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
3220 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
3221 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
3222 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
3223 * additional bit (at position 30) to signal the validity of the format.
3224 *
3225 * | 31 | 30 | 29 16 | 15 0 |
3226 * +---------+-------+--------+--------+
3227 * | TRIGGER | VALID | UNUSED | FORMAT |
3228 * +-----------------------------------|
3229 *
3230 * Note that for the trigger bit to take effect it needs to change value
3231 * (i.e. it needs to be toggled).
3232 */
3233#define NVIDIA_GET_SCRATCH0 0xfa6
3234#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
3235#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
3236#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
3237#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
3238#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
3239#define NVIDIA_SCRATCH_VALID (1 << 6)
3240
3241#define NVIDIA_GET_SCRATCH1 0xfab
3242#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
3243#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
3244#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
3245#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
3246
3247/*
3248 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
3249 * the format is invalidated so that the HDMI codec can be disabled.
3250 */
3251static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
3252{
3253 unsigned int value;
3254
3255 /* bits [31:30] contain the trigger and valid bits */
3256 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
3257 NVIDIA_GET_SCRATCH0, 0);
3258 value = (value >> 24) & 0xff;
3259
3260 /* bits [15:0] are used to store the HDA format */
3261 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3262 NVIDIA_SET_SCRATCH0_BYTE0,
3263 (format >> 0) & 0xff);
3264 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3265 NVIDIA_SET_SCRATCH0_BYTE1,
3266 (format >> 8) & 0xff);
3267
3268 /* bits [16:24] are unused */
3269 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3270 NVIDIA_SET_SCRATCH0_BYTE2, 0);
3271
3272 /*
3273 * Bit 30 signals that the data is valid and hence that HDMI audio can
3274 * be enabled.
3275 */
3276 if (format == 0)
3277 value &= ~NVIDIA_SCRATCH_VALID;
3278 else
3279 value |= NVIDIA_SCRATCH_VALID;
3280
3281 /*
3282 * Whenever the trigger bit is toggled, an interrupt is raised in the
3283 * HDMI codec. The HDMI driver will use that as trigger to update its
3284 * configuration.
3285 */
3286 value ^= NVIDIA_SCRATCH_TRIGGER;
3287
3288 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3289 NVIDIA_SET_SCRATCH0_BYTE3, value);
3290}
3291
3292static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3293 struct hda_codec *codec,
3294 unsigned int stream_tag,
3295 unsigned int format,
3296 struct snd_pcm_substream *substream)
3297{
3298 int err;
3299
3300 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3301 format, substream);
3302 if (err < 0)
3303 return err;
3304
3305 /* notify the HDMI codec of the format change */
3306 tegra_hdmi_set_format(codec, format);
3307
3308 return 0;
3309}
3310
3311static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3312 struct hda_codec *codec,
3313 struct snd_pcm_substream *substream)
3314{
3315 /* invalidate the format in the HDMI codec */
3316 tegra_hdmi_set_format(codec, 0);
3317
3318 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3319}
3320
3321static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3322{
3323 struct hdmi_spec *spec = codec->spec;
3324 unsigned int i;
3325
3326 for (i = 0; i < spec->num_pins; i++) {
3327 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3328
3329 if (pcm->pcm_type == type)
3330 return pcm;
3331 }
3332
3333 return NULL;
3334}
3335
3336static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3337{
3338 struct hda_pcm_stream *stream;
3339 struct hda_pcm *pcm;
3340 int err;
3341
3342 err = generic_hdmi_build_pcms(codec);
3343 if (err < 0)
3344 return err;
3345
3346 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3347 if (!pcm)
3348 return -ENODEV;
3349
3350 /*
3351 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3352 * codec about format changes.
3353 */
3354 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3355 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3356 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3357
3358 return 0;
3359}
3360
3361static int patch_tegra_hdmi(struct hda_codec *codec)
3362{
3363 int err;
3364
3365 err = patch_generic_hdmi(codec);
3366 if (err)
3367 return err;
3368
3369 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3370
3371 return 0;
3372}
3373
3374/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003375 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003376 */
3377
Anssi Hannula5a6135842013-10-24 21:10:35 +03003378#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003379 ((codec)->core.vendor_id == 0x1002aa01 && \
3380 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003381#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003382
Anssi Hannula5a6135842013-10-24 21:10:35 +03003383/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3384#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3385#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3386#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3387#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3388#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3389#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003390#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003391#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3392#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3393#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3394#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3395#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3396#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3397#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3398#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3399#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3400#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3401#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003402#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003403#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3404#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3405#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3406#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3407#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3408
Anssi Hannula84d69e72013-10-24 21:10:38 +03003409/* AMD specific HDA cvt verbs */
3410#define ATI_VERB_SET_RAMP_RATE 0x770
3411#define ATI_VERB_GET_RAMP_RATE 0xf70
3412
Anssi Hannula5a6135842013-10-24 21:10:35 +03003413#define ATI_OUT_ENABLE 0x1
3414
3415#define ATI_MULTICHANNEL_MODE_PAIRED 0
3416#define ATI_MULTICHANNEL_MODE_SINGLE 1
3417
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003418#define ATI_HBR_CAPABLE 0x01
3419#define ATI_HBR_ENABLE 0x10
3420
Anssi Hannula89250f82013-10-24 21:10:36 +03003421static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3422 unsigned char *buf, int *eld_size)
3423{
3424 /* call hda_eld.c ATI/AMD-specific function */
3425 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3426 is_amdhdmi_rev3_or_later(codec));
3427}
3428
Anssi Hannula5a6135842013-10-24 21:10:35 +03003429static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3430 int active_channels, int conn_type)
3431{
3432 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3433}
3434
3435static int atihdmi_paired_swap_fc_lfe(int pos)
3436{
3437 /*
3438 * ATI/AMD have automatic FC/LFE swap built-in
3439 * when in pairwise mapping mode.
3440 */
3441
3442 switch (pos) {
3443 /* see channel_allocations[].speakers[] */
3444 case 2: return 3;
3445 case 3: return 2;
3446 default: break;
3447 }
3448
3449 return pos;
3450}
3451
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303452static int atihdmi_paired_chmap_validate(struct hdac_chmap *chmap,
3453 int ca, int chs, unsigned char *map)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003454{
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303455 struct hdac_cea_channel_speaker_allocation *cap;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003456 int i, j;
3457
3458 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3459
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303460 cap = snd_hdac_get_ch_alloc_from_ca(ca);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003461 for (i = 0; i < chs; ++i) {
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303462 int mask = snd_hdac_chmap_to_spk_mask(map[i]);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003463 bool ok = false;
3464 bool companion_ok = false;
3465
3466 if (!mask)
3467 continue;
3468
3469 for (j = 0 + i % 2; j < 8; j += 2) {
3470 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3471 if (cap->speakers[chan_idx] == mask) {
3472 /* channel is in a supported position */
3473 ok = true;
3474
3475 if (i % 2 == 0 && i + 1 < chs) {
3476 /* even channel, check the odd companion */
3477 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303478 int comp_mask_req = snd_hdac_chmap_to_spk_mask(map[i+1]);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003479 int comp_mask_act = cap->speakers[comp_chan_idx];
3480
3481 if (comp_mask_req == comp_mask_act)
3482 companion_ok = true;
3483 else
3484 return -EINVAL;
3485 }
3486 break;
3487 }
3488 }
3489
3490 if (!ok)
3491 return -EINVAL;
3492
3493 if (companion_ok)
3494 i++; /* companion channel already checked */
3495 }
3496
3497 return 0;
3498}
3499
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303500static int atihdmi_pin_set_slot_channel(struct hdac_device *hdac,
3501 hda_nid_t pin_nid, int hdmi_slot, int stream_channel)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003502{
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303503 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003504 int verb;
3505 int ati_channel_setup = 0;
3506
3507 if (hdmi_slot > 7)
3508 return -EINVAL;
3509
3510 if (!has_amd_full_remap_support(codec)) {
3511 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3512
3513 /* In case this is an odd slot but without stream channel, do not
3514 * disable the slot since the corresponding even slot could have a
3515 * channel. In case neither have a channel, the slot pair will be
3516 * disabled when this function is called for the even slot. */
3517 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3518 return 0;
3519
3520 hdmi_slot -= hdmi_slot % 2;
3521
3522 if (stream_channel != 0xf)
3523 stream_channel -= stream_channel % 2;
3524 }
3525
3526 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3527
3528 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3529
3530 if (stream_channel != 0xf)
3531 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3532
3533 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3534}
3535
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303536static int atihdmi_pin_get_slot_channel(struct hdac_device *hdac,
3537 hda_nid_t pin_nid, int asp_slot)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003538{
Subhransu S. Prusty739ffee2016-03-04 19:59:49 +05303539 struct hda_codec *codec = container_of(hdac, struct hda_codec, core);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003540 bool was_odd = false;
3541 int ati_asp_slot = asp_slot;
3542 int verb;
3543 int ati_channel_setup;
3544
3545 if (asp_slot > 7)
3546 return -EINVAL;
3547
3548 if (!has_amd_full_remap_support(codec)) {
3549 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3550 if (ati_asp_slot % 2 != 0) {
3551 ati_asp_slot -= 1;
3552 was_odd = true;
3553 }
3554 }
3555
3556 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3557
3558 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3559
3560 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3561 return 0xf;
3562
3563 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3564}
3565
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303566static int atihdmi_paired_chmap_cea_alloc_validate_get_type(
3567 struct hdac_chmap *chmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303568 struct hdac_cea_channel_speaker_allocation *cap,
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303569 int channels)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003570{
3571 int c;
3572
3573 /*
3574 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3575 * we need to take that into account (a single channel may take 2
3576 * channel slots if we need to carry a silent channel next to it).
3577 * On Rev3+ AMD codecs this function is not used.
3578 */
3579 int chanpairs = 0;
3580
3581 /* We only produce even-numbered channel count TLVs */
3582 if ((channels % 2) != 0)
3583 return -1;
3584
3585 for (c = 0; c < 7; c += 2) {
3586 if (cap->speakers[c] || cap->speakers[c+1])
3587 chanpairs++;
3588 }
3589
3590 if (chanpairs * 2 != channels)
3591 return -1;
3592
3593 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3594}
3595
Subhransu S. Prusty828cb4e2016-03-04 19:59:50 +05303596static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct hdac_chmap *hchmap,
Subhransu S. Prustyf3022402016-03-04 19:59:48 +05303597 struct hdac_cea_channel_speaker_allocation *cap,
3598 unsigned int *chmap, int channels)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003599{
3600 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3601 int count = 0;
3602 int c;
3603
3604 for (c = 7; c >= 0; c--) {
3605 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3606 int spk = cap->speakers[chan];
3607 if (!spk) {
3608 /* add N/A channel if the companion channel is occupied */
3609 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3610 chmap[count++] = SNDRV_CHMAP_NA;
3611
3612 continue;
3613 }
3614
Subhransu S. Prustybb63f722016-03-04 19:59:52 +05303615 chmap[count++] = snd_hdac_spk_to_chmap(spk);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003616 }
3617
3618 WARN_ON(count != channels);
3619}
3620
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003621static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3622 bool hbr)
3623{
3624 int hbr_ctl, hbr_ctl_new;
3625
3626 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003627 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003628 if (hbr)
3629 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3630 else
3631 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3632
Takashi Iwai4e76a882014-02-25 12:21:03 +01003633 codec_dbg(codec,
3634 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003635 pin_nid,
3636 hbr_ctl == hbr_ctl_new ? "" : "new-",
3637 hbr_ctl_new);
3638
3639 if (hbr_ctl != hbr_ctl_new)
3640 snd_hda_codec_write(codec, pin_nid, 0,
3641 ATI_VERB_SET_HBR_CONTROL,
3642 hbr_ctl_new);
3643
3644 } else if (hbr)
3645 return -EINVAL;
3646
3647 return 0;
3648}
3649
Anssi Hannula84d69e72013-10-24 21:10:38 +03003650static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3651 hda_nid_t pin_nid, u32 stream_tag, int format)
3652{
3653
3654 if (is_amdhdmi_rev3_or_later(codec)) {
3655 int ramp_rate = 180; /* default as per AMD spec */
3656 /* disable ramp-up/down for non-pcm as per AMD spec */
3657 if (format & AC_FMT_TYPE_NON_PCM)
3658 ramp_rate = 0;
3659
3660 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3661 }
3662
3663 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3664}
3665
3666
Anssi Hannula5a6135842013-10-24 21:10:35 +03003667static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003668{
3669 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003670 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003671
Anssi Hannula5a6135842013-10-24 21:10:35 +03003672 err = generic_hdmi_init(codec);
3673
3674 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003675 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003676
3677 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3678 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3679
3680 /* make sure downmix information in infoframe is zero */
3681 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3682
3683 /* enable channel-wise remap mode if supported */
3684 if (has_amd_full_remap_support(codec))
3685 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3686 ATI_VERB_SET_MULTICHANNEL_MODE,
3687 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003688 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003689
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003690 return 0;
3691}
3692
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003693static int patch_atihdmi(struct hda_codec *codec)
3694{
3695 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003696 struct hdmi_spec_per_cvt *per_cvt;
3697 int err, cvt_idx;
3698
3699 err = patch_generic_hdmi(codec);
3700
3701 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003702 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003703
3704 codec->patch_ops.init = atihdmi_init;
3705
Takashi Iwaid0b12522012-06-15 14:34:42 +02003706 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003707
Anssi Hannula89250f82013-10-24 21:10:36 +03003708 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003709 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003710 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003711 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003712
Takashi Iwai39669222016-05-11 14:56:12 +02003713 spec->chmap.ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3714 spec->chmap.ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3715
Anssi Hannula5a6135842013-10-24 21:10:35 +03003716 if (!has_amd_full_remap_support(codec)) {
3717 /* override to ATI/AMD-specific versions with pairwise mapping */
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303718 spec->chmap.ops.chmap_cea_alloc_validate_get_type =
Anssi Hannula5a6135842013-10-24 21:10:35 +03003719 atihdmi_paired_chmap_cea_alloc_validate_get_type;
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303720 spec->chmap.ops.cea_alloc_to_tlv_chmap =
3721 atihdmi_paired_cea_alloc_to_tlv_chmap;
3722 spec->chmap.ops.chmap_validate = atihdmi_paired_chmap_validate;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003723 }
3724
3725 /* ATI/AMD converters do not advertise all of their capabilities */
3726 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3727 per_cvt = get_cvt(spec, cvt_idx);
3728 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3729 per_cvt->rates |= SUPPORTED_RATES;
3730 per_cvt->formats |= SUPPORTED_FORMATS;
3731 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3732 }
3733
Subhransu S. Prusty67b90cb2016-03-04 19:59:46 +05303734 spec->chmap.channels_max = max(spec->chmap.channels_max, 8u);
Anssi Hannula5a6135842013-10-24 21:10:35 +03003735
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003736 return 0;
3737}
3738
Annie Liu3de5ff82012-06-08 19:18:42 +08003739/* VIA HDMI Implementation */
3740#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3741#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3742
Annie Liu3de5ff82012-06-08 19:18:42 +08003743static int patch_via_hdmi(struct hda_codec *codec)
3744{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003745 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003746}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003747
3748/*
3749 * patch entries
3750 */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003751static const struct hda_device_id snd_hda_id_hdmi[] = {
3752HDA_CODEC_ENTRY(0x1002793c, "RS600 HDMI", patch_atihdmi),
3753HDA_CODEC_ENTRY(0x10027919, "RS600 HDMI", patch_atihdmi),
3754HDA_CODEC_ENTRY(0x1002791a, "RS690/780 HDMI", patch_atihdmi),
3755HDA_CODEC_ENTRY(0x1002aa01, "R6xx HDMI", patch_atihdmi),
3756HDA_CODEC_ENTRY(0x10951390, "SiI1390 HDMI", patch_generic_hdmi),
3757HDA_CODEC_ENTRY(0x10951392, "SiI1392 HDMI", patch_generic_hdmi),
3758HDA_CODEC_ENTRY(0x17e80047, "Chrontel HDMI", patch_generic_hdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003759HDA_CODEC_ENTRY(0x10de0001, "MCP73 HDMI", patch_nvhdmi_2ch),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003760HDA_CODEC_ENTRY(0x10de0002, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3761HDA_CODEC_ENTRY(0x10de0003, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003762HDA_CODEC_ENTRY(0x10de0004, "GPU 04 HDMI", patch_nvhdmi_8ch_7x),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003763HDA_CODEC_ENTRY(0x10de0005, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3764HDA_CODEC_ENTRY(0x10de0006, "MCP77/78 HDMI", patch_nvhdmi_8ch_7x),
3765HDA_CODEC_ENTRY(0x10de0007, "MCP79/7A HDMI", patch_nvhdmi_8ch_7x),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003766HDA_CODEC_ENTRY(0x10de0008, "GPU 08 HDMI/DP", patch_nvhdmi),
3767HDA_CODEC_ENTRY(0x10de0009, "GPU 09 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003768HDA_CODEC_ENTRY(0x10de000a, "GPU 0a HDMI/DP", patch_nvhdmi),
3769HDA_CODEC_ENTRY(0x10de000b, "GPU 0b HDMI/DP", patch_nvhdmi),
3770HDA_CODEC_ENTRY(0x10de000c, "MCP89 HDMI", patch_nvhdmi),
3771HDA_CODEC_ENTRY(0x10de000d, "GPU 0d HDMI/DP", patch_nvhdmi),
3772HDA_CODEC_ENTRY(0x10de0010, "GPU 10 HDMI/DP", patch_nvhdmi),
3773HDA_CODEC_ENTRY(0x10de0011, "GPU 11 HDMI/DP", patch_nvhdmi),
3774HDA_CODEC_ENTRY(0x10de0012, "GPU 12 HDMI/DP", patch_nvhdmi),
3775HDA_CODEC_ENTRY(0x10de0013, "GPU 13 HDMI/DP", patch_nvhdmi),
3776HDA_CODEC_ENTRY(0x10de0014, "GPU 14 HDMI/DP", patch_nvhdmi),
3777HDA_CODEC_ENTRY(0x10de0015, "GPU 15 HDMI/DP", patch_nvhdmi),
3778HDA_CODEC_ENTRY(0x10de0016, "GPU 16 HDMI/DP", patch_nvhdmi),
Richard Samsonc8900a02011-03-03 12:46:13 +01003779/* 17 is known to be absent */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003780HDA_CODEC_ENTRY(0x10de0018, "GPU 18 HDMI/DP", patch_nvhdmi),
3781HDA_CODEC_ENTRY(0x10de0019, "GPU 19 HDMI/DP", patch_nvhdmi),
3782HDA_CODEC_ENTRY(0x10de001a, "GPU 1a HDMI/DP", patch_nvhdmi),
3783HDA_CODEC_ENTRY(0x10de001b, "GPU 1b HDMI/DP", patch_nvhdmi),
3784HDA_CODEC_ENTRY(0x10de001c, "GPU 1c HDMI/DP", patch_nvhdmi),
3785HDA_CODEC_ENTRY(0x10de0020, "Tegra30 HDMI", patch_tegra_hdmi),
3786HDA_CODEC_ENTRY(0x10de0022, "Tegra114 HDMI", patch_tegra_hdmi),
3787HDA_CODEC_ENTRY(0x10de0028, "Tegra124 HDMI", patch_tegra_hdmi),
3788HDA_CODEC_ENTRY(0x10de0029, "Tegra210 HDMI/DP", patch_tegra_hdmi),
3789HDA_CODEC_ENTRY(0x10de0040, "GPU 40 HDMI/DP", patch_nvhdmi),
3790HDA_CODEC_ENTRY(0x10de0041, "GPU 41 HDMI/DP", patch_nvhdmi),
3791HDA_CODEC_ENTRY(0x10de0042, "GPU 42 HDMI/DP", patch_nvhdmi),
3792HDA_CODEC_ENTRY(0x10de0043, "GPU 43 HDMI/DP", patch_nvhdmi),
3793HDA_CODEC_ENTRY(0x10de0044, "GPU 44 HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003794HDA_CODEC_ENTRY(0x10de0045, "GPU 45 HDMI/DP", patch_nvhdmi),
3795HDA_CODEC_ENTRY(0x10de0050, "GPU 50 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003796HDA_CODEC_ENTRY(0x10de0051, "GPU 51 HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003797HDA_CODEC_ENTRY(0x10de0052, "GPU 52 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003798HDA_CODEC_ENTRY(0x10de0060, "GPU 60 HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003799HDA_CODEC_ENTRY(0x10de0061, "GPU 61 HDMI/DP", patch_nvhdmi),
3800HDA_CODEC_ENTRY(0x10de0062, "GPU 62 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003801HDA_CODEC_ENTRY(0x10de0067, "MCP67 HDMI", patch_nvhdmi_2ch),
3802HDA_CODEC_ENTRY(0x10de0070, "GPU 70 HDMI/DP", patch_nvhdmi),
3803HDA_CODEC_ENTRY(0x10de0071, "GPU 71 HDMI/DP", patch_nvhdmi),
3804HDA_CODEC_ENTRY(0x10de0072, "GPU 72 HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003805HDA_CODEC_ENTRY(0x10de0073, "GPU 73 HDMI/DP", patch_nvhdmi),
3806HDA_CODEC_ENTRY(0x10de0074, "GPU 74 HDMI/DP", patch_nvhdmi),
3807HDA_CODEC_ENTRY(0x10de0076, "GPU 76 HDMI/DP", patch_nvhdmi),
3808HDA_CODEC_ENTRY(0x10de007b, "GPU 7b HDMI/DP", patch_nvhdmi),
3809HDA_CODEC_ENTRY(0x10de007c, "GPU 7c HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003810HDA_CODEC_ENTRY(0x10de007d, "GPU 7d HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003811HDA_CODEC_ENTRY(0x10de007e, "GPU 7e HDMI/DP", patch_nvhdmi),
Hui Wangaf677162017-02-09 09:20:54 +08003812HDA_CODEC_ENTRY(0x10de0080, "GPU 80 HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003813HDA_CODEC_ENTRY(0x10de0081, "GPU 81 HDMI/DP", patch_nvhdmi),
Aaron Plattner2d369c72016-03-13 13:58:57 -07003814HDA_CODEC_ENTRY(0x10de0082, "GPU 82 HDMI/DP", patch_nvhdmi),
Aaron Plattner3ec622f2016-01-28 14:07:38 -08003815HDA_CODEC_ENTRY(0x10de0083, "GPU 83 HDMI/DP", patch_nvhdmi),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003816HDA_CODEC_ENTRY(0x10de0084, "GPU 84 HDMI/DP", patch_nvhdmi),
3817HDA_CODEC_ENTRY(0x10de0090, "GPU 90 HDMI/DP", patch_nvhdmi),
3818HDA_CODEC_ENTRY(0x10de0091, "GPU 91 HDMI/DP", patch_nvhdmi),
3819HDA_CODEC_ENTRY(0x10de0092, "GPU 92 HDMI/DP", patch_nvhdmi),
3820HDA_CODEC_ENTRY(0x10de0093, "GPU 93 HDMI/DP", patch_nvhdmi),
3821HDA_CODEC_ENTRY(0x10de0094, "GPU 94 HDMI/DP", patch_nvhdmi),
3822HDA_CODEC_ENTRY(0x10de0095, "GPU 95 HDMI/DP", patch_nvhdmi),
3823HDA_CODEC_ENTRY(0x10de0097, "GPU 97 HDMI/DP", patch_nvhdmi),
3824HDA_CODEC_ENTRY(0x10de0098, "GPU 98 HDMI/DP", patch_nvhdmi),
3825HDA_CODEC_ENTRY(0x10de0099, "GPU 99 HDMI/DP", patch_nvhdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003826HDA_CODEC_ENTRY(0x10de8001, "MCP73 HDMI", patch_nvhdmi_2ch),
Daniel Dadap74ec1182017-07-13 19:27:39 -05003827HDA_CODEC_ENTRY(0x10de8067, "MCP67/68 HDMI", patch_nvhdmi_2ch),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003828HDA_CODEC_ENTRY(0x11069f80, "VX900 HDMI/DP", patch_via_hdmi),
3829HDA_CODEC_ENTRY(0x11069f81, "VX900 HDMI/DP", patch_via_hdmi),
3830HDA_CODEC_ENTRY(0x11069f84, "VX11 HDMI/DP", patch_generic_hdmi),
3831HDA_CODEC_ENTRY(0x11069f85, "VX11 HDMI/DP", patch_generic_hdmi),
Takashi Iwai7ff652f2016-03-21 14:50:24 +01003832HDA_CODEC_ENTRY(0x80860054, "IbexPeak HDMI", patch_i915_cpt_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003833HDA_CODEC_ENTRY(0x80862801, "Bearlake HDMI", patch_generic_hdmi),
3834HDA_CODEC_ENTRY(0x80862802, "Cantiga HDMI", patch_generic_hdmi),
3835HDA_CODEC_ENTRY(0x80862803, "Eaglelake HDMI", patch_generic_hdmi),
Takashi Iwai7ff652f2016-03-21 14:50:24 +01003836HDA_CODEC_ENTRY(0x80862804, "IbexPeak HDMI", patch_i915_cpt_hdmi),
Takashi Iwaie85015a32016-03-21 13:56:19 +01003837HDA_CODEC_ENTRY(0x80862805, "CougarPoint HDMI", patch_i915_cpt_hdmi),
3838HDA_CODEC_ENTRY(0x80862806, "PantherPoint HDMI", patch_i915_cpt_hdmi),
Takashi Iwaia6866322016-03-21 12:18:33 +01003839HDA_CODEC_ENTRY(0x80862807, "Haswell HDMI", patch_i915_hsw_hdmi),
3840HDA_CODEC_ENTRY(0x80862808, "Broadwell HDMI", patch_i915_hsw_hdmi),
3841HDA_CODEC_ENTRY(0x80862809, "Skylake HDMI", patch_i915_hsw_hdmi),
3842HDA_CODEC_ENTRY(0x8086280a, "Broxton HDMI", patch_i915_hsw_hdmi),
3843HDA_CODEC_ENTRY(0x8086280b, "Kabylake HDMI", patch_i915_hsw_hdmi),
Ander Conselvan De Oliveiraa87a4d22017-04-13 13:05:35 +05303844HDA_CODEC_ENTRY(0x8086280d, "Geminilake HDMI", patch_i915_glk_hdmi),
Subhransu S. Prustyb9091b12017-07-12 20:12:04 +05303845HDA_CODEC_ENTRY(0x80862800, "Geminilake HDMI", patch_i915_glk_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003846HDA_CODEC_ENTRY(0x80862880, "CedarTrail HDMI", patch_generic_hdmi),
Takashi Iwaia6866322016-03-21 12:18:33 +01003847HDA_CODEC_ENTRY(0x80862882, "Valleyview2 HDMI", patch_i915_byt_hdmi),
3848HDA_CODEC_ENTRY(0x80862883, "Braswell HDMI", patch_i915_byt_hdmi),
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003849HDA_CODEC_ENTRY(0x808629fb, "Crestline HDMI", patch_generic_hdmi),
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003850/* special ID for generic HDMI */
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003851HDA_CODEC_ENTRY(HDA_CODEC_ID_GENERIC_HDMI, "Generic HDMI", patch_generic_hdmi),
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003852{} /* terminator */
3853};
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003854MODULE_DEVICE_TABLE(hdaudio, snd_hda_id_hdmi);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003855
3856MODULE_LICENSE("GPL");
3857MODULE_DESCRIPTION("HDMI HD-audio codec");
3858MODULE_ALIAS("snd-hda-codec-intelhdmi");
3859MODULE_ALIAS("snd-hda-codec-nvhdmi");
3860MODULE_ALIAS("snd-hda-codec-atihdmi");
3861
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003862static struct hda_codec_driver hdmi_driver = {
Takashi Iwaib9a94a92015-10-01 16:20:04 +02003863 .id = snd_hda_id_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003864};
3865
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003866module_hda_codec_driver(hdmi_driver);