blob: d77b61b3d6ee7e294e927ed588ef499003f5b438 [file] [log] [blame]
Sanjay Lal50c83082012-11-21 18:34:16 -08001/*
Deng-Cheng Zhud116e812014-06-26 12:11:34 -07002 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * KVM/MIPS: Binary Patching for privileged instructions, reduces traps.
7 *
8 * Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
9 * Authors: Sanjay Lal <sanjayl@kymasys.com>
10 */
Sanjay Lal50c83082012-11-21 18:34:16 -080011
12#include <linux/errno.h>
13#include <linux/err.h>
James Hogan28cc5bd2016-07-08 11:53:22 +010014#include <linux/highmem.h>
Sanjay Lal50c83082012-11-21 18:34:16 -080015#include <linux/kvm_host.h>
James Hogandacc3ed2016-08-19 15:27:22 +010016#include <linux/uaccess.h>
Sanjay Lal50c83082012-11-21 18:34:16 -080017#include <linux/vmalloc.h>
18#include <linux/fs.h>
Mike Rapoport57c8a662018-10-30 15:09:49 -070019#include <linux/memblock.h>
James Hoganfacaaec2014-05-29 10:16:25 +010020#include <asm/cacheflush.h>
Sanjay Lal50c83082012-11-21 18:34:16 -080021
Deng-Cheng Zhud7d5b052014-06-26 12:11:38 -070022#include "commpage.h"
Sanjay Lal50c83082012-11-21 18:34:16 -080023
James Hogand5cd26b2016-06-15 19:29:46 +010024/**
25 * kvm_mips_trans_replace() - Replace trapping instruction in guest memory.
26 * @vcpu: Virtual CPU.
27 * @opc: PC of instruction to replace.
28 * @replace: Instruction to write
29 */
James Hogan258f3a22016-06-15 19:29:47 +010030static int kvm_mips_trans_replace(struct kvm_vcpu *vcpu, u32 *opc,
31 union mips_instruction replace)
James Hogand5cd26b2016-06-15 19:29:46 +010032{
James Hogandacc3ed2016-08-19 15:27:22 +010033 unsigned long vaddr = (unsigned long)opc;
34 int err;
James Hogand5cd26b2016-06-15 19:29:46 +010035
James Hogan4b21e8a2016-11-28 23:13:38 +000036retry:
37 /* The GVA page table is still active so use the Linux TLB handlers */
38 kvm_trap_emul_gva_lockless_begin(vcpu);
James Hogandacc3ed2016-08-19 15:27:22 +010039 err = put_user(replace.word, opc);
James Hogan4b21e8a2016-11-28 23:13:38 +000040 kvm_trap_emul_gva_lockless_end(vcpu);
41
James Hogandacc3ed2016-08-19 15:27:22 +010042 if (unlikely(err)) {
James Hogan4b21e8a2016-11-28 23:13:38 +000043 /*
44 * We write protect clean pages in GVA page table so normal
45 * Linux TLB mod handler doesn't silently dirty the page.
46 * Its also possible we raced with a GVA invalidation.
47 * Try to force the page to become dirty.
48 */
49 err = kvm_trap_emul_gva_fault(vcpu, vaddr, true);
50 if (unlikely(err)) {
51 kvm_info("%s: Address unwriteable: %p\n",
52 __func__, opc);
53 return -EFAULT;
54 }
55
56 /*
57 * Try again. This will likely trigger a TLB refill, which will
58 * fetch the new dirty entry from the GVA page table, which
59 * should then succeed.
60 */
61 goto retry;
James Hogand5cd26b2016-06-15 19:29:46 +010062 }
James Hogandacc3ed2016-08-19 15:27:22 +010063 __local_flush_icache_user_range(vaddr, vaddr + 4);
James Hogand5cd26b2016-06-15 19:29:46 +010064
65 return 0;
66}
67
James Hogan258f3a22016-06-15 19:29:47 +010068int kvm_mips_trans_cache_index(union mips_instruction inst, u32 *opc,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070069 struct kvm_vcpu *vcpu)
Sanjay Lal50c83082012-11-21 18:34:16 -080070{
James Hogan258f3a22016-06-15 19:29:47 +010071 union mips_instruction nop_inst = { 0 };
72
Sanjay Lal50c83082012-11-21 18:34:16 -080073 /* Replace the CACHE instruction, with a NOP */
James Hogan258f3a22016-06-15 19:29:47 +010074 return kvm_mips_trans_replace(vcpu, opc, nop_inst);
Sanjay Lal50c83082012-11-21 18:34:16 -080075}
76
77/*
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070078 * Address based CACHE instructions are transformed into synci(s). A little
79 * heavy for just D-cache invalidates, but avoids an expensive trap
Sanjay Lal50c83082012-11-21 18:34:16 -080080 */
James Hogan258f3a22016-06-15 19:29:47 +010081int kvm_mips_trans_cache_va(union mips_instruction inst, u32 *opc,
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070082 struct kvm_vcpu *vcpu)
Sanjay Lal50c83082012-11-21 18:34:16 -080083{
James Hogan258f3a22016-06-15 19:29:47 +010084 union mips_instruction synci_inst = { 0 };
Sanjay Lal50c83082012-11-21 18:34:16 -080085
James Hogan258f3a22016-06-15 19:29:47 +010086 synci_inst.i_format.opcode = bcond_op;
87 synci_inst.i_format.rs = inst.i_format.rs;
88 synci_inst.i_format.rt = synci_op;
James Hogan5cc4aaf2016-07-04 19:35:13 +010089 if (cpu_has_mips_r6)
90 synci_inst.i_format.simmediate = inst.spec3_format.simmediate;
91 else
92 synci_inst.i_format.simmediate = inst.i_format.simmediate;
Sanjay Lal50c83082012-11-21 18:34:16 -080093
James Hogand5cd26b2016-06-15 19:29:46 +010094 return kvm_mips_trans_replace(vcpu, opc, synci_inst);
Sanjay Lal50c83082012-11-21 18:34:16 -080095}
96
James Hogan258f3a22016-06-15 19:29:47 +010097int kvm_mips_trans_mfc0(union mips_instruction inst, u32 *opc,
98 struct kvm_vcpu *vcpu)
Sanjay Lal50c83082012-11-21 18:34:16 -080099{
James Hogan258f3a22016-06-15 19:29:47 +0100100 union mips_instruction mfc0_inst = { 0 };
101 u32 rd, sel;
Sanjay Lal50c83082012-11-21 18:34:16 -0800102
James Hogan258f3a22016-06-15 19:29:47 +0100103 rd = inst.c0r_format.rd;
104 sel = inst.c0r_format.sel;
Sanjay Lal50c83082012-11-21 18:34:16 -0800105
James Hogan258f3a22016-06-15 19:29:47 +0100106 if (rd == MIPS_CP0_ERRCTL && sel == 0) {
107 mfc0_inst.r_format.opcode = spec_op;
108 mfc0_inst.r_format.rd = inst.c0r_format.rt;
109 mfc0_inst.r_format.func = add_op;
Sanjay Lal50c83082012-11-21 18:34:16 -0800110 } else {
James Hogan258f3a22016-06-15 19:29:47 +0100111 mfc0_inst.i_format.opcode = lw_op;
112 mfc0_inst.i_format.rt = inst.c0r_format.rt;
James Hogan42aa12e2016-06-15 19:29:57 +0100113 mfc0_inst.i_format.simmediate = KVM_GUEST_COMMPAGE_ADDR |
James Hogan258f3a22016-06-15 19:29:47 +0100114 offsetof(struct kvm_mips_commpage, cop0.reg[rd][sel]);
James Hogan5808844f2016-07-08 11:53:27 +0100115#ifdef CONFIG_CPU_BIG_ENDIAN
116 if (sizeof(vcpu->arch.cop0->reg[0][0]) == 8)
117 mfc0_inst.i_format.simmediate |= 4;
118#endif
Sanjay Lal50c83082012-11-21 18:34:16 -0800119 }
120
James Hogand5cd26b2016-06-15 19:29:46 +0100121 return kvm_mips_trans_replace(vcpu, opc, mfc0_inst);
Sanjay Lal50c83082012-11-21 18:34:16 -0800122}
123
James Hogan258f3a22016-06-15 19:29:47 +0100124int kvm_mips_trans_mtc0(union mips_instruction inst, u32 *opc,
125 struct kvm_vcpu *vcpu)
Sanjay Lal50c83082012-11-21 18:34:16 -0800126{
James Hogan258f3a22016-06-15 19:29:47 +0100127 union mips_instruction mtc0_inst = { 0 };
128 u32 rd, sel;
Sanjay Lal50c83082012-11-21 18:34:16 -0800129
James Hogan258f3a22016-06-15 19:29:47 +0100130 rd = inst.c0r_format.rd;
131 sel = inst.c0r_format.sel;
Sanjay Lal50c83082012-11-21 18:34:16 -0800132
James Hogan258f3a22016-06-15 19:29:47 +0100133 mtc0_inst.i_format.opcode = sw_op;
134 mtc0_inst.i_format.rt = inst.c0r_format.rt;
James Hogan42aa12e2016-06-15 19:29:57 +0100135 mtc0_inst.i_format.simmediate = KVM_GUEST_COMMPAGE_ADDR |
James Hogan258f3a22016-06-15 19:29:47 +0100136 offsetof(struct kvm_mips_commpage, cop0.reg[rd][sel]);
James Hogan5808844f2016-07-08 11:53:27 +0100137#ifdef CONFIG_CPU_BIG_ENDIAN
138 if (sizeof(vcpu->arch.cop0->reg[0][0]) == 8)
139 mtc0_inst.i_format.simmediate |= 4;
140#endif
Sanjay Lal50c83082012-11-21 18:34:16 -0800141
James Hogand5cd26b2016-06-15 19:29:46 +0100142 return kvm_mips_trans_replace(vcpu, opc, mtc0_inst);
Sanjay Lal50c83082012-11-21 18:34:16 -0800143}