Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is subject to the terms and conditions of the GNU General Public |
| 3 | * License. See the file "COPYING" in the main directory of this archive |
| 4 | * for more details. |
| 5 | * |
| 6 | * Copyright (C) 1994 - 2000, 2001, 2003 Ralf Baechle |
| 7 | * Copyright (C) 1999, 2000 Silicon Graphics, Inc. |
Maciej W. Rozycki | 619b6e1 | 2007-10-23 12:43:25 +0100 | [diff] [blame] | 8 | * Copyright (C) 2002, 2007 Maciej W. Rozycki |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 9 | * Copyright (C) 2001, 2012 MIPS Technologies, Inc. All rights reserved. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/init.h> |
| 12 | |
| 13 | #include <asm/asm.h> |
Ralf Baechle | 41c594a | 2006-04-05 09:45:45 +0100 | [diff] [blame] | 14 | #include <asm/asmmacro.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <asm/cacheops.h> |
Ralf Baechle | 192ef36 | 2006-07-07 14:07:18 +0100 | [diff] [blame] | 16 | #include <asm/irqflags.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <asm/regdef.h> |
| 18 | #include <asm/fpregdef.h> |
| 19 | #include <asm/mipsregs.h> |
| 20 | #include <asm/stackframe.h> |
| 21 | #include <asm/war.h> |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 22 | #include <asm/thread_info.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | __INIT |
| 25 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | /* |
| 27 | * General exception vector for all other CPUs. |
| 28 | * |
| 29 | * Be careful when changing this, it has to be at most 128 bytes |
| 30 | * to fit into space reserved for the exception handler. |
| 31 | */ |
| 32 | NESTED(except_vec3_generic, 0, sp) |
| 33 | .set push |
| 34 | .set noat |
| 35 | #if R5432_CP0_INTERRUPT_WAR |
| 36 | mfc0 k0, CP0_INDEX |
| 37 | #endif |
| 38 | mfc0 k1, CP0_CAUSE |
| 39 | andi k1, k1, 0x7c |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 40 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 | dsll k1, k1, 1 |
| 42 | #endif |
| 43 | PTR_L k0, exception_handlers(k1) |
| 44 | jr k0 |
| 45 | .set pop |
| 46 | END(except_vec3_generic) |
| 47 | |
| 48 | /* |
| 49 | * General exception handler for CPUs with virtual coherency exception. |
| 50 | * |
| 51 | * Be careful when changing this, it has to be at most 256 (as a special |
| 52 | * exception) bytes to fit into space reserved for the exception handler. |
| 53 | */ |
| 54 | NESTED(except_vec3_r4000, 0, sp) |
| 55 | .set push |
Ralf Baechle | a809d46 | 2014-03-30 13:20:10 +0200 | [diff] [blame] | 56 | .set arch=r4000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | .set noat |
| 58 | mfc0 k1, CP0_CAUSE |
| 59 | li k0, 31<<2 |
| 60 | andi k1, k1, 0x7c |
| 61 | .set push |
| 62 | .set noreorder |
| 63 | .set nomacro |
| 64 | beq k1, k0, handle_vced |
| 65 | li k0, 14<<2 |
| 66 | beq k1, k0, handle_vcei |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 67 | #ifdef CONFIG_64BIT |
Thiemo Seufer | 69903d6 | 2004-12-08 10:32:45 +0000 | [diff] [blame] | 68 | dsll k1, k1, 1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 | #endif |
| 70 | .set pop |
| 71 | PTR_L k0, exception_handlers(k1) |
| 72 | jr k0 |
| 73 | |
| 74 | /* |
| 75 | * Big shit, we now may have two dirty primary cache lines for the same |
Thiemo Seufer | 69903d6 | 2004-12-08 10:32:45 +0000 | [diff] [blame] | 76 | * physical address. We can safely invalidate the line pointed to by |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | * c0_badvaddr because after return from this exception handler the |
| 78 | * load / store will be re-executed. |
| 79 | */ |
| 80 | handle_vced: |
Thiemo Seufer | 69903d6 | 2004-12-08 10:32:45 +0000 | [diff] [blame] | 81 | MFC0 k0, CP0_BADVADDR |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | li k1, -4 # Is this ... |
| 83 | and k0, k1 # ... really needed? |
| 84 | mtc0 zero, CP0_TAGLO |
Thiemo Seufer | 69903d6 | 2004-12-08 10:32:45 +0000 | [diff] [blame] | 85 | cache Index_Store_Tag_D, (k0) |
| 86 | cache Hit_Writeback_Inv_SD, (k0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | #ifdef CONFIG_PROC_FS |
| 88 | PTR_LA k0, vced_count |
| 89 | lw k1, (k0) |
| 90 | addiu k1, 1 |
| 91 | sw k1, (k0) |
| 92 | #endif |
| 93 | eret |
| 94 | |
| 95 | handle_vcei: |
| 96 | MFC0 k0, CP0_BADVADDR |
| 97 | cache Hit_Writeback_Inv_SD, (k0) # also cleans pi |
| 98 | #ifdef CONFIG_PROC_FS |
| 99 | PTR_LA k0, vcei_count |
| 100 | lw k1, (k0) |
| 101 | addiu k1, 1 |
| 102 | sw k1, (k0) |
| 103 | #endif |
| 104 | eret |
| 105 | .set pop |
| 106 | END(except_vec3_r4000) |
| 107 | |
Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 108 | __FINIT |
| 109 | |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 110 | .align 5 /* 32 byte rollback region */ |
Ralf Baechle | 087d990 | 2013-05-21 17:33:32 +0200 | [diff] [blame] | 111 | LEAF(__r4k_wait) |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 112 | .set push |
| 113 | .set noreorder |
| 114 | /* start of rollback region */ |
| 115 | LONG_L t0, TI_FLAGS($28) |
| 116 | nop |
| 117 | andi t0, _TIF_NEED_RESCHED |
| 118 | bnez t0, 1f |
| 119 | nop |
| 120 | nop |
| 121 | nop |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 122 | #ifdef CONFIG_CPU_MICROMIPS |
| 123 | nop |
| 124 | nop |
| 125 | nop |
| 126 | nop |
| 127 | #endif |
Markos Chandras | 938c128 | 2014-11-24 13:17:27 +0000 | [diff] [blame] | 128 | .set MIPS_ISA_ARCH_LEVEL_RAW |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 129 | wait |
| 130 | /* end of rollback region (the region size must be power of two) */ |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 131 | 1: |
| 132 | jr ra |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 133 | nop |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 134 | .set pop |
Ralf Baechle | 087d990 | 2013-05-21 17:33:32 +0200 | [diff] [blame] | 135 | END(__r4k_wait) |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 136 | |
| 137 | .macro BUILD_ROLLBACK_PROLOGUE handler |
| 138 | FEXPORT(rollback_\handler) |
| 139 | .set push |
| 140 | .set noat |
| 141 | MFC0 k0, CP0_EPC |
Ralf Baechle | 087d990 | 2013-05-21 17:33:32 +0200 | [diff] [blame] | 142 | PTR_LA k1, __r4k_wait |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 143 | ori k0, 0x1f /* 32 byte rollback region */ |
| 144 | xori k0, 0x1f |
Paul Burton | 1eefcbc | 2016-08-19 18:15:40 +0100 | [diff] [blame] | 145 | bne k0, k1, \handler |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 146 | MTC0 k0, CP0_EPC |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 147 | .set pop |
| 148 | .endm |
| 149 | |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 150 | .align 5 |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 151 | BUILD_ROLLBACK_PROLOGUE handle_int |
Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 152 | NESTED(handle_int, PT_SIZE, sp) |
Corey Minyard | 866b6a8 | 2017-08-10 13:27:39 -0500 | [diff] [blame] | 153 | .cfi_signal_frame |
Chris Dearman | fe99f1b | 2007-03-26 14:48:50 +0100 | [diff] [blame] | 154 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 155 | /* |
| 156 | * Check to see if the interrupted code has just disabled |
| 157 | * interrupts and ignore this interrupt for now if so. |
| 158 | * |
| 159 | * local_irq_disable() disables interrupts and then calls |
| 160 | * trace_hardirqs_off() to track the state. If an interrupt is taken |
| 161 | * after interrupts are disabled but before the state is updated |
| 162 | * it will appear to restore_all that it is incorrectly returning with |
| 163 | * interrupts disabled |
| 164 | */ |
| 165 | .set push |
| 166 | .set noat |
| 167 | mfc0 k0, CP0_STATUS |
| 168 | #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) |
| 169 | and k0, ST0_IEP |
| 170 | bnez k0, 1f |
| 171 | |
Atsushi Nemoto | c6563e8 | 2007-11-07 01:08:48 +0900 | [diff] [blame] | 172 | mfc0 k0, CP0_EPC |
Chris Dearman | fe99f1b | 2007-03-26 14:48:50 +0100 | [diff] [blame] | 173 | .set noreorder |
| 174 | j k0 |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 175 | rfe |
Chris Dearman | fe99f1b | 2007-03-26 14:48:50 +0100 | [diff] [blame] | 176 | #else |
| 177 | and k0, ST0_IE |
| 178 | bnez k0, 1f |
| 179 | |
| 180 | eret |
| 181 | #endif |
| 182 | 1: |
| 183 | .set pop |
| 184 | #endif |
Corey Minyard | 866b6a8 | 2017-08-10 13:27:39 -0500 | [diff] [blame] | 185 | SAVE_ALL docfi=1 |
Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 186 | CLI |
Ralf Baechle | 192ef36 | 2006-07-07 14:07:18 +0100 | [diff] [blame] | 187 | TRACE_IRQS_OFF |
Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 188 | |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 189 | LONG_L s0, TI_REGS($28) |
| 190 | LONG_S sp, TI_REGS($28) |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 191 | |
| 192 | /* |
| 193 | * SAVE_ALL ensures we are using a valid kernel stack for the thread. |
| 194 | * Check if we are already using the IRQ stack. |
| 195 | */ |
| 196 | move s1, sp # Preserve the sp |
| 197 | |
| 198 | /* Get IRQ stack for this CPU */ |
| 199 | ASM_CPUID_MFC0 k0, ASM_SMP_CPUID_REG |
| 200 | #if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32) |
| 201 | lui k1, %hi(irq_stack) |
| 202 | #else |
| 203 | lui k1, %highest(irq_stack) |
| 204 | daddiu k1, %higher(irq_stack) |
| 205 | dsll k1, 16 |
| 206 | daddiu k1, %hi(irq_stack) |
| 207 | dsll k1, 16 |
| 208 | #endif |
| 209 | LONG_SRL k0, SMP_CPUID_PTRSHIFT |
| 210 | LONG_ADDU k1, k0 |
| 211 | LONG_L t0, %lo(irq_stack)(k1) |
| 212 | |
| 213 | # Check if already on IRQ stack |
| 214 | PTR_LI t1, ~(_THREAD_SIZE-1) |
| 215 | and t1, t1, sp |
| 216 | beq t0, t1, 2f |
| 217 | |
| 218 | /* Switch to IRQ stack */ |
Matt Redfearn | db8466c | 2017-03-21 14:52:25 +0000 | [diff] [blame] | 219 | li t1, _IRQ_STACK_START |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 220 | PTR_ADD sp, t0, t1 |
| 221 | |
Matt Redfearn | db8466c | 2017-03-21 14:52:25 +0000 | [diff] [blame] | 222 | /* Save task's sp on IRQ stack so that unwinding can follow it */ |
| 223 | LONG_S s1, 0(sp) |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 224 | 2: |
| 225 | jal plat_irq_dispatch |
| 226 | |
| 227 | /* Restore sp */ |
| 228 | move sp, s1 |
| 229 | |
| 230 | j ret_from_irq |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 231 | #ifdef CONFIG_CPU_MICROMIPS |
| 232 | nop |
| 233 | #endif |
Ralf Baechle | e4ac58a | 2006-04-03 17:56:36 +0100 | [diff] [blame] | 234 | END(handle_int) |
| 235 | |
| 236 | __INIT |
| 237 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 238 | /* |
| 239 | * Special interrupt vector for MIPS64 ISA & embedded MIPS processors. |
| 240 | * This is a dedicated interrupt exception vector which reduces the |
| 241 | * interrupt processing overhead. The jump instruction will be replaced |
| 242 | * at the initialization time. |
| 243 | * |
| 244 | * Be careful when changing this, it has to be at most 128 bytes |
| 245 | * to fit into space reserved for the exception handler. |
| 246 | */ |
| 247 | NESTED(except_vec4, 0, sp) |
| 248 | 1: j 1b /* Dummy, will be replaced */ |
| 249 | END(except_vec4) |
| 250 | |
| 251 | /* |
| 252 | * EJTAG debug exception handler. |
| 253 | * The EJTAG debug exception entry point is 0xbfc00480, which |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 254 | * normally is in the boot PROM, so the boot PROM must do an |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | * unconditional jump to this vector. |
| 256 | */ |
| 257 | NESTED(except_vec_ejtag_debug, 0, sp) |
| 258 | j ejtag_debug_handler |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 259 | #ifdef CONFIG_CPU_MICROMIPS |
| 260 | nop |
| 261 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | END(except_vec_ejtag_debug) |
| 263 | |
| 264 | __FINIT |
| 265 | |
| 266 | /* |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 267 | * Vectored interrupt handler. |
| 268 | * This prototype is copied to ebase + n*IntCtl.VS and patched |
| 269 | * to invoke the handler |
| 270 | */ |
Atsushi Nemoto | c65a548 | 2007-11-12 02:05:18 +0900 | [diff] [blame] | 271 | BUILD_ROLLBACK_PROLOGUE except_vec_vi |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 272 | NESTED(except_vec_vi, 0, sp) |
Corey Minyard | 866b6a8 | 2017-08-10 13:27:39 -0500 | [diff] [blame] | 273 | SAVE_SOME docfi=1 |
| 274 | SAVE_AT docfi=1 |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 275 | .set push |
| 276 | .set noreorder |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 277 | PTR_LA v1, except_vec_vi_handler |
Ralf Baechle | 7df4246 | 2007-03-19 15:29:39 +0000 | [diff] [blame] | 278 | FEXPORT(except_vec_vi_lui) |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 279 | lui v0, 0 /* Patched */ |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 280 | jr v1 |
Ralf Baechle | 7df4246 | 2007-03-19 15:29:39 +0000 | [diff] [blame] | 281 | FEXPORT(except_vec_vi_ori) |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 282 | ori v0, 0 /* Patched */ |
| 283 | .set pop |
| 284 | END(except_vec_vi) |
| 285 | EXPORT(except_vec_vi_end) |
| 286 | |
| 287 | /* |
| 288 | * Common Vectored Interrupt code |
| 289 | * Complete the register saves and invoke the handler which is passed in $v0 |
| 290 | */ |
| 291 | NESTED(except_vec_vi_handler, 0, sp) |
| 292 | SAVE_TEMP |
| 293 | SAVE_STATIC |
| 294 | CLI |
Ralf Baechle | 8c36443 | 2007-03-17 16:21:28 +0000 | [diff] [blame] | 295 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 296 | move s0, v0 |
Ralf Baechle | 192ef36 | 2006-07-07 14:07:18 +0100 | [diff] [blame] | 297 | TRACE_IRQS_OFF |
Ralf Baechle | 8c36443 | 2007-03-17 16:21:28 +0000 | [diff] [blame] | 298 | move v0, s0 |
| 299 | #endif |
Ralf Baechle | 937a801 | 2006-10-07 19:44:33 +0100 | [diff] [blame] | 300 | |
| 301 | LONG_L s0, TI_REGS($28) |
| 302 | LONG_S sp, TI_REGS($28) |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 303 | |
| 304 | /* |
| 305 | * SAVE_ALL ensures we are using a valid kernel stack for the thread. |
| 306 | * Check if we are already using the IRQ stack. |
| 307 | */ |
| 308 | move s1, sp # Preserve the sp |
| 309 | |
| 310 | /* Get IRQ stack for this CPU */ |
| 311 | ASM_CPUID_MFC0 k0, ASM_SMP_CPUID_REG |
| 312 | #if defined(CONFIG_32BIT) || defined(KBUILD_64BIT_SYM32) |
| 313 | lui k1, %hi(irq_stack) |
| 314 | #else |
| 315 | lui k1, %highest(irq_stack) |
| 316 | daddiu k1, %higher(irq_stack) |
| 317 | dsll k1, 16 |
| 318 | daddiu k1, %hi(irq_stack) |
| 319 | dsll k1, 16 |
| 320 | #endif |
| 321 | LONG_SRL k0, SMP_CPUID_PTRSHIFT |
| 322 | LONG_ADDU k1, k0 |
| 323 | LONG_L t0, %lo(irq_stack)(k1) |
| 324 | |
| 325 | # Check if already on IRQ stack |
| 326 | PTR_LI t1, ~(_THREAD_SIZE-1) |
| 327 | and t1, t1, sp |
| 328 | beq t0, t1, 2f |
| 329 | |
| 330 | /* Switch to IRQ stack */ |
Matt Redfearn | db8466c | 2017-03-21 14:52:25 +0000 | [diff] [blame] | 331 | li t1, _IRQ_STACK_START |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 332 | PTR_ADD sp, t0, t1 |
| 333 | |
Matt Redfearn | db8466c | 2017-03-21 14:52:25 +0000 | [diff] [blame] | 334 | /* Save task's sp on IRQ stack so that unwinding can follow it */ |
| 335 | LONG_S s1, 0(sp) |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 336 | 2: |
Matt Redfearn | c25f806 | 2017-01-25 17:00:25 +0000 | [diff] [blame] | 337 | jalr v0 |
Matt Redfearn | dda45f70 | 2016-12-19 14:20:59 +0000 | [diff] [blame] | 338 | |
| 339 | /* Restore sp */ |
| 340 | move sp, s1 |
| 341 | |
| 342 | j ret_from_irq |
Ralf Baechle | e01402b | 2005-07-14 15:57:16 +0000 | [diff] [blame] | 343 | END(except_vec_vi_handler) |
| 344 | |
| 345 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | * EJTAG debug exception handler. |
| 347 | */ |
| 348 | NESTED(ejtag_debug_handler, PT_SIZE, sp) |
| 349 | .set push |
| 350 | .set noat |
| 351 | MTC0 k0, CP0_DESAVE |
| 352 | mfc0 k0, CP0_DEBUG |
| 353 | |
| 354 | sll k0, k0, 30 # Check for SDBBP. |
| 355 | bgez k0, ejtag_return |
| 356 | |
Heiher | c8bf380 | 2018-06-11 17:01:10 +0800 | [diff] [blame] | 357 | #ifdef CONFIG_SMP |
| 358 | 1: PTR_LA k0, ejtag_debug_buffer_spinlock |
| 359 | ll k0, 0(k0) |
| 360 | bnez k0, 1b |
| 361 | PTR_LA k0, ejtag_debug_buffer_spinlock |
| 362 | sc k0, 0(k0) |
| 363 | beqz k0, 1b |
| 364 | # ifdef CONFIG_WEAK_REORDERING_BEYOND_LLSC |
| 365 | sync |
| 366 | # endif |
| 367 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | PTR_LA k0, ejtag_debug_buffer |
| 369 | LONG_S k1, 0(k0) |
Heiher | c8bf380 | 2018-06-11 17:01:10 +0800 | [diff] [blame] | 370 | |
| 371 | ASM_CPUID_MFC0 k1, ASM_SMP_CPUID_REG |
| 372 | PTR_SRL k1, SMP_CPUID_PTRSHIFT |
| 373 | PTR_SLL k1, LONGLOG |
| 374 | PTR_LA k0, ejtag_debug_buffer_per_cpu |
| 375 | PTR_ADDU k0, k1 |
| 376 | |
| 377 | PTR_LA k1, ejtag_debug_buffer |
| 378 | LONG_L k1, 0(k1) |
| 379 | LONG_S k1, 0(k0) |
| 380 | |
| 381 | PTR_LA k0, ejtag_debug_buffer_spinlock |
| 382 | sw zero, 0(k0) |
| 383 | #else |
| 384 | PTR_LA k0, ejtag_debug_buffer |
| 385 | LONG_S k1, 0(k0) |
| 386 | #endif |
| 387 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 | SAVE_ALL |
| 389 | move a0, sp |
| 390 | jal ejtag_exception_handler |
| 391 | RESTORE_ALL |
Heiher | c8bf380 | 2018-06-11 17:01:10 +0800 | [diff] [blame] | 392 | |
| 393 | #ifdef CONFIG_SMP |
| 394 | ASM_CPUID_MFC0 k1, ASM_SMP_CPUID_REG |
| 395 | PTR_SRL k1, SMP_CPUID_PTRSHIFT |
| 396 | PTR_SLL k1, LONGLOG |
| 397 | PTR_LA k0, ejtag_debug_buffer_per_cpu |
| 398 | PTR_ADDU k0, k1 |
| 399 | LONG_L k1, 0(k0) |
| 400 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 401 | PTR_LA k0, ejtag_debug_buffer |
| 402 | LONG_L k1, 0(k0) |
Heiher | c8bf380 | 2018-06-11 17:01:10 +0800 | [diff] [blame] | 403 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | |
| 405 | ejtag_return: |
Heiher | c8bf380 | 2018-06-11 17:01:10 +0800 | [diff] [blame] | 406 | back_to_back_c0_hazard |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 407 | MFC0 k0, CP0_DESAVE |
| 408 | .set mips32 |
| 409 | deret |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 410 | .set pop |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 411 | END(ejtag_debug_handler) |
| 412 | |
| 413 | /* |
| 414 | * This buffer is reserved for the use of the EJTAG debug |
| 415 | * handler. |
| 416 | */ |
| 417 | .data |
| 418 | EXPORT(ejtag_debug_buffer) |
| 419 | .fill LONGSIZE |
Heiher | c8bf380 | 2018-06-11 17:01:10 +0800 | [diff] [blame] | 420 | #ifdef CONFIG_SMP |
| 421 | EXPORT(ejtag_debug_buffer_spinlock) |
| 422 | .fill LONGSIZE |
| 423 | EXPORT(ejtag_debug_buffer_per_cpu) |
| 424 | .fill LONGSIZE * NR_CPUS |
| 425 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 426 | .previous |
| 427 | |
| 428 | __INIT |
| 429 | |
| 430 | /* |
| 431 | * NMI debug exception handler for MIPS reference boards. |
| 432 | * The NMI debug exception entry point is 0xbfc00000, which |
| 433 | * normally is in the boot PROM, so the boot PROM must do a |
| 434 | * unconditional jump to this vector. |
| 435 | */ |
| 436 | NESTED(except_vec_nmi, 0, sp) |
| 437 | j nmi_handler |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 438 | #ifdef CONFIG_CPU_MICROMIPS |
| 439 | nop |
| 440 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | END(except_vec_nmi) |
| 442 | |
| 443 | __FINIT |
| 444 | |
| 445 | NESTED(nmi_handler, PT_SIZE, sp) |
Corey Minyard | 866b6a8 | 2017-08-10 13:27:39 -0500 | [diff] [blame] | 446 | .cfi_signal_frame |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | .set push |
| 448 | .set noat |
Leonid Yegoshin | 83e4da1e | 2013-10-08 12:39:31 +0100 | [diff] [blame] | 449 | /* |
| 450 | * Clear ERL - restore segment mapping |
| 451 | * Clear BEV - required for page fault exception handler to work |
| 452 | */ |
| 453 | mfc0 k0, CP0_STATUS |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 454 | ori k0, k0, ST0_EXL |
Leonid Yegoshin | 83e4da1e | 2013-10-08 12:39:31 +0100 | [diff] [blame] | 455 | li k1, ~(ST0_BEV | ST0_ERL) |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 456 | and k0, k0, k1 |
| 457 | mtc0 k0, CP0_STATUS |
Leonid Yegoshin | 83e4da1e | 2013-10-08 12:39:31 +0100 | [diff] [blame] | 458 | _ehb |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | SAVE_ALL |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 460 | move a0, sp |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 461 | jal nmi_exception_handler |
Leonid Yegoshin | 83e4da1e | 2013-10-08 12:39:31 +0100 | [diff] [blame] | 462 | /* nmi_exception_handler never returns */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 463 | .set pop |
| 464 | END(nmi_handler) |
| 465 | |
| 466 | .macro __build_clear_none |
| 467 | .endm |
| 468 | |
| 469 | .macro __build_clear_sti |
Ralf Baechle | 192ef36 | 2006-07-07 14:07:18 +0100 | [diff] [blame] | 470 | TRACE_IRQS_ON |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 471 | STI |
| 472 | .endm |
| 473 | |
| 474 | .macro __build_clear_cli |
| 475 | CLI |
Ralf Baechle | 192ef36 | 2006-07-07 14:07:18 +0100 | [diff] [blame] | 476 | TRACE_IRQS_OFF |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 477 | .endm |
| 478 | |
| 479 | .macro __build_clear_fpe |
David Daney | 25c3000 | 2008-12-11 15:33:25 -0800 | [diff] [blame] | 480 | .set push |
| 481 | /* gas fails to assemble cfc1 for some archs (octeon).*/ \ |
| 482 | .set mips1 |
Manuel Lauss | 842dfc1 | 2014-11-07 14:13:54 +0100 | [diff] [blame] | 483 | SET_HARDFLOAT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 484 | cfc1 a1, fcr31 |
David Daney | 25c3000 | 2008-12-11 15:33:25 -0800 | [diff] [blame] | 485 | .set pop |
James Hogan | 64bedff | 2014-12-02 13:44:13 +0000 | [diff] [blame] | 486 | CLI |
| 487 | TRACE_IRQS_OFF |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 488 | .endm |
| 489 | |
Paul Burton | 091be55 | 2015-01-30 12:09:34 +0000 | [diff] [blame] | 490 | .macro __build_clear_msa_fpe |
| 491 | _cfcmsa a1, MSA_CSR |
James Hogan | 64bedff | 2014-12-02 13:44:13 +0000 | [diff] [blame] | 492 | CLI |
| 493 | TRACE_IRQS_OFF |
Paul Burton | 091be55 | 2015-01-30 12:09:34 +0000 | [diff] [blame] | 494 | .endm |
| 495 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 496 | .macro __build_clear_ade |
| 497 | MFC0 t0, CP0_BADVADDR |
| 498 | PTR_S t0, PT_BVADDR(sp) |
| 499 | KMODE |
| 500 | .endm |
| 501 | |
| 502 | .macro __BUILD_silent exception |
| 503 | .endm |
| 504 | |
| 505 | /* Gas tries to parse the PRINT argument as a string containing |
| 506 | string escapes and emits bogus warnings if it believes to |
| 507 | recognize an unknown escape code. So make the arguments |
| 508 | start with an n and gas will believe \n is ok ... */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 509 | .macro __BUILD_verbose nexception |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 | LONG_L a1, PT_EPC(sp) |
Yoichi Yuasa | 766160c | 2005-09-03 15:56:22 -0700 | [diff] [blame] | 511 | #ifdef CONFIG_32BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 512 | PRINT("Got \nexception at %08lx\012") |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 513 | #endif |
Yoichi Yuasa | 766160c | 2005-09-03 15:56:22 -0700 | [diff] [blame] | 514 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 515 | PRINT("Got \nexception at %016lx\012") |
Ralf Baechle | 42a3b4f | 2005-09-03 15:56:17 -0700 | [diff] [blame] | 516 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | .endm |
| 518 | |
| 519 | .macro __BUILD_count exception |
| 520 | LONG_L t0,exception_count_\exception |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 521 | LONG_ADDIU t0, 1 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 522 | LONG_S t0,exception_count_\exception |
| 523 | .comm exception_count\exception, 8, 8 |
| 524 | .endm |
| 525 | |
| 526 | .macro __BUILD_HANDLER exception handler clear verbose ext |
| 527 | .align 5 |
| 528 | NESTED(handle_\exception, PT_SIZE, sp) |
Corey Minyard | 866b6a8 | 2017-08-10 13:27:39 -0500 | [diff] [blame] | 529 | .cfi_signal_frame |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | .set noat |
| 531 | SAVE_ALL |
| 532 | FEXPORT(handle_\exception\ext) |
Ralf Baechle | 158d3b2 | 2015-08-18 11:25:50 +0200 | [diff] [blame] | 533 | __build_clear_\clear |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 534 | .set at |
| 535 | __BUILD_\verbose \exception |
| 536 | move a0, sp |
Corey Minyard | 866b6a8 | 2017-08-10 13:27:39 -0500 | [diff] [blame] | 537 | jal do_\handler |
| 538 | j ret_from_exception |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | END(handle_\exception) |
| 540 | .endm |
| 541 | |
| 542 | .macro BUILD_HANDLER exception handler clear verbose |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 543 | __BUILD_HANDLER \exception \handler \clear \verbose _int |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 544 | .endm |
| 545 | |
| 546 | BUILD_HANDLER adel ade ade silent /* #4 */ |
| 547 | BUILD_HANDLER ades ade ade silent /* #5 */ |
| 548 | BUILD_HANDLER ibe be cli silent /* #6 */ |
| 549 | BUILD_HANDLER dbe be cli silent /* #7 */ |
| 550 | BUILD_HANDLER bp bp sti silent /* #9 */ |
| 551 | BUILD_HANDLER ri ri sti silent /* #10 */ |
| 552 | BUILD_HANDLER cpu cpu sti silent /* #11 */ |
| 553 | BUILD_HANDLER ov ov sti silent /* #12 */ |
| 554 | BUILD_HANDLER tr tr sti silent /* #13 */ |
Paul Burton | 091be55 | 2015-01-30 12:09:34 +0000 | [diff] [blame] | 555 | BUILD_HANDLER msa_fpe msa_fpe msa_fpe silent /* #14 */ |
Paul Burton | 5328f74 | 2018-11-07 23:14:05 +0000 | [diff] [blame] | 556 | #ifdef CONFIG_MIPS_FP_SUPPORT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 557 | BUILD_HANDLER fpe fpe fpe silent /* #15 */ |
Paul Burton | 5328f74 | 2018-11-07 23:14:05 +0000 | [diff] [blame] | 558 | #endif |
Leonid Yegoshin | 75b5b5e | 2013-11-14 16:12:31 +0000 | [diff] [blame] | 559 | BUILD_HANDLER ftlb ftlb none silent /* #16 */ |
Paul Burton | 1db1af8 | 2014-01-27 15:23:11 +0000 | [diff] [blame] | 560 | BUILD_HANDLER msa msa sti silent /* #21 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 561 | BUILD_HANDLER mdmx mdmx sti silent /* #22 */ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 562 | #ifdef CONFIG_HARDWARE_WATCHPOINTS |
David Daney | 8bc6d05 | 2009-01-05 15:29:58 -0800 | [diff] [blame] | 563 | /* |
| 564 | * For watch, interrupts will be enabled after the watch |
| 565 | * registers are read. |
| 566 | */ |
| 567 | BUILD_HANDLER watch watch cli silent /* #23 */ |
David Daney | b67b2b7 | 2008-09-23 00:08:45 -0700 | [diff] [blame] | 568 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | BUILD_HANDLER watch watch sti verbose /* #23 */ |
David Daney | b67b2b7 | 2008-09-23 00:08:45 -0700 | [diff] [blame] | 570 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 571 | BUILD_HANDLER mcheck mcheck cli verbose /* #24 */ |
Chris Dearman | e35a5e3 | 2006-06-30 14:19:45 +0100 | [diff] [blame] | 572 | BUILD_HANDLER mt mt sti silent /* #25 */ |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 573 | BUILD_HANDLER dsp dsp sti silent /* #26 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 574 | BUILD_HANDLER reserved reserved sti verbose /* others */ |
| 575 | |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 576 | .align 5 |
Huacai Chen | 5a34133 | 2017-03-16 21:00:26 +0800 | [diff] [blame] | 577 | LEAF(handle_ri_rdhwr_tlbp) |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 578 | .set push |
| 579 | .set noat |
| 580 | .set noreorder |
| 581 | /* check if TLB contains a entry for EPC */ |
| 582 | MFC0 k1, CP0_ENTRYHI |
Paul Burton | 2db003a | 2016-05-06 14:36:24 +0100 | [diff] [blame] | 583 | andi k1, MIPS_ENTRYHI_ASID | MIPS_ENTRYHI_ASIDX |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 584 | MFC0 k0, CP0_EPC |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 585 | PTR_SRL k0, _PAGE_SHIFT + 1 |
| 586 | PTR_SLL k0, _PAGE_SHIFT + 1 |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 587 | or k1, k0 |
| 588 | MTC0 k1, CP0_ENTRYHI |
| 589 | mtc0_tlbw_hazard |
| 590 | tlbp |
| 591 | tlb_probe_hazard |
| 592 | mfc0 k1, CP0_INDEX |
| 593 | .set pop |
| 594 | bltz k1, handle_ri /* slow path */ |
| 595 | /* fall thru */ |
Huacai Chen | 5a34133 | 2017-03-16 21:00:26 +0800 | [diff] [blame] | 596 | END(handle_ri_rdhwr_tlbp) |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 597 | |
| 598 | LEAF(handle_ri_rdhwr) |
| 599 | .set push |
| 600 | .set noat |
| 601 | .set noreorder |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 602 | /* MIPS32: 0x7c03e83b: rdhwr v1,$29 */ |
| 603 | /* microMIPS: 0x007d6b3c: rdhwr v1,$29 */ |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 604 | MFC0 k1, CP0_EPC |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 605 | #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS64_R2) |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 606 | and k0, k1, 1 |
| 607 | beqz k0, 1f |
| 608 | xor k1, k0 |
| 609 | lhu k0, (k1) |
| 610 | lhu k1, 2(k1) |
| 611 | ins k1, k0, 16, 16 |
| 612 | lui k0, 0x007d |
| 613 | b docheck |
| 614 | ori k0, 0x6b3c |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 615 | 1: |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 616 | lui k0, 0x7c03 |
| 617 | lw k1, (k1) |
| 618 | ori k0, 0xe83b |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 619 | #else |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 620 | andi k0, k1, 1 |
| 621 | bnez k0, handle_ri |
| 622 | lui k0, 0x7c03 |
| 623 | lw k1, (k1) |
| 624 | ori k0, 0xe83b |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 625 | #endif |
James Hogan | 105c22c | 2016-04-29 17:29:29 +0100 | [diff] [blame] | 626 | .set reorder |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 627 | docheck: |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 628 | bne k0, k1, handle_ri /* if not ours */ |
Steven J. Hill | 2a0b24f | 2013-03-25 12:15:55 -0500 | [diff] [blame] | 629 | |
| 630 | isrdhwr: |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 631 | /* The insn is rdhwr. No need to check CAUSE.BD here. */ |
| 632 | get_saved_sp /* k1 := current_thread_info */ |
| 633 | .set noreorder |
| 634 | MFC0 k0, CP0_EPC |
| 635 | #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX) |
| 636 | ori k1, _THREAD_MASK |
| 637 | xori k1, _THREAD_MASK |
| 638 | LONG_L v1, TI_TP_VALUE(k1) |
| 639 | LONG_ADDIU k0, 4 |
| 640 | jr k0 |
| 641 | rfe |
| 642 | #else |
Maciej W. Rozycki | 619b6e1 | 2007-10-23 12:43:25 +0100 | [diff] [blame] | 643 | #ifndef CONFIG_CPU_DADDI_WORKAROUNDS |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 644 | LONG_ADDIU k0, 4 /* stall on $k0 */ |
Maciej W. Rozycki | 619b6e1 | 2007-10-23 12:43:25 +0100 | [diff] [blame] | 645 | #else |
| 646 | .set at=v1 |
| 647 | LONG_ADDIU k0, 4 |
| 648 | .set noat |
| 649 | #endif |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 650 | MTC0 k0, CP0_EPC |
| 651 | /* I hope three instructions between MTC0 and ERET are enough... */ |
| 652 | ori k1, _THREAD_MASK |
| 653 | xori k1, _THREAD_MASK |
| 654 | LONG_L v1, TI_TP_VALUE(k1) |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 655 | .set push |
Ralf Baechle | a809d46 | 2014-03-30 13:20:10 +0200 | [diff] [blame] | 656 | .set arch=r4000 |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 657 | eret |
Paul Burton | 378ed6f | 2018-11-08 20:14:38 +0000 | [diff] [blame] | 658 | .set pop |
Atsushi Nemoto | 5b10496 | 2006-09-11 17:50:29 +0900 | [diff] [blame] | 659 | #endif |
| 660 | .set pop |
| 661 | END(handle_ri_rdhwr) |
| 662 | |
Ralf Baechle | 875d43e | 2005-09-03 15:56:16 -0700 | [diff] [blame] | 663 | #ifdef CONFIG_64BIT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 664 | /* A temporary overflow handler used by check_daddi(). */ |
| 665 | |
| 666 | __INIT |
| 667 | |
| 668 | BUILD_HANDLER daddi_ov daddi_ov none silent /* #12 */ |
| 669 | #endif |