blob: 7389db538c304d86611a1da10f1938c40e3a346d [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001// SPDX-License-Identifier: GPL-2.0
Olivier Galibertb7867392007-02-13 13:26:20 +01002/*
3 * mmconfig-shared.c - Low-level direct PCI config space access via
4 * MMCONFIG - common code between i386 and x86-64.
5 *
6 * This code does:
Olivier Galibert9358c692007-02-13 13:26:20 +01007 * - known chipset handling
Olivier Galibertb7867392007-02-13 13:26:20 +01008 * - ACPI decoding and validation
9 *
10 * Per-architecture code takes care of the mappings and accesses
11 * themselves.
12 */
13
14#include <linux/pci.h>
15#include <linux/init.h>
Feng Tang5f0db7a2009-08-14 15:37:50 -040016#include <linux/sfi_acpi.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010017#include <linux/bitmap.h>
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -060018#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Jiang Liu376f70a2012-06-22 14:55:12 +080020#include <linux/mutex.h>
21#include <linux/rculist.h>
Ingo Molnar66441bd2017-01-27 10:27:10 +010022#include <asm/e820/api.h>
Jaswinder Singh Rajput82487712008-12-27 18:32:28 +053023#include <asm/pci_x86.h>
Feng Tang5f0db7a2009-08-14 15:37:50 -040024#include <asm/acpi.h>
Olivier Galibertb7867392007-02-13 13:26:20 +010025
Len Brownf4a2d582009-07-28 16:48:02 -040026#define PREFIX "PCI: "
Len Browna192a952009-07-28 16:45:54 -040027
Aaron Durbina5ba7972007-07-21 17:10:34 +020028/* Indicate if the mmcfg resources have been placed into the resource table. */
Jiang Liu95c5e922012-06-22 14:55:14 +080029static bool pci_mmcfg_running_state;
Jiang Liu9c951112012-06-22 14:55:15 +080030static bool pci_mmcfg_arch_init_failed;
Jiang Liu376f70a2012-06-22 14:55:12 +080031static DEFINE_MUTEX(pci_mmcfg_lock);
Aaron Durbina5ba7972007-07-21 17:10:34 +020032
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070033LIST_HEAD(pci_mmcfg_list);
34
Mathias Krause64474b52014-08-25 23:26:36 +020035static void __init pci_mmconfig_remove(struct pci_mmcfg_region *cfg)
Bjorn Helgaasba2afba2009-11-13 17:34:54 -070036{
37 if (cfg->res.parent)
38 release_resource(&cfg->res);
39 list_del(&cfg->list);
40 kfree(cfg);
41}
42
Mathias Krause64474b52014-08-25 23:26:36 +020043static void __init free_all_mmcfg(void)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070044{
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070045 struct pci_mmcfg_region *cfg, *tmp;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070046
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070047 pci_mmcfg_arch_free();
Bjorn Helgaasba2afba2009-11-13 17:34:54 -070048 list_for_each_entry_safe(cfg, tmp, &pci_mmcfg_list, list)
49 pci_mmconfig_remove(cfg);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070050}
51
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -080052static void list_add_sorted(struct pci_mmcfg_region *new)
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070053{
54 struct pci_mmcfg_region *cfg;
55
56 /* keep list sorted by segment and starting bus number */
Jiang Liu376f70a2012-06-22 14:55:12 +080057 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list) {
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070058 if (cfg->segment > new->segment ||
59 (cfg->segment == new->segment &&
60 cfg->start_bus >= new->start_bus)) {
Jiang Liu376f70a2012-06-22 14:55:12 +080061 list_add_tail_rcu(&new->list, &cfg->list);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070062 return;
63 }
64 }
Jiang Liu376f70a2012-06-22 14:55:12 +080065 list_add_tail_rcu(&new->list, &pci_mmcfg_list);
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070066}
67
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -080068static struct pci_mmcfg_region *pci_mmconfig_alloc(int segment, int start,
69 int end, u64 addr)
Yinghai Lu068258b2009-03-19 20:55:35 -070070{
Bjorn Helgaasd215a9c2009-11-13 17:34:13 -070071 struct pci_mmcfg_region *new;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070072 struct resource *res;
Yinghai Lu068258b2009-03-19 20:55:35 -070073
Bjorn Helgaasf7ca6982009-11-13 17:34:03 -070074 if (addr == 0)
75 return NULL;
76
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070077 new = kzalloc(sizeof(*new), GFP_KERNEL);
Yinghai Lu068258b2009-03-19 20:55:35 -070078 if (!new)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070079 return NULL;
Yinghai Lu068258b2009-03-19 20:55:35 -070080
Bjorn Helgaas95cf1cf2009-11-13 17:34:24 -070081 new->address = addr;
82 new->segment = segment;
83 new->start_bus = start;
84 new->end_bus = end;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -070085
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070086 res = &new->res;
87 res->start = addr + PCI_MMCFG_BUS_OFFSET(start);
Bjorn Helgaas1ca98fa2010-10-04 12:49:24 -060088 res->end = addr + PCI_MMCFG_BUS_OFFSET(end + 1) - 1;
Bjorn Helgaas56ddf4d2009-11-13 17:34:29 -070089 res->flags = IORESOURCE_MEM | IORESOURCE_BUSY;
90 snprintf(new->name, PCI_MMCFG_RESOURCE_NAME_LEN,
91 "PCI MMCONFIG %04x [bus %02x-%02x]", segment, start, end);
92 res->name = new->name;
93
Bjorn Helgaasff097dd2009-11-13 17:34:49 -070094 return new;
Yinghai Lu068258b2009-03-19 20:55:35 -070095}
96
Otavio Pontes6fa4a942018-03-07 08:39:14 +010097struct pci_mmcfg_region *__init pci_mmconfig_add(int segment, int start,
98 int end, u64 addr)
Jiang Liu846e4022012-06-22 14:55:11 +080099{
100 struct pci_mmcfg_region *new;
101
102 new = pci_mmconfig_alloc(segment, start, end, addr);
Jiang Liu376f70a2012-06-22 14:55:12 +0800103 if (new) {
104 mutex_lock(&pci_mmcfg_lock);
Jiang Liu846e4022012-06-22 14:55:11 +0800105 list_add_sorted(new);
Jiang Liu376f70a2012-06-22 14:55:12 +0800106 mutex_unlock(&pci_mmcfg_lock);
Jiang Liu9c951112012-06-22 14:55:15 +0800107
Jiang Liu24c97f02012-06-22 14:55:22 +0800108 pr_info(PREFIX
Jiang Liu9c951112012-06-22 14:55:15 +0800109 "MMCONFIG for domain %04x [bus %02x-%02x] at %pR "
110 "(base %#lx)\n",
111 segment, start, end, &new->res, (unsigned long)addr);
Jiang Liu376f70a2012-06-22 14:55:12 +0800112 }
Jiang Liu846e4022012-06-22 14:55:11 +0800113
114 return new;
115}
116
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700117struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus)
118{
119 struct pci_mmcfg_region *cfg;
120
Jiang Liu376f70a2012-06-22 14:55:12 +0800121 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
Bjorn Helgaasf6e1d8c2009-11-13 17:35:04 -0700122 if (cfg->segment == segment &&
123 cfg->start_bus <= bus && bus <= cfg->end_bus)
124 return cfg;
125
126 return NULL;
127}
128
Mathias Krause64474b52014-08-25 23:26:36 +0200129static const char *__init pci_mmcfg_e7520(void)
Olivier Galibert9358c692007-02-13 13:26:20 +0100130{
131 u32 win;
Yinghai Lubb63b422008-02-28 23:56:50 -0800132 raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0xce, 2, &win);
Olivier Galibert9358c692007-02-13 13:26:20 +0100133
Olivier Galibertb5229db2007-05-02 19:27:22 +0200134 win = win & 0xf000;
Yinghai Lu068258b2009-03-19 20:55:35 -0700135 if (win == 0x0000 || win == 0xf000)
136 return NULL;
137
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700138 if (pci_mmconfig_add(0, 0, 255, win << 16) == NULL)
Yinghai Lu068258b2009-03-19 20:55:35 -0700139 return NULL;
140
Olivier Galibert9358c692007-02-13 13:26:20 +0100141 return "Intel Corporation E7520 Memory Controller Hub";
142}
143
Mathias Krause64474b52014-08-25 23:26:36 +0200144static const char *__init pci_mmcfg_intel_945(void)
Olivier Galibert9358c692007-02-13 13:26:20 +0100145{
146 u32 pciexbar, mask = 0, len = 0;
147
Yinghai Lubb63b422008-02-28 23:56:50 -0800148 raw_pci_ops->read(0, 0, PCI_DEVFN(0, 0), 0x48, 4, &pciexbar);
Olivier Galibert9358c692007-02-13 13:26:20 +0100149
150 /* Enable bit */
151 if (!(pciexbar & 1))
Yinghai Lu068258b2009-03-19 20:55:35 -0700152 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100153
154 /* Size bits */
155 switch ((pciexbar >> 1) & 3) {
156 case 0:
157 mask = 0xf0000000U;
158 len = 0x10000000U;
159 break;
160 case 1:
161 mask = 0xf8000000U;
162 len = 0x08000000U;
163 break;
164 case 2:
165 mask = 0xfc000000U;
166 len = 0x04000000U;
167 break;
168 default:
Yinghai Lu068258b2009-03-19 20:55:35 -0700169 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100170 }
171
172 /* Errata #2, things break when not aligned on a 256Mb boundary */
173 /* Can only happen in 64M/128M mode */
174
175 if ((pciexbar & mask) & 0x0fffffffU)
Yinghai Lu068258b2009-03-19 20:55:35 -0700176 return NULL;
Olivier Galibert9358c692007-02-13 13:26:20 +0100177
Olivier Galibertb5229db2007-05-02 19:27:22 +0200178 /* Don't hit the APIC registers and their friends */
179 if ((pciexbar & mask) >= 0xf0000000U)
Yinghai Lu068258b2009-03-19 20:55:35 -0700180 return NULL;
Olivier Galibertb5229db2007-05-02 19:27:22 +0200181
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700182 if (pci_mmconfig_add(0, 0, (len >> 20) - 1, pciexbar & mask) == NULL)
Yinghai Lu068258b2009-03-19 20:55:35 -0700183 return NULL;
184
Olivier Galibert9358c692007-02-13 13:26:20 +0100185 return "Intel Corporation 945G/GZ/P/PL Express Memory Controller Hub";
186}
187
Mathias Krause64474b52014-08-25 23:26:36 +0200188static const char *__init pci_mmcfg_amd_fam10h(void)
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800189{
190 u32 low, high, address;
191 u64 base, msr;
192 int i;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700193 unsigned segnbits = 0, busnbits, end_bus;
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800194
Yinghai Lu5f0b2972008-04-14 16:08:25 -0700195 if (!(pci_probe & PCI_CHECK_ENABLE_AMD_MMCONF))
196 return NULL;
197
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800198 address = MSR_FAM10H_MMIO_CONF_BASE;
199 if (rdmsr_safe(address, &low, &high))
200 return NULL;
201
202 msr = high;
203 msr <<= 32;
204 msr |= low;
205
206 /* mmconfig is not enable */
207 if (!(msr & FAM10H_MMIO_CONF_ENABLE))
208 return NULL;
209
210 base = msr & (FAM10H_MMIO_CONF_BASE_MASK<<FAM10H_MMIO_CONF_BASE_SHIFT);
211
212 busnbits = (msr >> FAM10H_MMIO_CONF_BUSRANGE_SHIFT) &
213 FAM10H_MMIO_CONF_BUSRANGE_MASK;
214
215 /*
216 * only handle bus 0 ?
217 * need to skip it
218 */
219 if (!busnbits)
220 return NULL;
221
222 if (busnbits > 8) {
223 segnbits = busnbits - 8;
224 busnbits = 8;
225 }
226
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700227 end_bus = (1 << busnbits) - 1;
Yinghai Lu068258b2009-03-19 20:55:35 -0700228 for (i = 0; i < (1 << segnbits); i++)
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700229 if (pci_mmconfig_add(i, 0, end_bus,
230 base + (1<<28) * i) == NULL) {
231 free_all_mmcfg();
232 return NULL;
233 }
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800234
235 return "AMD Family 10h NB";
236}
237
Ed Swierk5546d6f2009-03-19 20:57:56 -0700238static bool __initdata mcp55_checked;
Mathias Krause64474b52014-08-25 23:26:36 +0200239static const char *__init pci_mmcfg_nvidia_mcp55(void)
Ed Swierk5546d6f2009-03-19 20:57:56 -0700240{
241 int bus;
242 int mcp55_mmconf_found = 0;
243
Mathias Krause776f7ad2014-08-25 23:26:37 +0200244 static const u32 extcfg_regnum __initconst = 0x90;
245 static const u32 extcfg_regsize __initconst = 4;
246 static const u32 extcfg_enable_mask __initconst = 1 << 31;
247 static const u32 extcfg_start_mask __initconst = 0xff << 16;
248 static const int extcfg_start_shift __initconst = 16;
249 static const u32 extcfg_size_mask __initconst = 0x3 << 28;
250 static const int extcfg_size_shift __initconst = 28;
251 static const int extcfg_sizebus[] __initconst = {
252 0x100, 0x80, 0x40, 0x20
253 };
254 static const u32 extcfg_base_mask[] __initconst = {
255 0x7ff8, 0x7ffc, 0x7ffe, 0x7fff
256 };
257 static const int extcfg_base_lshift __initconst = 25;
Ed Swierk5546d6f2009-03-19 20:57:56 -0700258
259 /*
260 * do check if amd fam10h already took over
261 */
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700262 if (!acpi_disabled || !list_empty(&pci_mmcfg_list) || mcp55_checked)
Ed Swierk5546d6f2009-03-19 20:57:56 -0700263 return NULL;
264
265 mcp55_checked = true;
266 for (bus = 0; bus < 256; bus++) {
267 u64 base;
268 u32 l, extcfg;
269 u16 vendor, device;
270 int start, size_index, end;
271
272 raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), 0, 4, &l);
273 vendor = l & 0xffff;
274 device = (l >> 16) & 0xffff;
275
276 if (PCI_VENDOR_ID_NVIDIA != vendor || 0x0369 != device)
277 continue;
278
279 raw_pci_ops->read(0, bus, PCI_DEVFN(0, 0), extcfg_regnum,
280 extcfg_regsize, &extcfg);
281
282 if (!(extcfg & extcfg_enable_mask))
283 continue;
284
Ed Swierk5546d6f2009-03-19 20:57:56 -0700285 size_index = (extcfg & extcfg_size_mask) >> extcfg_size_shift;
286 base = extcfg & extcfg_base_mask[size_index];
287 /* base could > 4G */
288 base <<= extcfg_base_lshift;
289 start = (extcfg & extcfg_start_mask) >> extcfg_start_shift;
290 end = start + extcfg_sizebus[size_index] - 1;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700291 if (pci_mmconfig_add(0, start, end, base) == NULL)
292 continue;
Ed Swierk5546d6f2009-03-19 20:57:56 -0700293 mcp55_mmconf_found++;
294 }
295
296 if (!mcp55_mmconf_found)
297 return NULL;
298
299 return "nVidia MCP55";
300}
301
Olivier Galibert9358c692007-02-13 13:26:20 +0100302struct pci_mmcfg_hostbridge_probe {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800303 u32 bus;
304 u32 devfn;
Olivier Galibert9358c692007-02-13 13:26:20 +0100305 u32 vendor;
306 u32 device;
307 const char *(*probe)(void);
308};
309
Mathias Krause6af13ba2014-08-25 23:26:38 +0200310static const struct pci_mmcfg_hostbridge_probe pci_mmcfg_probes[] __initconst = {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800311 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
312 PCI_DEVICE_ID_INTEL_E7520_MCH, pci_mmcfg_e7520 },
313 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_INTEL,
314 PCI_DEVICE_ID_INTEL_82945G_HB, pci_mmcfg_intel_945 },
315 { 0, PCI_DEVFN(0x18, 0), PCI_VENDOR_ID_AMD,
316 0x1200, pci_mmcfg_amd_fam10h },
317 { 0xff, PCI_DEVFN(0, 0), PCI_VENDOR_ID_AMD,
318 0x1200, pci_mmcfg_amd_fam10h },
Ed Swierk5546d6f2009-03-19 20:57:56 -0700319 { 0, PCI_DEVFN(0, 0), PCI_VENDOR_ID_NVIDIA,
320 0x0369, pci_mmcfg_nvidia_mcp55 },
Olivier Galibert9358c692007-02-13 13:26:20 +0100321};
322
Yinghai Lu068258b2009-03-19 20:55:35 -0700323static void __init pci_mmcfg_check_end_bus_number(void)
324{
Bjorn Helgaas987c3672009-11-13 17:34:44 -0700325 struct pci_mmcfg_region *cfg, *cfgx;
Yinghai Lu068258b2009-03-19 20:55:35 -0700326
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100327 /* Fixup overlaps */
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700328 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700329 if (cfg->end_bus < cfg->start_bus)
330 cfg->end_bus = 255;
Yinghai Lu068258b2009-03-19 20:55:35 -0700331
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100332 /* Don't access the list head ! */
333 if (cfg->list.next == &pci_mmcfg_list)
334 break;
335
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700336 cfgx = list_entry(cfg->list.next, typeof(*cfg), list);
Thomas Gleixnerbb8d4132010-02-25 16:42:11 +0100337 if (cfg->end_bus >= cfgx->start_bus)
Bjorn Helgaasd7e6b662009-11-13 17:34:18 -0700338 cfg->end_bus = cfgx->start_bus - 1;
Yinghai Lu068258b2009-03-19 20:55:35 -0700339 }
340}
341
Olivier Galibert9358c692007-02-13 13:26:20 +0100342static int __init pci_mmcfg_check_hostbridge(void)
343{
344 u32 l;
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800345 u32 bus, devfn;
Olivier Galibert9358c692007-02-13 13:26:20 +0100346 u16 vendor, device;
347 int i;
348 const char *name;
349
Yinghai Lubb63b422008-02-28 23:56:50 -0800350 if (!raw_pci_ops)
351 return 0;
352
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700353 free_all_mmcfg();
Olivier Galibert9358c692007-02-13 13:26:20 +0100354
Yinghai Lu068258b2009-03-19 20:55:35 -0700355 for (i = 0; i < ARRAY_SIZE(pci_mmcfg_probes); i++) {
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800356 bus = pci_mmcfg_probes[i].bus;
357 devfn = pci_mmcfg_probes[i].devfn;
Yinghai Lubb63b422008-02-28 23:56:50 -0800358 raw_pci_ops->read(0, bus, devfn, 0, 4, &l);
Yinghai Lu7fd0da42008-02-19 03:13:02 -0800359 vendor = l & 0xffff;
360 device = (l >> 16) & 0xffff;
361
Yinghai Lu068258b2009-03-19 20:55:35 -0700362 name = NULL;
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100363 if (pci_mmcfg_probes[i].vendor == vendor &&
364 pci_mmcfg_probes[i].device == device)
Olivier Galibert9358c692007-02-13 13:26:20 +0100365 name = pci_mmcfg_probes[i].probe();
Yinghai Lu068258b2009-03-19 20:55:35 -0700366
367 if (name)
Jiang Liu24c97f02012-06-22 14:55:22 +0800368 pr_info(PREFIX "%s with MMCONFIG support\n", name);
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100369 }
Olivier Galibert9358c692007-02-13 13:26:20 +0100370
Yinghai Lu068258b2009-03-19 20:55:35 -0700371 /* some end_bus_number is crazy, fix it */
372 pci_mmcfg_check_end_bus_number();
Olivier Galibert9358c692007-02-13 13:26:20 +0100373
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700374 return !list_empty(&pci_mmcfg_list);
Olivier Galibert9358c692007-02-13 13:26:20 +0100375}
376
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -0800377static acpi_status check_mcfg_resource(struct acpi_resource *res, void *data)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800378{
379 struct resource *mcfg_res = data;
380 struct acpi_resource_address64 address;
381 acpi_status status;
382
383 if (res->type == ACPI_RESOURCE_TYPE_FIXED_MEMORY32) {
384 struct acpi_resource_fixed_memory32 *fixmem32 =
385 &res->data.fixed_memory32;
386 if (!fixmem32)
387 return AE_OK;
388 if ((mcfg_res->start >= fixmem32->address) &&
Yinghai Lu75e613c2009-06-03 00:13:13 -0700389 (mcfg_res->end < (fixmem32->address +
Robert Hancock7752d5c2008-02-15 01:27:20 -0800390 fixmem32->address_length))) {
391 mcfg_res->flags = 1;
392 return AE_CTRL_TERMINATE;
393 }
394 }
395 if ((res->type != ACPI_RESOURCE_TYPE_ADDRESS32) &&
396 (res->type != ACPI_RESOURCE_TYPE_ADDRESS64))
397 return AE_OK;
398
399 status = acpi_resource_to_address64(res, &address);
400 if (ACPI_FAILURE(status) ||
Lv Zhenga45de932015-01-26 16:58:56 +0800401 (address.address.address_length <= 0) ||
Robert Hancock7752d5c2008-02-15 01:27:20 -0800402 (address.resource_type != ACPI_MEMORY_RANGE))
403 return AE_OK;
404
Lv Zhenga45de932015-01-26 16:58:56 +0800405 if ((mcfg_res->start >= address.address.minimum) &&
406 (mcfg_res->end < (address.address.minimum + address.address.address_length))) {
Robert Hancock7752d5c2008-02-15 01:27:20 -0800407 mcfg_res->flags = 1;
408 return AE_CTRL_TERMINATE;
409 }
410 return AE_OK;
411}
412
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -0800413static acpi_status find_mboard_resource(acpi_handle handle, u32 lvl,
414 void *context, void **rv)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800415{
416 struct resource *mcfg_res = context;
417
418 acpi_walk_resources(handle, METHOD_NAME__CRS,
419 check_mcfg_resource, context);
420
421 if (mcfg_res->flags)
422 return AE_CTRL_TERMINATE;
423
424 return AE_OK;
425}
426
Ingo Molnar81b3e092017-01-28 22:34:55 +0100427static bool is_acpi_reserved(u64 start, u64 end, unsigned not_used)
Robert Hancock7752d5c2008-02-15 01:27:20 -0800428{
429 struct resource mcfg_res;
430
431 mcfg_res.start = start;
Yinghai Lu75e613c2009-06-03 00:13:13 -0700432 mcfg_res.end = end - 1;
Robert Hancock7752d5c2008-02-15 01:27:20 -0800433 mcfg_res.flags = 0;
434
435 acpi_get_devices("PNP0C01", find_mboard_resource, &mcfg_res, NULL);
436
437 if (!mcfg_res.flags)
438 acpi_get_devices("PNP0C02", find_mboard_resource, &mcfg_res,
439 NULL);
440
441 return mcfg_res.flags;
442}
443
Ingo Molnar81b3e092017-01-28 22:34:55 +0100444typedef bool (*check_reserved_t)(u64 start, u64 end, unsigned type);
Yinghai Lua83fe322008-07-18 13:22:36 -0700445
Ingo Molnar81b3e092017-01-28 22:34:55 +0100446static bool __ref is_mmconf_reserved(check_reserved_t is_reserved,
447 struct pci_mmcfg_region *cfg,
448 struct device *dev, int with_e820)
Yinghai Lua83fe322008-07-18 13:22:36 -0700449{
Bjorn Helgaas2f2a8b92009-11-13 17:34:34 -0700450 u64 addr = cfg->res.start;
451 u64 size = resource_size(&cfg->res);
Yinghai Lua83fe322008-07-18 13:22:36 -0700452 u64 old_size = size;
Jiang Liu95c5e922012-06-22 14:55:14 +0800453 int num_buses;
454 char *method = with_e820 ? "E820" : "ACPI motherboard resources";
Yinghai Lua83fe322008-07-18 13:22:36 -0700455
Ingo Molnar09821ff2017-01-28 17:09:33 +0100456 while (!is_reserved(addr, addr + size, E820_TYPE_RESERVED)) {
Yinghai Lua83fe322008-07-18 13:22:36 -0700457 size >>= 1;
458 if (size < (16UL<<20))
459 break;
460 }
461
Jiang Liu95c5e922012-06-22 14:55:14 +0800462 if (size < (16UL<<20) && size != old_size)
463 return 0;
Yinghai Lua83fe322008-07-18 13:22:36 -0700464
Jiang Liu95c5e922012-06-22 14:55:14 +0800465 if (dev)
466 dev_info(dev, "MMCONFIG at %pR reserved in %s\n",
467 &cfg->res, method);
468 else
Jiang Liu24c97f02012-06-22 14:55:22 +0800469 pr_info(PREFIX "MMCONFIG at %pR reserved in %s\n",
Jiang Liu95c5e922012-06-22 14:55:14 +0800470 &cfg->res, method);
471
472 if (old_size != size) {
473 /* update end_bus */
474 cfg->end_bus = cfg->start_bus + ((size>>20) - 1);
475 num_buses = cfg->end_bus - cfg->start_bus + 1;
476 cfg->res.end = cfg->res.start +
477 PCI_MMCFG_BUS_OFFSET(num_buses) - 1;
478 snprintf(cfg->name, PCI_MMCFG_RESOURCE_NAME_LEN,
479 "PCI MMCONFIG %04x [bus %02x-%02x]",
480 cfg->segment, cfg->start_bus, cfg->end_bus);
481
482 if (dev)
483 dev_info(dev,
484 "MMCONFIG "
485 "at %pR (base %#lx) (size reduced!)\n",
486 &cfg->res, (unsigned long) cfg->address);
487 else
Jiang Liu24c97f02012-06-22 14:55:22 +0800488 pr_info(PREFIX
Jiang Liu95c5e922012-06-22 14:55:14 +0800489 "MMCONFIG for %04x [bus%02x-%02x] "
490 "at %pR (base %#lx) (size reduced!)\n",
491 cfg->segment, cfg->start_bus, cfg->end_bus,
492 &cfg->res, (unsigned long) cfg->address);
Yinghai Lua83fe322008-07-18 13:22:36 -0700493 }
494
Jiang Liu95c5e922012-06-22 14:55:14 +0800495 return 1;
Yinghai Lua83fe322008-07-18 13:22:36 -0700496}
497
Ingo Molnar81b3e092017-01-28 22:34:55 +0100498static bool __ref
499pci_mmcfg_check_reserved(struct device *dev, struct pci_mmcfg_region *cfg, int early)
Jiang Liu2a76c452012-06-22 14:55:10 +0800500{
501 if (!early && !acpi_disabled) {
Jiang Liu95c5e922012-06-22 14:55:14 +0800502 if (is_mmconf_reserved(is_acpi_reserved, cfg, dev, 0))
Jiang Liu2a76c452012-06-22 14:55:10 +0800503 return 1;
Jiang Liu95c5e922012-06-22 14:55:14 +0800504
505 if (dev)
506 dev_info(dev, FW_INFO
507 "MMCONFIG at %pR not reserved in "
508 "ACPI motherboard resources\n",
509 &cfg->res);
Jiang Liu2a76c452012-06-22 14:55:10 +0800510 else
Jiang Liu24c97f02012-06-22 14:55:22 +0800511 pr_info(FW_INFO PREFIX
Jiang Liu2a76c452012-06-22 14:55:10 +0800512 "MMCONFIG at %pR not reserved in "
513 "ACPI motherboard resources\n",
514 &cfg->res);
515 }
516
Jiang Liu95c5e922012-06-22 14:55:14 +0800517 /*
Ingo Molnar3bce64f2017-01-28 14:14:25 +0100518 * e820__mapped_all() is marked as __init.
Jiang Liu95c5e922012-06-22 14:55:14 +0800519 * All entries from ACPI MCFG table have been checked at boot time.
520 * For MCFG information constructed from hotpluggable host bridge's
521 * _CBA method, just assume it's reserved.
522 */
523 if (pci_mmcfg_running_state)
524 return 1;
525
Jiang Liu2a76c452012-06-22 14:55:10 +0800526 /* Don't try to do this check unless configuration
527 type 1 is available. how about type 2 ?*/
528 if (raw_pci_ops)
Ingo Molnar3bce64f2017-01-28 14:14:25 +0100529 return is_mmconf_reserved(e820__mapped_all, cfg, dev, 1);
Jiang Liu2a76c452012-06-22 14:55:10 +0800530
531 return 0;
532}
533
Yinghai Lubb63b422008-02-28 23:56:50 -0800534static void __init pci_mmcfg_reject_broken(int early)
OGAWA Hirofumi44de0202007-02-13 13:26:20 +0100535{
Bjorn Helgaas987c3672009-11-13 17:34:44 -0700536 struct pci_mmcfg_region *cfg;
OGAWA Hirofumi26054ed2007-02-13 13:26:20 +0100537
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700538 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
Jiang Liu95c5e922012-06-22 14:55:14 +0800539 if (pci_mmcfg_check_reserved(NULL, cfg, early) == 0) {
Jiang Liu24c97f02012-06-22 14:55:22 +0800540 pr_info(PREFIX "not using MMCONFIG\n");
Jiang Liu2a76c452012-06-22 14:55:10 +0800541 free_all_mmcfg();
542 return;
Feng Tanga02ce952010-05-05 17:08:49 +0800543 }
OGAWA Hirofumi26054ed2007-02-13 13:26:20 +0100544 }
OGAWA Hirofumi44de0202007-02-13 13:26:20 +0100545}
546
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600547static int __init acpi_mcfg_check_entry(struct acpi_table_mcfg *mcfg,
548 struct acpi_mcfg_allocation *cfg)
Len Brownc4bf2f32009-06-11 23:53:55 -0400549{
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600550 if (cfg->address < 0xFFFFFFFF)
551 return 0;
552
Mike Travis526018b2013-02-11 13:45:10 -0600553 if (!strncmp(mcfg->header.oem_id, "SGI", 3))
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600554 return 0;
555
Andy Shevchenko69c42d42018-02-22 14:59:21 +0200556 if ((mcfg->header.revision >= 1) && (dmi_get_bios_year() >= 2010))
557 return 0;
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600558
Jiang Liu24c97f02012-06-22 14:55:22 +0800559 pr_err(PREFIX "MCFG region for %04x [bus %02x-%02x] at %#llx "
Bjorn Helgaas9a08f7d2009-10-23 15:20:33 -0600560 "is above 4GB, ignored\n", cfg->pci_segment,
561 cfg->start_bus_number, cfg->end_bus_number, cfg->address);
562 return -EINVAL;
Len Brownc4bf2f32009-06-11 23:53:55 -0400563}
564
565static int __init pci_parse_mcfg(struct acpi_table_header *header)
566{
567 struct acpi_table_mcfg *mcfg;
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700568 struct acpi_mcfg_allocation *cfg_table, *cfg;
Len Brownc4bf2f32009-06-11 23:53:55 -0400569 unsigned long i;
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700570 int entries;
Len Brownc4bf2f32009-06-11 23:53:55 -0400571
572 if (!header)
573 return -EINVAL;
574
575 mcfg = (struct acpi_table_mcfg *)header;
576
577 /* how many config structures do we have */
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700578 free_all_mmcfg();
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700579 entries = 0;
Len Brownc4bf2f32009-06-11 23:53:55 -0400580 i = header->length - sizeof(struct acpi_table_mcfg);
581 while (i >= sizeof(struct acpi_mcfg_allocation)) {
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700582 entries++;
Len Brownc4bf2f32009-06-11 23:53:55 -0400583 i -= sizeof(struct acpi_mcfg_allocation);
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +0200584 }
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700585 if (entries == 0) {
Jiang Liu24c97f02012-06-22 14:55:22 +0800586 pr_err(PREFIX "MMCONFIG has no entries\n");
Len Brownc4bf2f32009-06-11 23:53:55 -0400587 return -ENODEV;
588 }
589
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700590 cfg_table = (struct acpi_mcfg_allocation *) &mcfg[1];
Bjorn Helgaase823d6f2009-11-13 17:33:42 -0700591 for (i = 0; i < entries; i++) {
Bjorn Helgaasd3578ef2009-11-13 17:33:47 -0700592 cfg = &cfg_table[i];
593 if (acpi_mcfg_check_entry(mcfg, cfg)) {
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700594 free_all_mmcfg();
Len Brownc4bf2f32009-06-11 23:53:55 -0400595 return -ENODEV;
596 }
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700597
598 if (pci_mmconfig_add(cfg->pci_segment, cfg->start_bus_number,
599 cfg->end_bus_number, cfg->address) == NULL) {
Jiang Liu24c97f02012-06-22 14:55:22 +0800600 pr_warn(PREFIX "no memory for MCFG entries\n");
Bjorn Helgaas7da7d362009-11-13 17:33:53 -0700601 free_all_mmcfg();
602 return -ENOMEM;
603 }
Len Brownc4bf2f32009-06-11 23:53:55 -0400604 }
605
606 return 0;
607}
608
Chen, Gongd91525e2014-12-10 13:53:26 -0800609#ifdef CONFIG_ACPI_APEI
610extern int (*arch_apei_filter_addr)(int (*func)(__u64 start, __u64 size,
611 void *data), void *data);
612
613static int pci_mmcfg_for_each_region(int (*func)(__u64 start, __u64 size,
614 void *data), void *data)
615{
616 struct pci_mmcfg_region *cfg;
617 int rc;
618
619 if (list_empty(&pci_mmcfg_list))
620 return 0;
621
622 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
623 rc = func(cfg->res.start, resource_size(&cfg->res), data);
624 if (rc)
625 return rc;
626 }
627
628 return 0;
629}
630#define set_apei_filter() (arch_apei_filter_addr = pci_mmcfg_for_each_region)
631#else
632#define set_apei_filter()
633#endif
634
Thomas Gleixner968cbfa2008-05-12 15:43:37 +0200635static void __init __pci_mmcfg_init(int early)
Olivier Galibertb7867392007-02-13 13:26:20 +0100636{
Yinghai Lu068258b2009-03-19 20:55:35 -0700637 pci_mmcfg_reject_broken(early);
Bjorn Helgaasff097dd2009-11-13 17:34:49 -0700638 if (list_empty(&pci_mmcfg_list))
Olivier Galibertb7867392007-02-13 13:26:20 +0100639 return;
640
Jan Beulicha3170c12011-02-23 10:08:10 +0000641 if (pcibios_last_bus < 0) {
642 const struct pci_mmcfg_region *cfg;
643
644 list_for_each_entry(cfg, &pci_mmcfg_list, list) {
645 if (cfg->segment)
646 break;
647 pcibios_last_bus = cfg->end_bus;
648 }
649 }
650
Yinghai Luebd60cd2008-09-04 21:04:32 +0200651 if (pci_mmcfg_arch_init())
Olivier Galibertb7867392007-02-13 13:26:20 +0100652 pci_probe = (pci_probe & ~PCI_PROBE_MASK) | PCI_PROBE_MMCONF;
Yinghai Luebd60cd2008-09-04 21:04:32 +0200653 else {
Jiang Liu66e88502012-06-22 14:55:18 +0800654 free_all_mmcfg();
Jiang Liu9c951112012-06-22 14:55:15 +0800655 pci_mmcfg_arch_init_failed = true;
Olivier Galibertb7867392007-02-13 13:26:20 +0100656 }
657}
Aaron Durbina5ba7972007-07-21 17:10:34 +0200658
Jiang Liu574a5942012-06-22 14:55:20 +0800659static int __initdata known_bridge;
660
Yinghai Lubb63b422008-02-28 23:56:50 -0800661void __init pci_mmcfg_early_init(void)
Yinghai Lu05c58b82008-02-15 01:30:14 -0800662{
Jiang Liu574a5942012-06-22 14:55:20 +0800663 if (pci_probe & PCI_PROBE_MMCONF) {
664 if (pci_mmcfg_check_hostbridge())
665 known_bridge = 1;
666 else
667 acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
668 __pci_mmcfg_init(1);
Chen, Gongd91525e2014-12-10 13:53:26 -0800669
670 set_apei_filter();
Jiang Liu574a5942012-06-22 14:55:20 +0800671 }
Yinghai Lu05c58b82008-02-15 01:30:14 -0800672}
673
674void __init pci_mmcfg_late_init(void)
675{
Jiang Liu574a5942012-06-22 14:55:20 +0800676 /* MMCONFIG disabled */
677 if ((pci_probe & PCI_PROBE_MMCONF) == 0)
678 return;
679
680 if (known_bridge)
681 return;
682
683 /* MMCONFIG hasn't been enabled yet, try again */
684 if (pci_probe & PCI_PROBE_MASK & ~PCI_PROBE_MMCONF) {
685 acpi_sfi_table_parse(ACPI_SIG_MCFG, pci_parse_mcfg);
686 __pci_mmcfg_init(0);
687 }
Yinghai Lu05c58b82008-02-15 01:30:14 -0800688}
689
Aaron Durbina5ba7972007-07-21 17:10:34 +0200690static int __init pci_mmcfg_late_insert_resources(void)
691{
Jiang Liu66e88502012-06-22 14:55:18 +0800692 struct pci_mmcfg_region *cfg;
693
Jiang Liu95c5e922012-06-22 14:55:14 +0800694 pci_mmcfg_running_state = true;
695
Jiang Liu66e88502012-06-22 14:55:18 +0800696 /* If we are not using MMCONFIG, don't insert the resources. */
697 if ((pci_probe & PCI_PROBE_MMCONF) == 0)
Aaron Durbina5ba7972007-07-21 17:10:34 +0200698 return 1;
699
700 /*
701 * Attempt to insert the mmcfg resources but not with the busy flag
702 * marked so it won't cause request errors when __request_region is
703 * called.
704 */
Jiang Liu66e88502012-06-22 14:55:18 +0800705 list_for_each_entry(cfg, &pci_mmcfg_list, list)
706 if (!cfg->res.parent)
707 insert_resource(&iomem_resource, &cfg->res);
Aaron Durbina5ba7972007-07-21 17:10:34 +0200708
709 return 0;
710}
711
712/*
713 * Perform MMCONFIG resource insertion after PCI initialization to allow for
714 * misprogrammed MCFG tables that state larger sizes but actually conflict
715 * with other system resources.
716 */
717late_initcall(pci_mmcfg_late_insert_resources);
Jiang Liu9c951112012-06-22 14:55:15 +0800718
719/* Add MMCFG information for host bridges */
Greg Kroah-Hartmana18e3692012-12-21 14:02:53 -0800720int pci_mmconfig_insert(struct device *dev, u16 seg, u8 start, u8 end,
721 phys_addr_t addr)
Jiang Liu9c951112012-06-22 14:55:15 +0800722{
723 int rc;
724 struct resource *tmp = NULL;
725 struct pci_mmcfg_region *cfg;
726
727 if (!(pci_probe & PCI_PROBE_MMCONF) || pci_mmcfg_arch_init_failed)
728 return -ENODEV;
729
Bjorn Helgaas67d470e2013-10-04 16:14:30 -0600730 if (start > end)
Jiang Liu9c951112012-06-22 14:55:15 +0800731 return -EINVAL;
732
733 mutex_lock(&pci_mmcfg_lock);
734 cfg = pci_mmconfig_lookup(seg, start);
735 if (cfg) {
736 if (cfg->end_bus < end)
737 dev_info(dev, FW_INFO
738 "MMCONFIG for "
739 "domain %04x [bus %02x-%02x] "
740 "only partially covers this bridge\n",
741 cfg->segment, cfg->start_bus, cfg->end_bus);
742 mutex_unlock(&pci_mmcfg_lock);
743 return -EEXIST;
744 }
745
Bjorn Helgaas67d470e2013-10-04 16:14:30 -0600746 if (!addr) {
747 mutex_unlock(&pci_mmcfg_lock);
748 return -EINVAL;
749 }
750
Jiang Liu9c951112012-06-22 14:55:15 +0800751 rc = -EBUSY;
752 cfg = pci_mmconfig_alloc(seg, start, end, addr);
753 if (cfg == NULL) {
754 dev_warn(dev, "fail to add MMCONFIG (out of memory)\n");
755 rc = -ENOMEM;
756 } else if (!pci_mmcfg_check_reserved(dev, cfg, 0)) {
757 dev_warn(dev, FW_BUG "MMCONFIG %pR isn't reserved\n",
758 &cfg->res);
759 } else {
760 /* Insert resource if it's not in boot stage */
761 if (pci_mmcfg_running_state)
762 tmp = insert_resource_conflict(&iomem_resource,
763 &cfg->res);
764
765 if (tmp) {
766 dev_warn(dev,
767 "MMCONFIG %pR conflicts with "
768 "%s %pR\n",
769 &cfg->res, tmp->name, tmp);
770 } else if (pci_mmcfg_arch_map(cfg)) {
771 dev_warn(dev, "fail to map MMCONFIG %pR.\n",
772 &cfg->res);
773 } else {
774 list_add_sorted(cfg);
775 dev_info(dev, "MMCONFIG at %pR (base %#lx)\n",
776 &cfg->res, (unsigned long)addr);
777 cfg = NULL;
778 rc = 0;
779 }
780 }
781
782 if (cfg) {
783 if (cfg->res.parent)
784 release_resource(&cfg->res);
785 kfree(cfg);
786 }
787
788 mutex_unlock(&pci_mmcfg_lock);
789
790 return rc;
791}
792
793/* Delete MMCFG information for host bridges */
794int pci_mmconfig_delete(u16 seg, u8 start, u8 end)
795{
796 struct pci_mmcfg_region *cfg;
797
798 mutex_lock(&pci_mmcfg_lock);
799 list_for_each_entry_rcu(cfg, &pci_mmcfg_list, list)
800 if (cfg->segment == seg && cfg->start_bus == start &&
801 cfg->end_bus == end) {
802 list_del_rcu(&cfg->list);
803 synchronize_rcu();
804 pci_mmcfg_arch_unmap(cfg);
805 if (cfg->res.parent)
806 release_resource(&cfg->res);
807 mutex_unlock(&pci_mmcfg_lock);
808 kfree(cfg);
809 return 0;
810 }
811 mutex_unlock(&pci_mmcfg_lock);
812
813 return -ENOENT;
814}