blob: 3120d0cacf42b100ed647a1eba7da592571941dc [file] [log] [blame]
Harini Katakam3242ba12014-07-08 16:32:35 +05301/*
2 * Xilinx Zynq GPIO device driver
3 *
4 * Copyright (C) 2009 - 2014 Xilinx, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it under
7 * the terms of the GNU General Public License as published by the Free Software
8 * Foundation; either version 2 of the License, or (at your option) any later
9 * version.
10 */
11
12#include <linux/bitops.h>
13#include <linux/clk.h>
14#include <linux/gpio/driver.h>
15#include <linux/init.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/module.h>
19#include <linux/platform_device.h>
20#include <linux/pm_runtime.h>
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +053021#include <linux/of.h>
Harini Katakam3242ba12014-07-08 16:32:35 +053022
23#define DRIVER_NAME "zynq-gpio"
24
25/* Maximum banks */
26#define ZYNQ_GPIO_MAX_BANK 4
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +053027#define ZYNQMP_GPIO_MAX_BANK 6
Harini Katakam3242ba12014-07-08 16:32:35 +053028
29#define ZYNQ_GPIO_BANK0_NGPIO 32
30#define ZYNQ_GPIO_BANK1_NGPIO 22
31#define ZYNQ_GPIO_BANK2_NGPIO 32
32#define ZYNQ_GPIO_BANK3_NGPIO 32
33
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +053034#define ZYNQMP_GPIO_BANK0_NGPIO 26
35#define ZYNQMP_GPIO_BANK1_NGPIO 26
36#define ZYNQMP_GPIO_BANK2_NGPIO 26
37#define ZYNQMP_GPIO_BANK3_NGPIO 32
38#define ZYNQMP_GPIO_BANK4_NGPIO 32
39#define ZYNQMP_GPIO_BANK5_NGPIO 32
Harini Katakam3242ba12014-07-08 16:32:35 +053040
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +053041#define ZYNQ_GPIO_NR_GPIOS 118
42#define ZYNQMP_GPIO_NR_GPIOS 174
43
44#define ZYNQ_GPIO_BANK0_PIN_MIN(str) 0
45#define ZYNQ_GPIO_BANK0_PIN_MAX(str) (ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
46 ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
47#define ZYNQ_GPIO_BANK1_PIN_MIN(str) (ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
48#define ZYNQ_GPIO_BANK1_PIN_MAX(str) (ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
49 ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
50#define ZYNQ_GPIO_BANK2_PIN_MIN(str) (ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
51#define ZYNQ_GPIO_BANK2_PIN_MAX(str) (ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
52 ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
53#define ZYNQ_GPIO_BANK3_PIN_MIN(str) (ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
54#define ZYNQ_GPIO_BANK3_PIN_MAX(str) (ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
55 ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
56#define ZYNQ_GPIO_BANK4_PIN_MIN(str) (ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
57#define ZYNQ_GPIO_BANK4_PIN_MAX(str) (ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
58 ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
59#define ZYNQ_GPIO_BANK5_PIN_MIN(str) (ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
60#define ZYNQ_GPIO_BANK5_PIN_MAX(str) (ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
61 ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
Harini Katakam3242ba12014-07-08 16:32:35 +053062
Harini Katakam3242ba12014-07-08 16:32:35 +053063/* Register offsets for the GPIO device */
64/* LSW Mask & Data -WO */
65#define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
66/* MSW Mask & Data -WO */
67#define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
68/* Data Register-RW */
Swapna Manupati06aa0902017-08-07 13:01:57 +020069#define ZYNQ_GPIO_DATA_OFFSET(BANK) (0x040 + (4 * BANK))
Harini Katakam3242ba12014-07-08 16:32:35 +053070#define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
71/* Direction mode reg-RW */
72#define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
73/* Output enable reg-RW */
74#define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
75/* Interrupt mask reg-RO */
76#define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
77/* Interrupt enable reg-WO */
78#define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
79/* Interrupt disable reg-WO */
80#define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
81/* Interrupt status reg-RO */
82#define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
83/* Interrupt type reg-RW */
84#define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
85/* Interrupt polarity reg-RW */
86#define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
87/* Interrupt on any, reg-RW */
88#define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
89
90/* Disable all interrupts mask */
91#define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
92
93/* Mid pin number of a bank */
94#define ZYNQ_GPIO_MID_PIN_NUM 16
95
96/* GPIO upper 16 bit mask */
97#define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
98
Soren Brinkmann3638bd42017-06-08 10:32:07 -070099/* set to differentiate zynq from zynqmp, 0=zynqmp, 1=zynq */
100#define ZYNQ_GPIO_QUIRK_IS_ZYNQ BIT(0)
Swapna Manupati06aa0902017-08-07 13:01:57 +0200101#define GPIO_QUIRK_DATA_RO_BUG BIT(1)
Nava kishore Mannee3296f12016-09-23 16:56:58 +0530102
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200103struct gpio_regs {
104 u32 datamsw[ZYNQMP_GPIO_MAX_BANK];
105 u32 datalsw[ZYNQMP_GPIO_MAX_BANK];
106 u32 dirm[ZYNQMP_GPIO_MAX_BANK];
107 u32 outen[ZYNQMP_GPIO_MAX_BANK];
108 u32 int_en[ZYNQMP_GPIO_MAX_BANK];
109 u32 int_dis[ZYNQMP_GPIO_MAX_BANK];
110 u32 int_type[ZYNQMP_GPIO_MAX_BANK];
111 u32 int_polarity[ZYNQMP_GPIO_MAX_BANK];
112 u32 int_any[ZYNQMP_GPIO_MAX_BANK];
113};
Michal Simekeb73d6e2017-08-07 13:01:59 +0200114
Harini Katakam3242ba12014-07-08 16:32:35 +0530115/**
116 * struct zynq_gpio - gpio device private data structure
117 * @chip: instance of the gpio_chip
118 * @base_addr: base address of the GPIO device
119 * @clk: clock resource for this controller
Ezra Savard59e22112014-08-29 10:58:46 -0700120 * @irq: interrupt for the GPIO device
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530121 * @p_data: pointer to platform data
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200122 * @context: context registers
Harini Katakam3242ba12014-07-08 16:32:35 +0530123 */
124struct zynq_gpio {
125 struct gpio_chip chip;
126 void __iomem *base_addr;
127 struct clk *clk;
Ezra Savard59e22112014-08-29 10:58:46 -0700128 int irq;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530129 const struct zynq_platform_data *p_data;
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200130 struct gpio_regs context;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530131};
132
133/**
134 * struct zynq_platform_data - zynq gpio platform data structure
135 * @label: string to store in gpio->label
Nava kishore Manne6ae51042017-08-07 13:01:58 +0200136 * @quirks: Flags is used to identify the platform
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530137 * @ngpio: max number of gpio pins
138 * @max_bank: maximum number of gpio banks
139 * @bank_min: this array represents bank's min pin
140 * @bank_max: this array represents bank's max pin
Nava kishore Manne6ae51042017-08-07 13:01:58 +0200141 */
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530142struct zynq_platform_data {
143 const char *label;
Nava kishore Mannee3296f12016-09-23 16:56:58 +0530144 u32 quirks;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530145 u16 ngpio;
146 int max_bank;
147 int bank_min[ZYNQMP_GPIO_MAX_BANK];
148 int bank_max[ZYNQMP_GPIO_MAX_BANK];
Harini Katakam3242ba12014-07-08 16:32:35 +0530149};
150
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200151static struct irq_chip zynq_gpio_level_irqchip;
152static struct irq_chip zynq_gpio_edge_irqchip;
Linus Walleijfa9795d2015-08-27 14:26:46 +0200153
Harini Katakam3242ba12014-07-08 16:32:35 +0530154/**
Soren Brinkmann3638bd42017-06-08 10:32:07 -0700155 * zynq_gpio_is_zynq - test if HW is zynq or zynqmp
156 * @gpio: Pointer to driver data struct
157 *
158 * Return: 0 if zynqmp, 1 if zynq.
159 */
160static int zynq_gpio_is_zynq(struct zynq_gpio *gpio)
161{
162 return !!(gpio->p_data->quirks & ZYNQ_GPIO_QUIRK_IS_ZYNQ);
163}
164
165/**
Swapna Manupati06aa0902017-08-07 13:01:57 +0200166 * gpio_data_ro_bug - test if HW bug exists or not
167 * @gpio: Pointer to driver data struct
168 *
169 * Return: 0 if bug doesnot exist, 1 if bug exists.
170 */
171static int gpio_data_ro_bug(struct zynq_gpio *gpio)
172{
173 return !!(gpio->p_data->quirks & GPIO_QUIRK_DATA_RO_BUG);
174}
175
176/**
Harini Katakam3242ba12014-07-08 16:32:35 +0530177 * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
178 * for a given pin in the GPIO device
179 * @pin_num: gpio pin number within the device
180 * @bank_num: an output parameter used to return the bank number of the gpio
181 * pin
182 * @bank_pin_num: an output parameter used to return pin number within a bank
183 * for the given gpio pin
Nava kishore Manne6ae51042017-08-07 13:01:58 +0200184 * @gpio: gpio device data structure
Harini Katakam3242ba12014-07-08 16:32:35 +0530185 *
186 * Returns the bank number and pin offset within the bank.
187 */
188static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
189 unsigned int *bank_num,
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530190 unsigned int *bank_pin_num,
191 struct zynq_gpio *gpio)
Harini Katakam3242ba12014-07-08 16:32:35 +0530192{
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530193 int bank;
Harini Katakam3242ba12014-07-08 16:32:35 +0530194
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530195 for (bank = 0; bank < gpio->p_data->max_bank; bank++) {
196 if ((pin_num >= gpio->p_data->bank_min[bank]) &&
197 (pin_num <= gpio->p_data->bank_max[bank])) {
Nava kishore Manne2717cfc2017-08-07 13:02:00 +0200198 *bank_num = bank;
199 *bank_pin_num = pin_num -
200 gpio->p_data->bank_min[bank];
201 return;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530202 }
203 }
204
205 /* default */
206 WARN(true, "invalid GPIO pin number: %u", pin_num);
207 *bank_num = 0;
208 *bank_pin_num = 0;
209}
Lars-Peter Clausen016da142014-08-18 11:54:56 +0200210
Harini Katakam3242ba12014-07-08 16:32:35 +0530211/**
212 * zynq_gpio_get_value - Get the state of the specified pin of GPIO device
213 * @chip: gpio_chip instance to be worked on
214 * @pin: gpio pin number within the device
215 *
216 * This function reads the state of the specified pin of the GPIO device.
217 *
218 * Return: 0 if the pin is low, 1 if pin is high.
219 */
220static int zynq_gpio_get_value(struct gpio_chip *chip, unsigned int pin)
221{
222 u32 data;
223 unsigned int bank_num, bank_pin_num;
Linus Walleij31a89442015-12-07 15:29:53 +0100224 struct zynq_gpio *gpio = gpiochip_get_data(chip);
Harini Katakam3242ba12014-07-08 16:32:35 +0530225
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530226 zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530227
Swapna Manupati06aa0902017-08-07 13:01:57 +0200228 if (gpio_data_ro_bug(gpio)) {
229 if (zynq_gpio_is_zynq(gpio)) {
230 if (bank_num <= 1) {
231 data = readl_relaxed(gpio->base_addr +
232 ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
233 } else {
234 data = readl_relaxed(gpio->base_addr +
235 ZYNQ_GPIO_DATA_OFFSET(bank_num));
236 }
237 } else {
238 if (bank_num <= 2) {
239 data = readl_relaxed(gpio->base_addr +
240 ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
241 } else {
242 data = readl_relaxed(gpio->base_addr +
243 ZYNQ_GPIO_DATA_OFFSET(bank_num));
244 }
245 }
246 } else {
247 data = readl_relaxed(gpio->base_addr +
248 ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
249 }
Harini Katakam3242ba12014-07-08 16:32:35 +0530250 return (data >> bank_pin_num) & 1;
251}
252
253/**
254 * zynq_gpio_set_value - Modify the state of the pin with specified value
255 * @chip: gpio_chip instance to be worked on
256 * @pin: gpio pin number within the device
257 * @state: value used to modify the state of the specified pin
258 *
259 * This function calculates the register offset (i.e to lower 16 bits or
260 * upper 16 bits) based on the given pin number and sets the state of a
261 * gpio pin to the specified value. The state is either 0 or non-zero.
262 */
263static void zynq_gpio_set_value(struct gpio_chip *chip, unsigned int pin,
264 int state)
265{
266 unsigned int reg_offset, bank_num, bank_pin_num;
Linus Walleij31a89442015-12-07 15:29:53 +0100267 struct zynq_gpio *gpio = gpiochip_get_data(chip);
Harini Katakam3242ba12014-07-08 16:32:35 +0530268
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530269 zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530270
271 if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
272 /* only 16 data bits in bit maskable reg */
273 bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
274 reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
275 } else {
276 reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
277 }
278
279 /*
280 * get the 32 bit value to be written to the mask/data register where
281 * the upper 16 bits is the mask and lower 16 bits is the data
282 */
283 state = !!state;
284 state = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
285 ((state << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
286
287 writel_relaxed(state, gpio->base_addr + reg_offset);
288}
289
290/**
291 * zynq_gpio_dir_in - Set the direction of the specified GPIO pin as input
292 * @chip: gpio_chip instance to be worked on
293 * @pin: gpio pin number within the device
294 *
295 * This function uses the read-modify-write sequence to set the direction of
296 * the gpio pin as input.
297 *
298 * Return: 0 always
299 */
300static int zynq_gpio_dir_in(struct gpio_chip *chip, unsigned int pin)
301{
302 u32 reg;
303 unsigned int bank_num, bank_pin_num;
Linus Walleij31a89442015-12-07 15:29:53 +0100304 struct zynq_gpio *gpio = gpiochip_get_data(chip);
Harini Katakam3242ba12014-07-08 16:32:35 +0530305
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530306 zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530307
Nava kishore Mannee3296f12016-09-23 16:56:58 +0530308 /*
309 * On zynq bank 0 pins 7 and 8 are special and cannot be used
310 * as inputs.
311 */
Soren Brinkmann3638bd42017-06-08 10:32:07 -0700312 if (zynq_gpio_is_zynq(gpio) && bank_num == 0 &&
Nava kishore Mannee3296f12016-09-23 16:56:58 +0530313 (bank_pin_num == 7 || bank_pin_num == 8))
Harini Katakam3242ba12014-07-08 16:32:35 +0530314 return -EINVAL;
315
316 /* clear the bit in direction mode reg to set the pin as input */
317 reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
318 reg &= ~BIT(bank_pin_num);
319 writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
320
321 return 0;
322}
323
324/**
325 * zynq_gpio_dir_out - Set the direction of the specified GPIO pin as output
326 * @chip: gpio_chip instance to be worked on
327 * @pin: gpio pin number within the device
328 * @state: value to be written to specified pin
329 *
330 * This function sets the direction of specified GPIO pin as output, configures
331 * the Output Enable register for the pin and uses zynq_gpio_set to set
332 * the state of the pin to the value specified.
333 *
334 * Return: 0 always
335 */
336static int zynq_gpio_dir_out(struct gpio_chip *chip, unsigned int pin,
337 int state)
338{
339 u32 reg;
340 unsigned int bank_num, bank_pin_num;
Linus Walleij31a89442015-12-07 15:29:53 +0100341 struct zynq_gpio *gpio = gpiochip_get_data(chip);
Harini Katakam3242ba12014-07-08 16:32:35 +0530342
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530343 zynq_gpio_get_bank_pin(pin, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530344
345 /* set the GPIO pin as output */
346 reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
347 reg |= BIT(bank_pin_num);
348 writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
349
350 /* configure the output enable reg for the pin */
351 reg = readl_relaxed(gpio->base_addr + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
352 reg |= BIT(bank_pin_num);
353 writel_relaxed(reg, gpio->base_addr + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
354
355 /* set the state of the pin */
356 zynq_gpio_set_value(chip, pin, state);
357 return 0;
358}
359
360/**
361 * zynq_gpio_irq_mask - Disable the interrupts for a gpio pin
362 * @irq_data: per irq and chip data passed down to chip functions
363 *
364 * This function calculates gpio pin number from irq number and sets the
365 * bit in the Interrupt Disable register of the corresponding bank to disable
366 * interrupts for that pin.
367 */
368static void zynq_gpio_irq_mask(struct irq_data *irq_data)
369{
370 unsigned int device_pin_num, bank_num, bank_pin_num;
Linus Walleijfa9795d2015-08-27 14:26:46 +0200371 struct zynq_gpio *gpio =
Linus Walleij31a89442015-12-07 15:29:53 +0100372 gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
Harini Katakam3242ba12014-07-08 16:32:35 +0530373
374 device_pin_num = irq_data->hwirq;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530375 zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530376 writel_relaxed(BIT(bank_pin_num),
377 gpio->base_addr + ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
378}
379
380/**
381 * zynq_gpio_irq_unmask - Enable the interrupts for a gpio pin
382 * @irq_data: irq data containing irq number of gpio pin for the interrupt
383 * to enable
384 *
385 * This function calculates the gpio pin number from irq number and sets the
386 * bit in the Interrupt Enable register of the corresponding bank to enable
387 * interrupts for that pin.
388 */
389static void zynq_gpio_irq_unmask(struct irq_data *irq_data)
390{
391 unsigned int device_pin_num, bank_num, bank_pin_num;
Linus Walleijfa9795d2015-08-27 14:26:46 +0200392 struct zynq_gpio *gpio =
Linus Walleij31a89442015-12-07 15:29:53 +0100393 gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
Harini Katakam3242ba12014-07-08 16:32:35 +0530394
395 device_pin_num = irq_data->hwirq;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530396 zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530397 writel_relaxed(BIT(bank_pin_num),
398 gpio->base_addr + ZYNQ_GPIO_INTEN_OFFSET(bank_num));
399}
400
401/**
Lars-Peter Clausen190dc2e2014-07-18 11:52:12 +0200402 * zynq_gpio_irq_ack - Acknowledge the interrupt of a gpio pin
403 * @irq_data: irq data containing irq number of gpio pin for the interrupt
404 * to ack
405 *
406 * This function calculates gpio pin number from irq number and sets the bit
407 * in the Interrupt Status Register of the corresponding bank, to ACK the irq.
408 */
409static void zynq_gpio_irq_ack(struct irq_data *irq_data)
410{
411 unsigned int device_pin_num, bank_num, bank_pin_num;
Linus Walleijfa9795d2015-08-27 14:26:46 +0200412 struct zynq_gpio *gpio =
Linus Walleij31a89442015-12-07 15:29:53 +0100413 gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
Lars-Peter Clausen190dc2e2014-07-18 11:52:12 +0200414
415 device_pin_num = irq_data->hwirq;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530416 zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
Lars-Peter Clausen190dc2e2014-07-18 11:52:12 +0200417 writel_relaxed(BIT(bank_pin_num),
418 gpio->base_addr + ZYNQ_GPIO_INTSTS_OFFSET(bank_num));
419}
420
421/**
422 * zynq_gpio_irq_enable - Enable the interrupts for a gpio pin
423 * @irq_data: irq data containing irq number of gpio pin for the interrupt
424 * to enable
425 *
Colin Cronin20a8a962015-05-18 11:41:43 -0700426 * Clears the INTSTS bit and unmasks the given interrupt.
Lars-Peter Clausen190dc2e2014-07-18 11:52:12 +0200427 */
428static void zynq_gpio_irq_enable(struct irq_data *irq_data)
429{
430 /*
431 * The Zynq GPIO controller does not disable interrupt detection when
432 * the interrupt is masked and only disables the propagation of the
433 * interrupt. This means when the controller detects an interrupt
434 * condition while the interrupt is logically disabled it will propagate
435 * that interrupt event once the interrupt is enabled. This will cause
436 * the interrupt consumer to see spurious interrupts to prevent this
437 * first make sure that the interrupt is not asserted and then enable
438 * it.
439 */
440 zynq_gpio_irq_ack(irq_data);
441 zynq_gpio_irq_unmask(irq_data);
442}
443
444/**
Harini Katakam3242ba12014-07-08 16:32:35 +0530445 * zynq_gpio_set_irq_type - Set the irq type for a gpio pin
446 * @irq_data: irq data containing irq number of gpio pin
447 * @type: interrupt type that is to be set for the gpio pin
448 *
449 * This function gets the gpio pin number and its bank from the gpio pin number
450 * and configures the INT_TYPE, INT_POLARITY and INT_ANY registers.
451 *
452 * Return: 0, negative error otherwise.
453 * TYPE-EDGE_RISING, INT_TYPE - 1, INT_POLARITY - 1, INT_ANY - 0;
454 * TYPE-EDGE_FALLING, INT_TYPE - 1, INT_POLARITY - 0, INT_ANY - 0;
455 * TYPE-EDGE_BOTH, INT_TYPE - 1, INT_POLARITY - NA, INT_ANY - 1;
456 * TYPE-LEVEL_HIGH, INT_TYPE - 0, INT_POLARITY - 1, INT_ANY - NA;
457 * TYPE-LEVEL_LOW, INT_TYPE - 0, INT_POLARITY - 0, INT_ANY - NA
458 */
459static int zynq_gpio_set_irq_type(struct irq_data *irq_data, unsigned int type)
460{
461 u32 int_type, int_pol, int_any;
462 unsigned int device_pin_num, bank_num, bank_pin_num;
Linus Walleijfa9795d2015-08-27 14:26:46 +0200463 struct zynq_gpio *gpio =
Linus Walleij31a89442015-12-07 15:29:53 +0100464 gpiochip_get_data(irq_data_get_irq_chip_data(irq_data));
Harini Katakam3242ba12014-07-08 16:32:35 +0530465
466 device_pin_num = irq_data->hwirq;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530467 zynq_gpio_get_bank_pin(device_pin_num, &bank_num, &bank_pin_num, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530468
469 int_type = readl_relaxed(gpio->base_addr +
470 ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
471 int_pol = readl_relaxed(gpio->base_addr +
472 ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
473 int_any = readl_relaxed(gpio->base_addr +
474 ZYNQ_GPIO_INTANY_OFFSET(bank_num));
475
476 /*
477 * based on the type requested, configure the INT_TYPE, INT_POLARITY
478 * and INT_ANY registers
479 */
480 switch (type) {
481 case IRQ_TYPE_EDGE_RISING:
482 int_type |= BIT(bank_pin_num);
483 int_pol |= BIT(bank_pin_num);
484 int_any &= ~BIT(bank_pin_num);
485 break;
486 case IRQ_TYPE_EDGE_FALLING:
487 int_type |= BIT(bank_pin_num);
488 int_pol &= ~BIT(bank_pin_num);
489 int_any &= ~BIT(bank_pin_num);
490 break;
491 case IRQ_TYPE_EDGE_BOTH:
492 int_type |= BIT(bank_pin_num);
493 int_any |= BIT(bank_pin_num);
494 break;
495 case IRQ_TYPE_LEVEL_HIGH:
496 int_type &= ~BIT(bank_pin_num);
497 int_pol |= BIT(bank_pin_num);
498 break;
499 case IRQ_TYPE_LEVEL_LOW:
500 int_type &= ~BIT(bank_pin_num);
501 int_pol &= ~BIT(bank_pin_num);
502 break;
503 default:
504 return -EINVAL;
505 }
506
507 writel_relaxed(int_type,
508 gpio->base_addr + ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
509 writel_relaxed(int_pol,
510 gpio->base_addr + ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
511 writel_relaxed(int_any,
512 gpio->base_addr + ZYNQ_GPIO_INTANY_OFFSET(bank_num));
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200513
514 if (type & IRQ_TYPE_LEVEL_MASK) {
Thomas Gleixner47c08462015-06-23 14:37:42 +0200515 irq_set_chip_handler_name_locked(irq_data,
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200516 &zynq_gpio_level_irqchip, handle_fasteoi_irq, NULL);
517 } else {
Thomas Gleixner47c08462015-06-23 14:37:42 +0200518 irq_set_chip_handler_name_locked(irq_data,
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200519 &zynq_gpio_edge_irqchip, handle_level_irq, NULL);
520 }
521
Harini Katakam3242ba12014-07-08 16:32:35 +0530522 return 0;
523}
524
525static int zynq_gpio_set_wake(struct irq_data *data, unsigned int on)
526{
Linus Walleijfa9795d2015-08-27 14:26:46 +0200527 struct zynq_gpio *gpio =
Linus Walleij31a89442015-12-07 15:29:53 +0100528 gpiochip_get_data(irq_data_get_irq_chip_data(data));
Ezra Savard59e22112014-08-29 10:58:46 -0700529
530 irq_set_irq_wake(gpio->irq, on);
Harini Katakam3242ba12014-07-08 16:32:35 +0530531
532 return 0;
533}
534
535/* irq chip descriptor */
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200536static struct irq_chip zynq_gpio_level_irqchip = {
Harini Katakam3242ba12014-07-08 16:32:35 +0530537 .name = DRIVER_NAME,
Lars-Peter Clausen190dc2e2014-07-18 11:52:12 +0200538 .irq_enable = zynq_gpio_irq_enable,
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200539 .irq_eoi = zynq_gpio_irq_ack,
540 .irq_mask = zynq_gpio_irq_mask,
541 .irq_unmask = zynq_gpio_irq_unmask,
542 .irq_set_type = zynq_gpio_set_irq_type,
543 .irq_set_wake = zynq_gpio_set_wake,
Ezra Savarda1946772014-08-29 10:58:45 -0700544 .flags = IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED |
545 IRQCHIP_MASK_ON_SUSPEND,
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200546};
547
548static struct irq_chip zynq_gpio_edge_irqchip = {
549 .name = DRIVER_NAME,
550 .irq_enable = zynq_gpio_irq_enable,
551 .irq_ack = zynq_gpio_irq_ack,
Harini Katakam3242ba12014-07-08 16:32:35 +0530552 .irq_mask = zynq_gpio_irq_mask,
553 .irq_unmask = zynq_gpio_irq_unmask,
554 .irq_set_type = zynq_gpio_set_irq_type,
555 .irq_set_wake = zynq_gpio_set_wake,
Ezra Savarda1946772014-08-29 10:58:45 -0700556 .flags = IRQCHIP_MASK_ON_SUSPEND,
Harini Katakam3242ba12014-07-08 16:32:35 +0530557};
558
Lars-Peter Clausen5a2533a2014-08-18 11:54:55 +0200559static void zynq_gpio_handle_bank_irq(struct zynq_gpio *gpio,
560 unsigned int bank_num,
561 unsigned long pending)
562{
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530563 unsigned int bank_offset = gpio->p_data->bank_min[bank_num];
Lars-Peter Clausen5a2533a2014-08-18 11:54:55 +0200564 struct irq_domain *irqdomain = gpio->chip.irqdomain;
565 int offset;
566
567 if (!pending)
568 return;
569
570 for_each_set_bit(offset, &pending, 32) {
571 unsigned int gpio_irq;
572
Lars-Peter Clausen016da142014-08-18 11:54:56 +0200573 gpio_irq = irq_find_mapping(irqdomain, offset + bank_offset);
Lars-Peter Clausen5a2533a2014-08-18 11:54:55 +0200574 generic_handle_irq(gpio_irq);
575 }
576}
577
Harini Katakam3242ba12014-07-08 16:32:35 +0530578/**
579 * zynq_gpio_irqhandler - IRQ handler for the gpio banks of a gpio device
Harini Katakam3242ba12014-07-08 16:32:35 +0530580 * @desc: irq descriptor instance of the 'irq'
581 *
582 * This function reads the Interrupt Status Register of each bank to get the
583 * gpio pin number which has triggered an interrupt. It then acks the triggered
584 * interrupt and calls the pin specific handler set by the higher layer
585 * application for that pin.
586 * Note: A bug is reported if no handler is set for the gpio pin.
587 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200588static void zynq_gpio_irqhandler(struct irq_desc *desc)
Harini Katakam3242ba12014-07-08 16:32:35 +0530589{
590 u32 int_sts, int_enb;
591 unsigned int bank_num;
Linus Walleijfa9795d2015-08-27 14:26:46 +0200592 struct zynq_gpio *gpio =
Linus Walleij31a89442015-12-07 15:29:53 +0100593 gpiochip_get_data(irq_desc_get_handler_data(desc));
Harini Katakam3242ba12014-07-08 16:32:35 +0530594 struct irq_chip *irqchip = irq_desc_get_chip(desc);
595
596 chained_irq_enter(irqchip, desc);
597
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530598 for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
Harini Katakam3242ba12014-07-08 16:32:35 +0530599 int_sts = readl_relaxed(gpio->base_addr +
600 ZYNQ_GPIO_INTSTS_OFFSET(bank_num));
601 int_enb = readl_relaxed(gpio->base_addr +
602 ZYNQ_GPIO_INTMASK_OFFSET(bank_num));
Lars-Peter Clausen5a2533a2014-08-18 11:54:55 +0200603 zynq_gpio_handle_bank_irq(gpio, bank_num, int_sts & ~int_enb);
Harini Katakam3242ba12014-07-08 16:32:35 +0530604 }
605
606 chained_irq_exit(irqchip, desc);
607}
608
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200609static void zynq_gpio_save_context(struct zynq_gpio *gpio)
610{
611 unsigned int bank_num;
612
613 for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
614 gpio->context.datalsw[bank_num] =
615 readl_relaxed(gpio->base_addr +
616 ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num));
617 gpio->context.datamsw[bank_num] =
618 readl_relaxed(gpio->base_addr +
619 ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num));
620 gpio->context.dirm[bank_num] = readl_relaxed(gpio->base_addr +
621 ZYNQ_GPIO_DIRM_OFFSET(bank_num));
622 gpio->context.int_en[bank_num] = readl_relaxed(gpio->base_addr +
623 ZYNQ_GPIO_INTMASK_OFFSET(bank_num));
624 gpio->context.int_type[bank_num] =
625 readl_relaxed(gpio->base_addr +
626 ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
627 gpio->context.int_polarity[bank_num] =
628 readl_relaxed(gpio->base_addr +
629 ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
630 gpio->context.int_any[bank_num] =
631 readl_relaxed(gpio->base_addr +
632 ZYNQ_GPIO_INTANY_OFFSET(bank_num));
633 }
634}
635
636static void zynq_gpio_restore_context(struct zynq_gpio *gpio)
637{
638 unsigned int bank_num;
639
640 for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++) {
641 writel_relaxed(gpio->context.datalsw[bank_num],
642 gpio->base_addr +
643 ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num));
644 writel_relaxed(gpio->context.datamsw[bank_num],
645 gpio->base_addr +
646 ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num));
647 writel_relaxed(gpio->context.dirm[bank_num],
648 gpio->base_addr +
649 ZYNQ_GPIO_DIRM_OFFSET(bank_num));
650 writel_relaxed(gpio->context.int_en[bank_num],
651 gpio->base_addr +
652 ZYNQ_GPIO_INTEN_OFFSET(bank_num));
653 writel_relaxed(gpio->context.int_type[bank_num],
654 gpio->base_addr +
655 ZYNQ_GPIO_INTTYPE_OFFSET(bank_num));
656 writel_relaxed(gpio->context.int_polarity[bank_num],
657 gpio->base_addr +
658 ZYNQ_GPIO_INTPOL_OFFSET(bank_num));
659 writel_relaxed(gpio->context.int_any[bank_num],
660 gpio->base_addr +
661 ZYNQ_GPIO_INTANY_OFFSET(bank_num));
662 }
663}
Michal Simekeb73d6e2017-08-07 13:01:59 +0200664
Harini Katakam3242ba12014-07-08 16:32:35 +0530665static int __maybe_unused zynq_gpio_suspend(struct device *dev)
666{
Ezra Savard59e22112014-08-29 10:58:46 -0700667 struct platform_device *pdev = to_platform_device(dev);
668 int irq = platform_get_irq(pdev, 0);
669 struct irq_data *data = irq_get_irq_data(irq);
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200670 struct zynq_gpio *gpio = platform_get_drvdata(pdev);
Ezra Savard59e22112014-08-29 10:58:46 -0700671
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200672 if (!irqd_is_wakeup_set(data)) {
673 zynq_gpio_save_context(gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530674 return pm_runtime_force_suspend(dev);
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200675 }
Harini Katakam3242ba12014-07-08 16:32:35 +0530676
677 return 0;
678}
679
680static int __maybe_unused zynq_gpio_resume(struct device *dev)
681{
Ezra Savard59e22112014-08-29 10:58:46 -0700682 struct platform_device *pdev = to_platform_device(dev);
683 int irq = platform_get_irq(pdev, 0);
684 struct irq_data *data = irq_get_irq_data(irq);
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200685 struct zynq_gpio *gpio = platform_get_drvdata(pdev);
686 int ret;
Ezra Savard59e22112014-08-29 10:58:46 -0700687
Shubhrajyoti Dattae11de4d2017-08-07 13:01:54 +0200688 if (!irqd_is_wakeup_set(data)) {
689 ret = pm_runtime_force_resume(dev);
690 zynq_gpio_restore_context(gpio);
691 return ret;
692 }
Harini Katakam3242ba12014-07-08 16:32:35 +0530693
694 return 0;
695}
696
697static int __maybe_unused zynq_gpio_runtime_suspend(struct device *dev)
698{
699 struct platform_device *pdev = to_platform_device(dev);
700 struct zynq_gpio *gpio = platform_get_drvdata(pdev);
701
702 clk_disable_unprepare(gpio->clk);
703
704 return 0;
705}
706
707static int __maybe_unused zynq_gpio_runtime_resume(struct device *dev)
708{
709 struct platform_device *pdev = to_platform_device(dev);
710 struct zynq_gpio *gpio = platform_get_drvdata(pdev);
711
712 return clk_prepare_enable(gpio->clk);
713}
714
Nava kishore Manne2717cfc2017-08-07 13:02:00 +0200715static int zynq_gpio_request(struct gpio_chip *chip, unsigned int offset)
Harini Katakam3242ba12014-07-08 16:32:35 +0530716{
717 int ret;
718
Linus Walleij58383c782015-11-04 09:56:26 +0100719 ret = pm_runtime_get_sync(chip->parent);
Harini Katakam3242ba12014-07-08 16:32:35 +0530720
721 /*
722 * If the device is already active pm_runtime_get() will return 1 on
723 * success, but gpio_request still needs to return 0.
724 */
725 return ret < 0 ? ret : 0;
726}
727
Nava kishore Manne2717cfc2017-08-07 13:02:00 +0200728static void zynq_gpio_free(struct gpio_chip *chip, unsigned int offset)
Harini Katakam3242ba12014-07-08 16:32:35 +0530729{
Linus Walleij58383c782015-11-04 09:56:26 +0100730 pm_runtime_put(chip->parent);
Harini Katakam3242ba12014-07-08 16:32:35 +0530731}
732
733static const struct dev_pm_ops zynq_gpio_dev_pm_ops = {
734 SET_SYSTEM_SLEEP_PM_OPS(zynq_gpio_suspend, zynq_gpio_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +0100735 SET_RUNTIME_PM_OPS(zynq_gpio_runtime_suspend,
Harini Katakam3242ba12014-07-08 16:32:35 +0530736 zynq_gpio_runtime_resume, NULL)
737};
738
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530739static const struct zynq_platform_data zynqmp_gpio_def = {
740 .label = "zynqmp_gpio",
Swapna Manupati06aa0902017-08-07 13:01:57 +0200741 .quirks = GPIO_QUIRK_DATA_RO_BUG,
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530742 .ngpio = ZYNQMP_GPIO_NR_GPIOS,
743 .max_bank = ZYNQMP_GPIO_MAX_BANK,
744 .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
745 .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
746 .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
747 .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
748 .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
749 .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
750 .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
751 .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
752 .bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
753 .bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
754 .bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
755 .bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
756};
757
758static const struct zynq_platform_data zynq_gpio_def = {
759 .label = "zynq_gpio",
Swapna Manupati06aa0902017-08-07 13:01:57 +0200760 .quirks = ZYNQ_GPIO_QUIRK_IS_ZYNQ | GPIO_QUIRK_DATA_RO_BUG,
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530761 .ngpio = ZYNQ_GPIO_NR_GPIOS,
762 .max_bank = ZYNQ_GPIO_MAX_BANK,
763 .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
764 .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
765 .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
766 .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
767 .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
768 .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
769 .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
770 .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
771};
772
773static const struct of_device_id zynq_gpio_of_match[] = {
Masahiro Yamada7808c422017-05-13 01:18:45 +0900774 { .compatible = "xlnx,zynq-gpio-1.0", .data = &zynq_gpio_def },
775 { .compatible = "xlnx,zynqmp-gpio-1.0", .data = &zynqmp_gpio_def },
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530776 { /* end of table */ }
777};
778MODULE_DEVICE_TABLE(of, zynq_gpio_of_match);
779
Harini Katakam3242ba12014-07-08 16:32:35 +0530780/**
781 * zynq_gpio_probe - Initialization method for a zynq_gpio device
782 * @pdev: platform device instance
783 *
784 * This function allocates memory resources for the gpio device and registers
785 * all the banks of the device. It will also set up interrupts for the gpio
786 * pins.
787 * Note: Interrupts are disabled for all the banks during initialization.
788 *
789 * Return: 0 on success, negative error otherwise.
790 */
791static int zynq_gpio_probe(struct platform_device *pdev)
792{
Ezra Savard59e22112014-08-29 10:58:46 -0700793 int ret, bank_num;
Harini Katakam3242ba12014-07-08 16:32:35 +0530794 struct zynq_gpio *gpio;
795 struct gpio_chip *chip;
796 struct resource *res;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530797 const struct of_device_id *match;
Harini Katakam3242ba12014-07-08 16:32:35 +0530798
799 gpio = devm_kzalloc(&pdev->dev, sizeof(*gpio), GFP_KERNEL);
800 if (!gpio)
801 return -ENOMEM;
802
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530803 match = of_match_node(zynq_gpio_of_match, pdev->dev.of_node);
804 if (!match) {
805 dev_err(&pdev->dev, "of_match_node() failed\n");
806 return -EINVAL;
807 }
808 gpio->p_data = match->data;
Harini Katakam3242ba12014-07-08 16:32:35 +0530809 platform_set_drvdata(pdev, gpio);
810
811 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
812 gpio->base_addr = devm_ioremap_resource(&pdev->dev, res);
813 if (IS_ERR(gpio->base_addr))
814 return PTR_ERR(gpio->base_addr);
815
Ezra Savard59e22112014-08-29 10:58:46 -0700816 gpio->irq = platform_get_irq(pdev, 0);
817 if (gpio->irq < 0) {
Harini Katakam3242ba12014-07-08 16:32:35 +0530818 dev_err(&pdev->dev, "invalid IRQ\n");
Ezra Savard59e22112014-08-29 10:58:46 -0700819 return gpio->irq;
Harini Katakam3242ba12014-07-08 16:32:35 +0530820 }
821
822 /* configure the gpio chip */
823 chip = &gpio->chip;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530824 chip->label = gpio->p_data->label;
Harini Katakam3242ba12014-07-08 16:32:35 +0530825 chip->owner = THIS_MODULE;
Linus Walleij58383c782015-11-04 09:56:26 +0100826 chip->parent = &pdev->dev;
Harini Katakam3242ba12014-07-08 16:32:35 +0530827 chip->get = zynq_gpio_get_value;
828 chip->set = zynq_gpio_set_value;
829 chip->request = zynq_gpio_request;
830 chip->free = zynq_gpio_free;
831 chip->direction_input = zynq_gpio_dir_in;
832 chip->direction_output = zynq_gpio_dir_out;
833 chip->base = -1;
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530834 chip->ngpio = gpio->p_data->ngpio;
Harini Katakam3242ba12014-07-08 16:32:35 +0530835
Michal Simek3773c192015-12-10 12:10:12 +0100836 /* Retrieve GPIO clock */
Harini Katakam3242ba12014-07-08 16:32:35 +0530837 gpio->clk = devm_clk_get(&pdev->dev, NULL);
838 if (IS_ERR(gpio->clk)) {
839 dev_err(&pdev->dev, "input clock not found.\n");
840 return PTR_ERR(gpio->clk);
841 }
Helmut Grohne0f84f292016-06-03 14:15:32 +0200842 ret = clk_prepare_enable(gpio->clk);
843 if (ret) {
844 dev_err(&pdev->dev, "Unable to enable clock.\n");
845 return ret;
846 }
Michal Simek3773c192015-12-10 12:10:12 +0100847
Helmut Grohne0f84f292016-06-03 14:15:32 +0200848 pm_runtime_set_active(&pdev->dev);
Michal Simek3773c192015-12-10 12:10:12 +0100849 pm_runtime_enable(&pdev->dev);
850 ret = pm_runtime_get_sync(&pdev->dev);
851 if (ret < 0)
Shubhrajyoti Datta615d23f2016-04-04 23:44:06 +0530852 goto err_pm_dis;
Harini Katakam3242ba12014-07-08 16:32:35 +0530853
854 /* report a bug if gpio chip registration fails */
Linus Walleij31a89442015-12-07 15:29:53 +0100855 ret = gpiochip_add_data(chip, gpio);
Harini Katakam3242ba12014-07-08 16:32:35 +0530856 if (ret) {
857 dev_err(&pdev->dev, "Failed to add gpio chip\n");
Michal Simek3773c192015-12-10 12:10:12 +0100858 goto err_pm_put;
Harini Katakam3242ba12014-07-08 16:32:35 +0530859 }
860
861 /* disable interrupts for all banks */
Anurag Kumar Vulishabdf7a4a2015-06-04 17:40:32 +0530862 for (bank_num = 0; bank_num < gpio->p_data->max_bank; bank_num++)
Harini Katakam3242ba12014-07-08 16:32:35 +0530863 writel_relaxed(ZYNQ_GPIO_IXR_DISABLE_ALL, gpio->base_addr +
864 ZYNQ_GPIO_INTDIS_OFFSET(bank_num));
865
Lars-Peter Clausen6dd85952014-07-18 11:52:13 +0200866 ret = gpiochip_irqchip_add(chip, &zynq_gpio_edge_irqchip, 0,
867 handle_level_irq, IRQ_TYPE_NONE);
Harini Katakam3242ba12014-07-08 16:32:35 +0530868 if (ret) {
869 dev_err(&pdev->dev, "Failed to add irq chip\n");
870 goto err_rm_gpiochip;
871 }
872
Ezra Savard59e22112014-08-29 10:58:46 -0700873 gpiochip_set_chained_irqchip(chip, &zynq_gpio_edge_irqchip, gpio->irq,
Harini Katakam3242ba12014-07-08 16:32:35 +0530874 zynq_gpio_irqhandler);
875
Michal Simek3773c192015-12-10 12:10:12 +0100876 pm_runtime_put(&pdev->dev);
Harini Katakam3242ba12014-07-08 16:32:35 +0530877
Harini Katakam3242ba12014-07-08 16:32:35 +0530878 return 0;
879
880err_rm_gpiochip:
abdoulaye berthe88d5e522014-07-12 22:30:14 +0200881 gpiochip_remove(chip);
Michal Simek3773c192015-12-10 12:10:12 +0100882err_pm_put:
883 pm_runtime_put(&pdev->dev);
Shubhrajyoti Datta615d23f2016-04-04 23:44:06 +0530884err_pm_dis:
885 pm_runtime_disable(&pdev->dev);
Helmut Grohne0f84f292016-06-03 14:15:32 +0200886 clk_disable_unprepare(gpio->clk);
Harini Katakam3242ba12014-07-08 16:32:35 +0530887
888 return ret;
889}
890
891/**
892 * zynq_gpio_remove - Driver removal function
893 * @pdev: platform device instance
894 *
895 * Return: 0 always
896 */
897static int zynq_gpio_remove(struct platform_device *pdev)
898{
Harini Katakam3242ba12014-07-08 16:32:35 +0530899 struct zynq_gpio *gpio = platform_get_drvdata(pdev);
900
901 pm_runtime_get_sync(&pdev->dev);
Linus Walleijda26d5d2014-09-16 15:11:41 -0700902 gpiochip_remove(&gpio->chip);
Harini Katakam3242ba12014-07-08 16:32:35 +0530903 clk_disable_unprepare(gpio->clk);
904 device_set_wakeup_capable(&pdev->dev, 0);
Michal Simek6b956af2015-06-25 10:29:19 +0200905 pm_runtime_disable(&pdev->dev);
Harini Katakam3242ba12014-07-08 16:32:35 +0530906 return 0;
907}
908
Harini Katakam3242ba12014-07-08 16:32:35 +0530909static struct platform_driver zynq_gpio_driver = {
910 .driver = {
911 .name = DRIVER_NAME,
Harini Katakam3242ba12014-07-08 16:32:35 +0530912 .pm = &zynq_gpio_dev_pm_ops,
913 .of_match_table = zynq_gpio_of_match,
914 },
915 .probe = zynq_gpio_probe,
916 .remove = zynq_gpio_remove,
917};
918
919/**
920 * zynq_gpio_init - Initial driver registration call
921 *
922 * Return: value from platform_driver_register
923 */
924static int __init zynq_gpio_init(void)
925{
926 return platform_driver_register(&zynq_gpio_driver);
927}
928postcore_initcall(zynq_gpio_init);
929
Masahiro Yamada80d2bf52015-06-17 17:51:41 +0900930static void __exit zynq_gpio_exit(void)
931{
932 platform_driver_unregister(&zynq_gpio_driver);
933}
934module_exit(zynq_gpio_exit);
935
Harini Katakam3242ba12014-07-08 16:32:35 +0530936MODULE_AUTHOR("Xilinx Inc.");
937MODULE_DESCRIPTION("Zynq GPIO driver");
938MODULE_LICENSE("GPL");