blob: 51bfb796898b69a9a7b42235a64b7a712c3e3413 [file] [log] [blame]
Fabio Estevamcd6100f2018-07-10 11:21:22 -03001// SPDX-License-Identifier: GPL-2.0
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +02002/*
3 * Watchdog driver for IMX2 and later processors
4 *
Wolfram Sang62c35b42020-05-02 16:26:53 +02005 * Copyright (C) 2010 Wolfram Sang, Pengutronix e.K. <kernel@pengutronix.de>
Anson Huang1a9c5ef2014-01-13 19:58:34 +08006 * Copyright (C) 2014 Freescale Semiconductor, Inc.
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +02007 *
8 * some parts adapted by similar drivers from Darius Augulis and Vladimir
9 * Zapolskiy, additional improvements by Wim Van Sebroeck.
10 *
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020011 * NOTE: MX1 has a slightly different Watchdog than MX2 and later:
12 *
13 * MX1: MX2+:
14 * ---- -----
15 * Registers: 32-bit 16-bit
16 * Stopable timer: Yes No
17 * Need to enable clk: No Yes
18 * Halt on suspend: Manual Can be automatic
19 */
20
Xiubo Li30cb0422014-04-04 09:33:24 +080021#include <linux/clk.h>
Jingchang Lu334a9d82014-09-12 15:24:36 +080022#include <linux/delay.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020023#include <linux/init.h>
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030024#include <linux/interrupt.h>
Xiubo Li30cb0422014-04-04 09:33:24 +080025#include <linux/io.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020026#include <linux/kernel.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020027#include <linux/module.h>
28#include <linux/moduleparam.h>
Xiubo Lif728f4b2014-06-03 10:45:14 +080029#include <linux/of_address.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020030#include <linux/platform_device.h>
Xiubo Lia7977002014-04-04 09:33:25 +080031#include <linux/regmap.h>
Xiubo Li30cb0422014-04-04 09:33:24 +080032#include <linux/watchdog.h>
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020033
34#define DRIVER_NAME "imx2-wdt"
35
36#define IMX2_WDT_WCR 0x00 /* Control Register */
37#define IMX2_WDT_WCR_WT (0xFF << 8) /* -> Watchdog Timeout Field */
Vladimir Zapolskiy68d4cb82016-08-31 14:52:49 +030038#define IMX2_WDT_WCR_WDA BIT(5) /* -> External Reset WDOG_B */
39#define IMX2_WDT_WCR_SRS BIT(4) /* -> Software Reset Signal */
40#define IMX2_WDT_WCR_WRE BIT(3) /* -> WDOG Reset Enable */
41#define IMX2_WDT_WCR_WDE BIT(2) /* -> Watchdog Enable */
42#define IMX2_WDT_WCR_WDZST BIT(0) /* -> Watchdog timer Suspend */
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020043
44#define IMX2_WDT_WSR 0x02 /* Service Register */
45#define IMX2_WDT_SEQ1 0x5555 /* -> service sequence 1 */
46#define IMX2_WDT_SEQ2 0xAAAA /* -> service sequence 2 */
47
Oskar Schirmer474ef122012-02-16 12:17:45 +000048#define IMX2_WDT_WRSR 0x04 /* Reset Status Register */
Vladimir Zapolskiy68d4cb82016-08-31 14:52:49 +030049#define IMX2_WDT_WRSR_TOUT BIT(1) /* -> Reset due to Timeout */
Oskar Schirmer474ef122012-02-16 12:17:45 +000050
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030051#define IMX2_WDT_WICR 0x06 /* Interrupt Control Register */
52#define IMX2_WDT_WICR_WIE BIT(15) /* -> Interrupt Enable */
53#define IMX2_WDT_WICR_WTIS BIT(14) /* -> Interrupt Status */
54#define IMX2_WDT_WICR_WICT 0xFF /* -> Interrupt Count Timeout */
55
Markus Pargmann5fe65ce2014-09-08 09:14:07 +020056#define IMX2_WDT_WMCR 0x08 /* Misc Register */
57
Rasmus Villemoes144783a2019-08-12 15:13:56 +020058#define IMX2_WDT_MAX_TIME 128U
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020059#define IMX2_WDT_DEFAULT_TIME 60 /* in seconds */
60
61#define WDOG_SEC_TO_COUNT(s) ((s * 2 - 1) << 8)
62
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020063struct imx2_wdt_device {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020064 struct clk *clk;
Xiubo Lia7977002014-04-04 09:33:25 +080065 struct regmap *regmap;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020066 struct watchdog_device wdog;
Tim Harveybc677ff42016-04-01 08:16:43 -070067 bool ext_reset;
Robin Gonge0b101a2021-05-15 01:21:15 +080068 bool clk_is_on;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +020069};
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020070
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010071static bool nowayout = WATCHDOG_NOWAYOUT;
72module_param(nowayout, bool, 0);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020073MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
74 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
75
Marcus Folkesson2b77f002018-02-08 14:11:08 +010076static unsigned timeout;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +020077module_param(timeout, uint, 0);
78MODULE_PARM_DESC(timeout, "Watchdog timeout in seconds (default="
79 __MODULE_STRING(IMX2_WDT_DEFAULT_TIME) ")");
80
81static const struct watchdog_info imx2_wdt_info = {
82 .identity = "imx2+ watchdog",
83 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE,
84};
85
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +030086static const struct watchdog_info imx2_wdt_pretimeout_info = {
87 .identity = "imx2+ watchdog",
88 .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT | WDIOF_MAGICCLOSE |
89 WDIOF_PRETIMEOUT,
90};
91
Guenter Roeck4d8b2292016-02-26 17:32:49 -080092static int imx2_wdt_restart(struct watchdog_device *wdog, unsigned long action,
93 void *data)
Jingchang Lu334a9d82014-09-12 15:24:36 +080094{
Damien Riegel2d9d24752015-11-16 12:28:04 -050095 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Jingchang Lu334a9d82014-09-12 15:24:36 +080096 unsigned int wcr_enable = IMX2_WDT_WCR_WDE;
Damien Riegel2d9d24752015-11-16 12:28:04 -050097
Tim Harveybc677ff42016-04-01 08:16:43 -070098 /* Use internal reset or external - not both */
99 if (wdev->ext_reset)
100 wcr_enable |= IMX2_WDT_WCR_SRS; /* do not assert int reset */
101 else
102 wcr_enable |= IMX2_WDT_WCR_WDA; /* do not assert ext-reset */
103
Jingchang Lu334a9d82014-09-12 15:24:36 +0800104 /* Assert SRS signal */
Fabio Estevam9493c0d2015-10-02 00:25:28 -0300105 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
Jingchang Lu334a9d82014-09-12 15:24:36 +0800106 /*
107 * Due to imx6q errata ERR004346 (WDOG: WDOG SRS bit requires to be
108 * written twice), we add another two writes to ensure there must be at
109 * least two writes happen in the same one 32kHz clock period. We save
110 * the target check here, since the writes shouldn't be a huge burden
111 * for other platforms.
112 */
Fabio Estevam9493c0d2015-10-02 00:25:28 -0300113 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
114 regmap_write(wdev->regmap, IMX2_WDT_WCR, wcr_enable);
Jingchang Lu334a9d82014-09-12 15:24:36 +0800115
116 /* wait for reset to assert... */
117 mdelay(500);
118
Damien Riegel2d9d24752015-11-16 12:28:04 -0500119 return 0;
Jingchang Lu334a9d82014-09-12 15:24:36 +0800120}
121
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200122static inline void imx2_wdt_setup(struct watchdog_device *wdog)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200123{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200124 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Xiubo Lia7977002014-04-04 09:33:25 +0800125 u32 val;
126
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200127 regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200128
Anson Huang1a9c5ef2014-01-13 19:58:34 +0800129 /* Suspend timer in low power mode, write once-only */
130 val |= IMX2_WDT_WCR_WDZST;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200131 /* Strip the old watchdog Time-Out value */
132 val &= ~IMX2_WDT_WCR_WT;
Tim Harveybc677ff42016-04-01 08:16:43 -0700133 /* Generate internal chip-level reset if WDOG times out */
134 if (!wdev->ext_reset)
135 val &= ~IMX2_WDT_WCR_WRE;
136 /* Or if external-reset assert WDOG_B reset only on time-out */
137 else
138 val |= IMX2_WDT_WCR_WRE;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200139 /* Keep Watchdog Disabled */
140 val &= ~IMX2_WDT_WCR_WDE;
141 /* Set the watchdog's Time-Out value */
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200142 val |= WDOG_SEC_TO_COUNT(wdog->timeout);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200143
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200144 regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200145
146 /* enable the watchdog */
147 val |= IMX2_WDT_WCR_WDE;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200148 regmap_write(wdev->regmap, IMX2_WDT_WCR, val);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200149}
150
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200151static inline bool imx2_wdt_is_running(struct imx2_wdt_device *wdev)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200152{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200153 u32 val;
154
155 regmap_read(wdev->regmap, IMX2_WDT_WCR, &val);
156
157 return val & IMX2_WDT_WCR_WDE;
158}
159
160static int imx2_wdt_ping(struct watchdog_device *wdog)
161{
162 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
163
Robin Gonge0b101a2021-05-15 01:21:15 +0800164 if (!wdev->clk_is_on)
165 return 0;
166
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200167 regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ1);
168 regmap_write(wdev->regmap, IMX2_WDT_WSR, IMX2_WDT_SEQ2);
169 return 0;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200170}
171
Martin Kaiser0be26722018-01-01 18:26:47 +0100172static void __imx2_wdt_set_timeout(struct watchdog_device *wdog,
173 unsigned int new_timeout)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200174{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200175 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200176
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200177 regmap_update_bits(wdev->regmap, IMX2_WDT_WCR, IMX2_WDT_WCR_WT,
Xiubo Lia7977002014-04-04 09:33:25 +0800178 WDOG_SEC_TO_COUNT(new_timeout));
Martin Kaiser0be26722018-01-01 18:26:47 +0100179}
180
181static int imx2_wdt_set_timeout(struct watchdog_device *wdog,
182 unsigned int new_timeout)
183{
Georg Hofmannb07e2282019-04-08 21:25:54 +0200184 unsigned int actual;
Martin Kaiser0be26722018-01-01 18:26:47 +0100185
Rasmus Villemoes144783a2019-08-12 15:13:56 +0200186 actual = min(new_timeout, IMX2_WDT_MAX_TIME);
Georg Hofmannb07e2282019-04-08 21:25:54 +0200187 __imx2_wdt_set_timeout(wdog, actual);
Martin Kaiser0be26722018-01-01 18:26:47 +0100188 wdog->timeout = new_timeout;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200189 return 0;
190}
191
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300192static int imx2_wdt_set_pretimeout(struct watchdog_device *wdog,
193 unsigned int new_pretimeout)
194{
195 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
196
197 if (new_pretimeout >= IMX2_WDT_MAX_TIME)
198 return -EINVAL;
199
200 wdog->pretimeout = new_pretimeout;
201
202 regmap_update_bits(wdev->regmap, IMX2_WDT_WICR,
203 IMX2_WDT_WICR_WIE | IMX2_WDT_WICR_WICT,
204 IMX2_WDT_WICR_WIE | (new_pretimeout << 1));
205 return 0;
206}
207
208static irqreturn_t imx2_wdt_isr(int irq, void *wdog_arg)
209{
210 struct watchdog_device *wdog = wdog_arg;
211 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
212
213 regmap_write_bits(wdev->regmap, IMX2_WDT_WICR,
214 IMX2_WDT_WICR_WTIS, IMX2_WDT_WICR_WTIS);
215
216 watchdog_notify_pretimeout(wdog);
217
218 return IRQ_HANDLED;
219}
220
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200221static int imx2_wdt_start(struct watchdog_device *wdog)
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200222{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200223 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200224
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800225 if (imx2_wdt_is_running(wdev))
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200226 imx2_wdt_set_timeout(wdog, wdog->timeout);
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800227 else
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200228 imx2_wdt_setup(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200229
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800230 set_bit(WDOG_HW_RUNNING, &wdog->status);
231
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200232 return imx2_wdt_ping(wdog);
233}
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200234
Krzysztof Kozlowski4bd8ce32015-01-05 10:09:17 +0100235static const struct watchdog_ops imx2_wdt_ops = {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200236 .owner = THIS_MODULE,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200237 .start = imx2_wdt_start,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200238 .ping = imx2_wdt_ping,
239 .set_timeout = imx2_wdt_set_timeout,
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300240 .set_pretimeout = imx2_wdt_set_pretimeout,
Damien Riegel2d9d24752015-11-16 12:28:04 -0500241 .restart = imx2_wdt_restart,
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200242};
243
Krzysztof Kozlowski4bd8ce32015-01-05 10:09:17 +0100244static const struct regmap_config imx2_wdt_regmap_config = {
Xiubo Lia7977002014-04-04 09:33:25 +0800245 .reg_bits = 16,
246 .reg_stride = 2,
247 .val_bits = 16,
248 .max_register = 0x8,
249};
250
Anson Huang436867b2020-02-24 10:51:27 +0800251static void imx2_wdt_action(void *data)
252{
253 clk_disable_unprepare(data);
254}
255
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200256static int __init imx2_wdt_probe(struct platform_device *pdev)
257{
Anson Huang86865322019-09-24 15:07:08 +0800258 struct device *dev = &pdev->dev;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200259 struct imx2_wdt_device *wdev;
260 struct watchdog_device *wdog;
Xiubo Lia7977002014-04-04 09:33:25 +0800261 void __iomem *base;
262 int ret;
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200263 u32 val;
264
Anson Huang86865322019-09-24 15:07:08 +0800265 wdev = devm_kzalloc(dev, sizeof(*wdev), GFP_KERNEL);
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200266 if (!wdev)
267 return -ENOMEM;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200268
Anson Huang24b82252019-04-01 05:04:30 +0000269 base = devm_platform_ioremap_resource(pdev, 0);
Xiubo Lia7977002014-04-04 09:33:25 +0800270 if (IS_ERR(base))
271 return PTR_ERR(base);
272
Anson Huang86865322019-09-24 15:07:08 +0800273 wdev->regmap = devm_regmap_init_mmio_clk(dev, NULL, base,
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200274 &imx2_wdt_regmap_config);
275 if (IS_ERR(wdev->regmap)) {
Anson Huang86865322019-09-24 15:07:08 +0800276 dev_err(dev, "regmap init failed\n");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200277 return PTR_ERR(wdev->regmap);
Xiubo Lia7977002014-04-04 09:33:25 +0800278 }
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200279
Anson Huang86865322019-09-24 15:07:08 +0800280 wdev->clk = devm_clk_get(dev, NULL);
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200281 if (IS_ERR(wdev->clk)) {
Anson Huang86865322019-09-24 15:07:08 +0800282 dev_err(dev, "can't get Watchdog clock\n");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200283 return PTR_ERR(wdev->clk);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200284 }
285
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200286 wdog = &wdev->wdog;
287 wdog->info = &imx2_wdt_info;
288 wdog->ops = &imx2_wdt_ops;
289 wdog->min_timeout = 1;
Marcus Folkesson2b77f002018-02-08 14:11:08 +0100290 wdog->timeout = IMX2_WDT_DEFAULT_TIME;
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800291 wdog->max_hw_heartbeat_ms = IMX2_WDT_MAX_TIME * 1000;
Anson Huang86865322019-09-24 15:07:08 +0800292 wdog->parent = dev;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200293
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300294 ret = platform_get_irq(pdev, 0);
295 if (ret > 0)
Anson Huang86865322019-09-24 15:07:08 +0800296 if (!devm_request_irq(dev, ret, imx2_wdt_isr, 0,
297 dev_name(dev), wdog))
Vladimir Zapolskiy39487f62016-10-07 15:41:39 +0300298 wdog->info = &imx2_wdt_pretimeout_info;
299
Fabio Estevamaefb1632015-06-22 01:16:18 -0300300 ret = clk_prepare_enable(wdev->clk);
301 if (ret)
302 return ret;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200303
Anson Huang436867b2020-02-24 10:51:27 +0800304 ret = devm_add_action_or_reset(dev, imx2_wdt_action, wdev->clk);
305 if (ret)
306 return ret;
307
Robin Gonge0b101a2021-05-15 01:21:15 +0800308 wdev->clk_is_on = true;
309
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200310 regmap_read(wdev->regmap, IMX2_WDT_WRSR, &val);
311 wdog->bootstatus = val & IMX2_WDT_WRSR_TOUT ? WDIOF_CARDRESET : 0;
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200312
Anson Huang86865322019-09-24 15:07:08 +0800313 wdev->ext_reset = of_property_read_bool(dev->of_node,
Tim Harveybc677ff42016-04-01 08:16:43 -0700314 "fsl,ext-reset-output");
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200315 platform_set_drvdata(pdev, wdog);
316 watchdog_set_drvdata(wdog, wdev);
317 watchdog_set_nowayout(wdog, nowayout);
Damien Riegel2d9d24752015-11-16 12:28:04 -0500318 watchdog_set_restart_priority(wdog, 128);
Anson Huang86865322019-09-24 15:07:08 +0800319 watchdog_init_timeout(wdog, timeout, dev);
Grzegorz Jaszczyk14244b72021-06-18 21:50:33 +0200320 watchdog_stop_ping_on_suspend(wdog);
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200321
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800322 if (imx2_wdt_is_running(wdev)) {
323 imx2_wdt_set_timeout(wdog, wdog->timeout);
324 set_bit(WDOG_HW_RUNNING, &wdog->status);
325 }
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200326
Markus Pargmann5fe65ce2014-09-08 09:14:07 +0200327 /*
328 * Disable the watchdog power down counter at boot. Otherwise the power
329 * down counter will pull down the #WDOG interrupt line for one clock
330 * cycle.
331 */
332 regmap_write(wdev->regmap, IMX2_WDT_WMCR, 0);
333
Anson Huang436867b2020-02-24 10:51:27 +0800334 return devm_watchdog_register_device(dev, wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200335}
336
337static void imx2_wdt_shutdown(struct platform_device *pdev)
338{
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200339 struct watchdog_device *wdog = platform_get_drvdata(pdev);
340 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200341
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200342 if (imx2_wdt_is_running(wdev)) {
343 /*
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800344 * We are running, configure max timeout before reboot
345 * will take place.
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200346 */
Anatolij Gustschinfaad5de2014-04-11 08:57:14 +0200347 imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
348 imx2_wdt_ping(wdog);
349 dev_crit(&pdev->dev, "Device shutdown: Expect reboot!\n");
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200350 }
351}
352
Xiubo Libbd59002014-10-16 11:44:15 +0800353/* Disable watchdog if it is active or non-active but still running */
Anson Huangebe66de2019-09-24 15:07:07 +0800354static int __maybe_unused imx2_wdt_suspend(struct device *dev)
Xiubo Liaefbaf32014-09-22 18:00:52 +0800355{
356 struct watchdog_device *wdog = dev_get_drvdata(dev);
357 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
358
Xiubo Libbd59002014-10-16 11:44:15 +0800359 /* The watchdog IP block is running */
360 if (imx2_wdt_is_running(wdev)) {
Martin Kaiser0be26722018-01-01 18:26:47 +0100361 /*
362 * Don't update wdog->timeout, we'll restore the current value
363 * during resume.
364 */
365 __imx2_wdt_set_timeout(wdog, IMX2_WDT_MAX_TIME);
Xiubo Libbd59002014-10-16 11:44:15 +0800366 imx2_wdt_ping(wdog);
Xiubo Libbd59002014-10-16 11:44:15 +0800367 }
Xiubo Liaefbaf32014-09-22 18:00:52 +0800368
369 clk_disable_unprepare(wdev->clk);
370
Robin Gonge0b101a2021-05-15 01:21:15 +0800371 wdev->clk_is_on = false;
372
Xiubo Liaefbaf32014-09-22 18:00:52 +0800373 return 0;
374}
375
376/* Enable watchdog and configure it if necessary */
Anson Huangebe66de2019-09-24 15:07:07 +0800377static int __maybe_unused imx2_wdt_resume(struct device *dev)
Xiubo Liaefbaf32014-09-22 18:00:52 +0800378{
379 struct watchdog_device *wdog = dev_get_drvdata(dev);
380 struct imx2_wdt_device *wdev = watchdog_get_drvdata(wdog);
Fabio Estevamaefb1632015-06-22 01:16:18 -0300381 int ret;
Xiubo Liaefbaf32014-09-22 18:00:52 +0800382
Fabio Estevamaefb1632015-06-22 01:16:18 -0300383 ret = clk_prepare_enable(wdev->clk);
384 if (ret)
385 return ret;
Xiubo Liaefbaf32014-09-22 18:00:52 +0800386
Robin Gonge0b101a2021-05-15 01:21:15 +0800387 wdev->clk_is_on = true;
388
Xiubo Liaefbaf32014-09-22 18:00:52 +0800389 if (watchdog_active(wdog) && !imx2_wdt_is_running(wdev)) {
Xiubo Libbd59002014-10-16 11:44:15 +0800390 /*
391 * If the watchdog is still active and resumes
392 * from deep sleep state, need to restart the
393 * watchdog again.
Xiubo Liaefbaf32014-09-22 18:00:52 +0800394 */
395 imx2_wdt_setup(wdog);
Guenter Roeck11d7aba2016-02-28 13:12:20 -0800396 }
397 if (imx2_wdt_is_running(wdev)) {
Xiubo Liaefbaf32014-09-22 18:00:52 +0800398 imx2_wdt_set_timeout(wdog, wdog->timeout);
399 imx2_wdt_ping(wdog);
Xiubo Liaefbaf32014-09-22 18:00:52 +0800400 }
401
402 return 0;
403}
Xiubo Liaefbaf32014-09-22 18:00:52 +0800404
405static SIMPLE_DEV_PM_OPS(imx2_wdt_pm_ops, imx2_wdt_suspend,
406 imx2_wdt_resume);
407
Shawn Guof5a427e2011-07-18 11:15:21 +0800408static const struct of_device_id imx2_wdt_dt_ids[] = {
409 { .compatible = "fsl,imx21-wdt", },
410 { /* sentinel */ }
411};
Niels de Vos813296a2013-07-29 09:38:18 +0200412MODULE_DEVICE_TABLE(of, imx2_wdt_dt_ids);
Shawn Guof5a427e2011-07-18 11:15:21 +0800413
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200414static struct platform_driver imx2_wdt_driver = {
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200415 .shutdown = imx2_wdt_shutdown,
416 .driver = {
417 .name = DRIVER_NAME,
Xiubo Liaefbaf32014-09-22 18:00:52 +0800418 .pm = &imx2_wdt_pm_ops,
Shawn Guof5a427e2011-07-18 11:15:21 +0800419 .of_match_table = imx2_wdt_dt_ids,
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200420 },
421};
422
Fabio Porcedda1cb92042013-01-09 12:15:27 +0100423module_platform_driver_probe(imx2_wdt_driver, imx2_wdt_probe);
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200424
425MODULE_AUTHOR("Wolfram Sang");
426MODULE_DESCRIPTION("Watchdog driver for IMX2 and later");
427MODULE_LICENSE("GPL v2");
Wolfram Sangbb2fd8a2010-04-29 10:03:17 +0200428MODULE_ALIAS("platform:" DRIVER_NAME);