blob: 7f59c680de253db05e395551ac6382bc0380019f [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +02002/***************************************************************************
3 * Copyright (C) 2006 by Hans Edgington <hans@edgington.nl> *
4 * Copyright (C) 2007-2009 Hans de Goede <hdegoede@redhat.com> *
5 * Copyright (C) 2010 Giel van Schijndel <me@mortis.eu> *
6 * *
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +02007 ***************************************************************************/
8
Joe Perches27c766a2012-02-15 15:06:19 -08009#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
10
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020011#include <linux/err.h>
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020012#include <linux/init.h>
13#include <linux/io.h>
14#include <linux/ioport.h>
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020015#include <linux/module.h>
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +020016#include <linux/platform_device.h>
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020017#include <linux/watchdog.h>
18
19#define DRVNAME "f71808e_wdt"
20
21#define SIO_F71808FG_LD_WDT 0x07 /* Watchdog timer logical device */
22#define SIO_UNLOCK_KEY 0x87 /* Key to enable Super-I/O */
Knud Poulsen85c130a2016-04-25 17:34:47 +020023#define SIO_LOCK_KEY 0xAA /* Key to disable Super-I/O */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020024
25#define SIO_REG_LDSEL 0x07 /* Logical device select */
26#define SIO_REG_DEVID 0x20 /* Device ID (2 bytes) */
27#define SIO_REG_DEVREV 0x22 /* Device revision */
28#define SIO_REG_MANID 0x23 /* Fintek ID (2 bytes) */
Jaret Cantuca2fc5e2019-09-12 13:55:50 -040029#define SIO_REG_CLOCK_SEL 0x26 /* Clock select */
Lutz Ballaschke7977ff62010-09-26 16:25:35 +020030#define SIO_REG_ROM_ADDR_SEL 0x27 /* ROM address select */
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +080031#define SIO_F81866_REG_PORT_SEL 0x27 /* F81866 Multi-Function Register */
Jaret Cantuca2fc5e2019-09-12 13:55:50 -040032#define SIO_REG_TSI_LEVEL_SEL 0x28 /* TSI Level select */
Lutz Ballaschkef9a9f092010-09-26 16:38:20 +020033#define SIO_REG_MFUNCT1 0x29 /* Multi function select 1 */
34#define SIO_REG_MFUNCT2 0x2a /* Multi function select 2 */
35#define SIO_REG_MFUNCT3 0x2b /* Multi function select 3 */
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +080036#define SIO_F81866_REG_GPIO1 0x2c /* F81866 GPIO1 Enable Register */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020037#define SIO_REG_ENABLE 0x30 /* Logical device enable */
38#define SIO_REG_ADDR 0x60 /* Logical device address (2 bytes) */
39
40#define SIO_FINTEK_ID 0x1934 /* Manufacturers ID */
Lutz Ballaschkef9a9f092010-09-26 16:38:20 +020041#define SIO_F71808_ID 0x0901 /* Chipset ID */
42#define SIO_F71858_ID 0x0507 /* Chipset ID */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020043#define SIO_F71862_ID 0x0601 /* Chipset ID */
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +020044#define SIO_F71868_ID 0x1106 /* Chipset ID */
Michel Arboidf278da2010-12-06 20:53:45 +010045#define SIO_F71869_ID 0x0814 /* Chipset ID */
Justin Wheeler30170202012-06-11 01:07:58 -040046#define SIO_F71869A_ID 0x1007 /* Chipset ID */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020047#define SIO_F71882_ID 0x0541 /* Chipset ID */
48#define SIO_F71889_ID 0x0723 /* Chipset ID */
Jaret Cantuca2fc5e2019-09-12 13:55:50 -040049#define SIO_F81803_ID 0x1210 /* Chipset ID */
Knud Poulsenea0c03e2016-04-25 12:28:51 +020050#define SIO_F81865_ID 0x0704 /* Chipset ID */
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +080051#define SIO_F81866_ID 0x1010 /* Chipset ID */
AaeonIotcea62f92021-11-17 10:40:52 +080052#define SIO_F81966_ID 0x1502 /* F81804 chipset ID, same for f81966 */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020053
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020054#define F71808FG_REG_WDO_CONF 0xf0
55#define F71808FG_REG_WDT_CONF 0xf5
56#define F71808FG_REG_WD_TIME 0xf6
57
58#define F71808FG_FLAG_WDOUT_EN 7
59
Knud Poulsenb97cb212016-04-26 08:44:16 +020060#define F71808FG_FLAG_WDTMOUT_STS 6
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020061#define F71808FG_FLAG_WD_EN 5
62#define F71808FG_FLAG_WD_PULSE 4
63#define F71808FG_FLAG_WD_UNIT 3
64
Knud Poulsenea0c03e2016-04-25 12:28:51 +020065#define F81865_REG_WDO_CONF 0xfa
66#define F81865_FLAG_WDOUT_EN 0
67
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020068/* Default values */
69#define WATCHDOG_TIMEOUT 60 /* 1 minute default timeout */
70#define WATCHDOG_MAX_TIMEOUT (60 * 255)
71#define WATCHDOG_PULSE_WIDTH 125 /* 125 ms, default pulse width for
72 watchdog signal */
Lutz Ballaschke7977ff62010-09-26 16:25:35 +020073#define WATCHDOG_F71862FG_PIN 63 /* default watchdog reset output
74 pin number 63 */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020075
76static unsigned short force_id;
77module_param(force_id, ushort, 0);
78MODULE_PARM_DESC(force_id, "Override the detected device ID");
79
Lutz Ballaschkef9a9f092010-09-26 16:38:20 +020080static int timeout = WATCHDOG_TIMEOUT; /* default timeout in seconds */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020081module_param(timeout, int, 0);
82MODULE_PARM_DESC(timeout,
83 "Watchdog timeout in seconds. 1<= timeout <="
84 __MODULE_STRING(WATCHDOG_MAX_TIMEOUT) " (default="
85 __MODULE_STRING(WATCHDOG_TIMEOUT) ")");
86
87static unsigned int pulse_width = WATCHDOG_PULSE_WIDTH;
88module_param(pulse_width, uint, 0);
89MODULE_PARM_DESC(pulse_width,
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +020090 "Watchdog signal pulse width. 0(=level), 1, 25, 30, 125, 150, 5000 or 6000 ms"
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +020091 " (default=" __MODULE_STRING(WATCHDOG_PULSE_WIDTH) ")");
92
Lutz Ballaschke7977ff62010-09-26 16:25:35 +020093static unsigned int f71862fg_pin = WATCHDOG_F71862FG_PIN;
94module_param(f71862fg_pin, uint, 0);
95MODULE_PARM_DESC(f71862fg_pin,
96 "Watchdog f71862fg reset output pin configuration. Choose pin 56 or 63"
97 " (default=" __MODULE_STRING(WATCHDOG_F71862FG_PIN)")");
98
Rusty Russell90ab5ee2012-01-13 09:32:20 +103099static bool nowayout = WATCHDOG_NOWAYOUT;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200100module_param(nowayout, bool, 0444);
101MODULE_PARM_DESC(nowayout, "Disable watchdog shutdown on close");
102
103static unsigned int start_withtimeout;
104module_param(start_withtimeout, uint, 0);
105MODULE_PARM_DESC(start_withtimeout, "Start watchdog timer on module load with"
106 " given initial timeout. Zero (default) disables this feature.");
107
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200108enum chips { f71808fg, f71858fg, f71862fg, f71868, f71869, f71882fg, f71889fg,
AaeonIotcea62f92021-11-17 10:40:52 +0800109 f81803, f81865, f81866, f81966};
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200110
Ahmad Fatoum3a2c4892021-08-09 18:20:34 +0200111static const char * const fintek_wdt_names[] = {
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200112 "f71808fg",
113 "f71858fg",
114 "f71862fg",
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200115 "f71868",
Michel Arboidf278da2010-12-06 20:53:45 +0100116 "f71869",
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200117 "f71882fg",
118 "f71889fg",
Jaret Cantuca2fc5e2019-09-12 13:55:50 -0400119 "f81803",
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200120 "f81865",
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +0800121 "f81866",
AaeonIotcea62f92021-11-17 10:40:52 +0800122 "f81966"
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200123};
124
125/* Super-I/O Function prototypes */
126static inline int superio_inb(int base, int reg);
127static inline int superio_inw(int base, int reg);
128static inline void superio_outb(int base, int reg, u8 val);
129static inline void superio_set_bit(int base, int reg, int bit);
130static inline void superio_clear_bit(int base, int reg, int bit);
131static inline int superio_enter(int base);
132static inline void superio_select(int base, int ld);
133static inline void superio_exit(int base);
134
Ahmad Fatoum3a2c4892021-08-09 18:20:34 +0200135struct fintek_wdt {
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200136 struct watchdog_device wdd;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200137 unsigned short sioaddr;
138 enum chips type;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200139 struct watchdog_info ident;
140
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200141 u8 timer_val; /* content for the wd_time register */
142 char minutes_mode;
143 u8 pulse_val; /* pulse width flag */
144 char pulse_mode; /* enable pulse output mode? */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200145};
146
Ahmad Fatouma7876732021-08-09 18:20:37 +0200147struct fintek_wdt_pdata {
148 enum chips type;
149};
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200150
151/* Super I/O functions */
152static inline int superio_inb(int base, int reg)
153{
154 outb(reg, base);
155 return inb(base + 1);
156}
157
158static int superio_inw(int base, int reg)
159{
160 int val;
161 val = superio_inb(base, reg) << 8;
162 val |= superio_inb(base, reg + 1);
163 return val;
164}
165
166static inline void superio_outb(int base, int reg, u8 val)
167{
168 outb(reg, base);
169 outb(val, base + 1);
170}
171
172static inline void superio_set_bit(int base, int reg, int bit)
173{
174 unsigned long val = superio_inb(base, reg);
175 __set_bit(bit, &val);
176 superio_outb(base, reg, val);
177}
178
179static inline void superio_clear_bit(int base, int reg, int bit)
180{
181 unsigned long val = superio_inb(base, reg);
182 __clear_bit(bit, &val);
183 superio_outb(base, reg, val);
184}
185
186static inline int superio_enter(int base)
187{
188 /* Don't step on other drivers' I/O space by accident */
189 if (!request_muxed_region(base, 2, DRVNAME)) {
Joe Perches27c766a2012-02-15 15:06:19 -0800190 pr_err("I/O address 0x%04x already in use\n", (int)base);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200191 return -EBUSY;
192 }
193
Justin Wheeler30170202012-06-11 01:07:58 -0400194 /* according to the datasheet the key must be sent twice! */
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200195 outb(SIO_UNLOCK_KEY, base);
196 outb(SIO_UNLOCK_KEY, base);
197
198 return 0;
199}
200
201static inline void superio_select(int base, int ld)
202{
203 outb(SIO_REG_LDSEL, base);
204 outb(ld, base + 1);
205}
206
207static inline void superio_exit(int base)
208{
209 outb(SIO_LOCK_KEY, base);
210 release_region(base, 2);
211}
212
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200213static int fintek_wdt_set_timeout(struct watchdog_device *wdd, unsigned int timeout)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200214{
Ahmad Fatouma7876732021-08-09 18:20:37 +0200215 struct fintek_wdt *wd = watchdog_get_drvdata(wdd);
216
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200217 if (timeout > 0xff) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200218 wd->timer_val = DIV_ROUND_UP(timeout, 60);
219 wd->minutes_mode = true;
220 timeout = wd->timer_val * 60;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200221 } else {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200222 wd->timer_val = timeout;
223 wd->minutes_mode = false;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200224 }
225
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200226 wdd->timeout = timeout;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200227
228 return 0;
229}
230
Ahmad Fatouma7876732021-08-09 18:20:37 +0200231static int fintek_wdt_set_pulse_width(struct fintek_wdt *wd, unsigned int pw)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200232{
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200233 unsigned int t1 = 25, t2 = 125, t3 = 5000;
234
Ahmad Fatouma7876732021-08-09 18:20:37 +0200235 if (wd->type == f71868) {
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200236 t1 = 30;
237 t2 = 150;
238 t3 = 6000;
239 }
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200240
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200241 if (pw <= 1) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200242 wd->pulse_val = 0;
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200243 } else if (pw <= t1) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200244 wd->pulse_val = 1;
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200245 } else if (pw <= t2) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200246 wd->pulse_val = 2;
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200247 } else if (pw <= t3) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200248 wd->pulse_val = 3;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200249 } else {
Joe Perches27c766a2012-02-15 15:06:19 -0800250 pr_err("pulse width out of range\n");
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200251 return -EINVAL;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200252 }
253
Ahmad Fatouma7876732021-08-09 18:20:37 +0200254 wd->pulse_mode = pw;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200255
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200256 return 0;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200257}
258
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200259static int fintek_wdt_keepalive(struct watchdog_device *wdd)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200260{
Ahmad Fatouma7876732021-08-09 18:20:37 +0200261 struct fintek_wdt *wd = watchdog_get_drvdata(wdd);
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200262 int err;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200263
Ahmad Fatouma7876732021-08-09 18:20:37 +0200264 err = superio_enter(wd->sioaddr);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200265 if (err)
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200266 return err;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200267 superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200268
Ahmad Fatouma7876732021-08-09 18:20:37 +0200269 if (wd->minutes_mode)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200270 /* select minutes for timer units */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200271 superio_set_bit(wd->sioaddr, F71808FG_REG_WDT_CONF,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200272 F71808FG_FLAG_WD_UNIT);
273 else
274 /* select seconds for timer units */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200275 superio_clear_bit(wd->sioaddr, F71808FG_REG_WDT_CONF,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200276 F71808FG_FLAG_WD_UNIT);
277
278 /* Set timer value */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200279 superio_outb(wd->sioaddr, F71808FG_REG_WD_TIME,
280 wd->timer_val);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200281
Ahmad Fatouma7876732021-08-09 18:20:37 +0200282 superio_exit(wd->sioaddr);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200283
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200284 return 0;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200285}
286
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200287static int fintek_wdt_start(struct watchdog_device *wdd)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200288{
Ahmad Fatouma7876732021-08-09 18:20:37 +0200289 struct fintek_wdt *wd = watchdog_get_drvdata(wdd);
Ji-Ze Hong (Peter Hong)a3f764d2019-03-27 14:42:50 +0800290 int err;
Ji-Ze Hong (Peter Hong)e347afa2019-03-27 14:42:51 +0800291 u8 tmp;
Ji-Ze Hong (Peter Hong)a3f764d2019-03-27 14:42:50 +0800292
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200293 /* Make sure we don't die as soon as the watchdog is enabled below */
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200294 err = fintek_wdt_keepalive(wdd);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200295 if (err)
296 return err;
297
Ahmad Fatouma7876732021-08-09 18:20:37 +0200298 err = superio_enter(wd->sioaddr);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200299 if (err)
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200300 return err;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200301 superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200302
303 /* Watchdog pin configuration */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200304 switch (wd->type) {
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200305 case f71808fg:
306 /* Set pin 21 to GPIO23/WDTRST#, then to WDTRST# */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200307 superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT2, 3);
308 superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT3, 3);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200309 break;
310
Lutz Ballaschke7977ff62010-09-26 16:25:35 +0200311 case f71862fg:
Ahmad Fatoum5edc8c62020-06-11 21:17:46 +0200312 if (f71862fg_pin == 63) {
313 /* SPI must be disabled first to use this pin! */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200314 superio_clear_bit(wd->sioaddr, SIO_REG_ROM_ADDR_SEL, 6);
315 superio_set_bit(wd->sioaddr, SIO_REG_MFUNCT3, 4);
Ahmad Fatoum5edc8c62020-06-11 21:17:46 +0200316 } else if (f71862fg_pin == 56) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200317 superio_set_bit(wd->sioaddr, SIO_REG_MFUNCT1, 1);
Ahmad Fatoum5edc8c62020-06-11 21:17:46 +0200318 }
Lutz Ballaschke7977ff62010-09-26 16:25:35 +0200319 break;
320
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200321 case f71868:
Michel Arboidf278da2010-12-06 20:53:45 +0100322 case f71869:
323 /* GPIO14 --> WDTRST# */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200324 superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT1, 4);
Michel Arboidf278da2010-12-06 20:53:45 +0100325 break;
326
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200327 case f71882fg:
328 /* Set pin 56 to WDTRST# */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200329 superio_set_bit(wd->sioaddr, SIO_REG_MFUNCT1, 1);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200330 break;
331
Giel van Schijndeldee00ab2010-10-04 10:45:28 +0200332 case f71889fg:
333 /* set pin 40 to WDTRST# */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200334 superio_outb(wd->sioaddr, SIO_REG_MFUNCT3,
335 superio_inb(wd->sioaddr, SIO_REG_MFUNCT3) & 0xcf);
Giel van Schijndeldee00ab2010-10-04 10:45:28 +0200336 break;
337
Jaret Cantuca2fc5e2019-09-12 13:55:50 -0400338 case f81803:
339 /* Enable TSI Level register bank */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200340 superio_clear_bit(wd->sioaddr, SIO_REG_CLOCK_SEL, 3);
Jaret Cantuca2fc5e2019-09-12 13:55:50 -0400341 /* Set pin 27 to WDTRST# */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200342 superio_outb(wd->sioaddr, SIO_REG_TSI_LEVEL_SEL, 0x5f &
343 superio_inb(wd->sioaddr, SIO_REG_TSI_LEVEL_SEL));
Jaret Cantuca2fc5e2019-09-12 13:55:50 -0400344 break;
345
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200346 case f81865:
347 /* Set pin 70 to WDTRST# */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200348 superio_clear_bit(wd->sioaddr, SIO_REG_MFUNCT3, 5);
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200349 break;
350
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +0800351 case f81866:
AaeonIotcea62f92021-11-17 10:40:52 +0800352 case f81966:
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +0800353 /*
354 * GPIO1 Control Register when 27h BIT3:2 = 01 & BIT0 = 0.
355 * The PIN 70(GPIO15/WDTRST) is controlled by 2Ch:
356 * BIT5: 0 -> WDTRST#
357 * 1 -> GPIO15
358 */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200359 tmp = superio_inb(wd->sioaddr, SIO_F81866_REG_PORT_SEL);
Ji-Ze Hong (Peter Hong)e347afa2019-03-27 14:42:51 +0800360 tmp &= ~(BIT(3) | BIT(0));
361 tmp |= BIT(2);
Ahmad Fatouma7876732021-08-09 18:20:37 +0200362 superio_outb(wd->sioaddr, SIO_F81866_REG_PORT_SEL, tmp);
Ji-Ze Hong (Peter Hong)e347afa2019-03-27 14:42:51 +0800363
Ahmad Fatouma7876732021-08-09 18:20:37 +0200364 superio_clear_bit(wd->sioaddr, SIO_F81866_REG_GPIO1, 5);
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +0800365 break;
366
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200367 default:
368 /*
369 * 'default' label to shut up the compiler and catch
370 * programmer errors
371 */
372 err = -ENODEV;
373 goto exit_superio;
374 }
375
Ahmad Fatouma7876732021-08-09 18:20:37 +0200376 superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT);
377 superio_set_bit(wd->sioaddr, SIO_REG_ENABLE, 0);
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200378
AaeonIotcea62f92021-11-17 10:40:52 +0800379 if (wd->type == f81865 || wd->type == f81866 || wd->type == f81966)
Ahmad Fatouma7876732021-08-09 18:20:37 +0200380 superio_set_bit(wd->sioaddr, F81865_REG_WDO_CONF,
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200381 F81865_FLAG_WDOUT_EN);
382 else
Ahmad Fatouma7876732021-08-09 18:20:37 +0200383 superio_set_bit(wd->sioaddr, F71808FG_REG_WDO_CONF,
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200384 F71808FG_FLAG_WDOUT_EN);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200385
Ahmad Fatouma7876732021-08-09 18:20:37 +0200386 superio_set_bit(wd->sioaddr, F71808FG_REG_WDT_CONF,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200387 F71808FG_FLAG_WD_EN);
388
Ahmad Fatouma7876732021-08-09 18:20:37 +0200389 if (wd->pulse_mode) {
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200390 /* Select "pulse" output mode with given duration */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200391 u8 wdt_conf = superio_inb(wd->sioaddr,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200392 F71808FG_REG_WDT_CONF);
393
394 /* Set WD_PSWIDTH bits (1:0) */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200395 wdt_conf = (wdt_conf & 0xfc) | (wd->pulse_val & 0x03);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200396 /* Set WD_PULSE to "pulse" mode */
397 wdt_conf |= BIT(F71808FG_FLAG_WD_PULSE);
398
Ahmad Fatouma7876732021-08-09 18:20:37 +0200399 superio_outb(wd->sioaddr, F71808FG_REG_WDT_CONF,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200400 wdt_conf);
401 } else {
402 /* Select "level" output mode */
Ahmad Fatouma7876732021-08-09 18:20:37 +0200403 superio_clear_bit(wd->sioaddr, F71808FG_REG_WDT_CONF,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200404 F71808FG_FLAG_WD_PULSE);
405 }
406
407exit_superio:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200408 superio_exit(wd->sioaddr);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200409
410 return err;
411}
412
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200413static int fintek_wdt_stop(struct watchdog_device *wdd)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200414{
Ahmad Fatouma7876732021-08-09 18:20:37 +0200415 struct fintek_wdt *wd = watchdog_get_drvdata(wdd);
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200416 int err;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200417
Ahmad Fatouma7876732021-08-09 18:20:37 +0200418 err = superio_enter(wd->sioaddr);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200419 if (err)
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200420 return err;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200421 superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200422
Ahmad Fatouma7876732021-08-09 18:20:37 +0200423 superio_clear_bit(wd->sioaddr, F71808FG_REG_WDT_CONF,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200424 F71808FG_FLAG_WD_EN);
425
Ahmad Fatouma7876732021-08-09 18:20:37 +0200426 superio_exit(wd->sioaddr);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200427
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200428 return 0;
429}
430
Ahmad Fatouma7876732021-08-09 18:20:37 +0200431static bool fintek_wdt_is_running(struct fintek_wdt *wd, u8 wdt_conf)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200432{
Ahmad Fatouma7876732021-08-09 18:20:37 +0200433 return (superio_inb(wd->sioaddr, SIO_REG_ENABLE) & BIT(0))
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200434 && (wdt_conf & BIT(F71808FG_FLAG_WD_EN));
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200435}
436
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200437static const struct watchdog_ops fintek_wdt_ops = {
438 .owner = THIS_MODULE,
439 .start = fintek_wdt_start,
440 .stop = fintek_wdt_stop,
441 .ping = fintek_wdt_keepalive,
442 .set_timeout = fintek_wdt_set_timeout,
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200443};
444
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200445static int fintek_wdt_probe(struct platform_device *pdev)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200446{
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200447 struct device *dev = &pdev->dev;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200448 struct fintek_wdt_pdata *pdata;
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200449 struct watchdog_device *wdd;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200450 struct fintek_wdt *wd;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200451 int wdt_conf, err = 0;
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200452 struct resource *res;
453 int sioaddr;
454
455 res = platform_get_resource(pdev, IORESOURCE_IO, 0);
456 if (!res)
457 return -ENXIO;
458
459 sioaddr = res->start;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200460
Ahmad Fatouma7876732021-08-09 18:20:37 +0200461 wd = devm_kzalloc(dev, sizeof(*wd), GFP_KERNEL);
462 if (!wd)
463 return -ENOMEM;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200464
Ahmad Fatouma7876732021-08-09 18:20:37 +0200465 pdata = dev->platform_data;
466
467 wd->type = pdata->type;
468 wd->sioaddr = sioaddr;
469 wd->ident.options = WDIOF_SETTIMEOUT
470 | WDIOF_MAGICCLOSE
471 | WDIOF_KEEPALIVEPING
472 | WDIOF_CARDRESET;
473
474 snprintf(wd->ident.identity,
475 sizeof(wd->ident.identity), "%s watchdog",
476 fintek_wdt_names[wd->type]);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200477
478 err = superio_enter(sioaddr);
479 if (err)
480 return err;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200481 superio_select(wd->sioaddr, SIO_F71808FG_LD_WDT);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200482
483 wdt_conf = superio_inb(sioaddr, F71808FG_REG_WDT_CONF);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200484
Ahmad Fatoum4f39d572020-06-11 21:17:45 +0200485 /*
486 * We don't want WDTMOUT_STS to stick around till regular reboot.
487 * Write 1 to the bit to clear it to zero.
488 */
489 superio_outb(sioaddr, F71808FG_REG_WDT_CONF,
490 wdt_conf | BIT(F71808FG_FLAG_WDTMOUT_STS));
491
Ahmad Fatouma7876732021-08-09 18:20:37 +0200492 wdd = &wd->wdd;
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200493
Ahmad Fatouma7876732021-08-09 18:20:37 +0200494 if (fintek_wdt_is_running(wd, wdt_conf))
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200495 set_bit(WDOG_HW_RUNNING, &wdd->status);
496
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200497 superio_exit(sioaddr);
498
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200499 wdd->parent = dev;
Ahmad Fatouma7876732021-08-09 18:20:37 +0200500 wdd->info = &wd->ident;
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200501 wdd->ops = &fintek_wdt_ops;
502 wdd->min_timeout = 1;
503 wdd->max_timeout = WATCHDOG_MAX_TIMEOUT;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200504
Ahmad Fatouma7876732021-08-09 18:20:37 +0200505 watchdog_set_drvdata(wdd, wd);
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200506 watchdog_set_nowayout(wdd, nowayout);
507 watchdog_stop_on_unregister(wdd);
508 watchdog_stop_on_reboot(wdd);
509 watchdog_init_timeout(wdd, start_withtimeout ?: timeout, NULL);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200510
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200511 if (wdt_conf & BIT(F71808FG_FLAG_WDTMOUT_STS))
512 wdd->bootstatus = WDIOF_CARDRESET;
513
514 /*
515 * WATCHDOG_HANDLE_BOOT_ENABLED can result in keepalive being directly
516 * called without a set_timeout before, so it needs to be done here
517 * unconditionally.
518 */
519 fintek_wdt_set_timeout(wdd, wdd->timeout);
Ahmad Fatouma7876732021-08-09 18:20:37 +0200520 fintek_wdt_set_pulse_width(wd, pulse_width);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200521
522 if (start_withtimeout) {
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200523 err = fintek_wdt_start(wdd);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200524 if (err) {
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200525 dev_err(dev, "cannot start watchdog timer\n");
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200526 return err;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200527 }
528
Ahmad Fatoum8bea27e2021-08-09 18:20:35 +0200529 set_bit(WDOG_HW_RUNNING, &wdd->status);
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200530 dev_info(dev, "watchdog started with initial timeout of %u sec\n",
531 start_withtimeout);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200532 }
533
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200534 return devm_watchdog_register_device(dev, wdd);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200535}
536
Ahmad Fatoum3a2c4892021-08-09 18:20:34 +0200537static int __init fintek_wdt_find(int sioaddr)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200538{
Ahmad Fatouma7876732021-08-09 18:20:37 +0200539 enum chips type;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200540 u16 devid;
541 int err = superio_enter(sioaddr);
542 if (err)
543 return err;
544
545 devid = superio_inw(sioaddr, SIO_REG_MANID);
546 if (devid != SIO_FINTEK_ID) {
Joe Perches27c766a2012-02-15 15:06:19 -0800547 pr_debug("Not a Fintek device\n");
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200548 err = -ENODEV;
549 goto exit;
550 }
551
552 devid = force_id ? force_id : superio_inw(sioaddr, SIO_REG_DEVID);
553 switch (devid) {
554 case SIO_F71808_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200555 type = f71808fg;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200556 break;
Lutz Ballaschke7977ff62010-09-26 16:25:35 +0200557 case SIO_F71862_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200558 type = f71862fg;
Lutz Ballaschke7977ff62010-09-26 16:25:35 +0200559 break;
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200560 case SIO_F71868_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200561 type = f71868;
Maciej S. Szmigiero166fbcf2017-04-17 22:37:05 +0200562 break;
Michel Arboidf278da2010-12-06 20:53:45 +0100563 case SIO_F71869_ID:
Justin Wheeler30170202012-06-11 01:07:58 -0400564 case SIO_F71869A_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200565 type = f71869;
Michel Arboidf278da2010-12-06 20:53:45 +0100566 break;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200567 case SIO_F71882_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200568 type = f71882fg;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200569 break;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200570 case SIO_F71889_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200571 type = f71889fg;
Giel van Schijndeldee00ab2010-10-04 10:45:28 +0200572 break;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200573 case SIO_F71858_ID:
574 /* Confirmed (by datasheet) not to have a watchdog. */
575 err = -ENODEV;
576 goto exit;
Jaret Cantuca2fc5e2019-09-12 13:55:50 -0400577 case SIO_F81803_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200578 type = f81803;
Jaret Cantuca2fc5e2019-09-12 13:55:50 -0400579 break;
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200580 case SIO_F81865_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200581 type = f81865;
Knud Poulsenea0c03e2016-04-25 12:28:51 +0200582 break;
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +0800583 case SIO_F81866_ID:
Ahmad Fatouma7876732021-08-09 18:20:37 +0200584 type = f81866;
Ji-Ze Hong (Peter Hong)14b24a82016-06-08 14:57:50 +0800585 break;
AaeonIotcea62f92021-11-17 10:40:52 +0800586 case SIO_F81966_ID:
587 type = f81966;
588 break;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200589 default:
Joe Perches27c766a2012-02-15 15:06:19 -0800590 pr_info("Unrecognized Fintek device: %04x\n",
591 (unsigned int)devid);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200592 err = -ENODEV;
593 goto exit;
594 }
595
Joe Perches27c766a2012-02-15 15:06:19 -0800596 pr_info("Found %s watchdog chip, revision %d\n",
Ahmad Fatouma7876732021-08-09 18:20:37 +0200597 fintek_wdt_names[type],
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200598 (int)superio_inb(sioaddr, SIO_REG_DEVREV));
Ahmad Fatouma7876732021-08-09 18:20:37 +0200599
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200600exit:
601 superio_exit(sioaddr);
Ahmad Fatouma7876732021-08-09 18:20:37 +0200602 return err ? err : type;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200603}
604
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200605static struct platform_driver fintek_wdt_driver = {
606 .probe = fintek_wdt_probe,
607 .driver = {
608 .name = DRVNAME,
609 },
610};
611
612static struct platform_device *fintek_wdt_pdev;
613
Ahmad Fatoum3a2c4892021-08-09 18:20:34 +0200614static int __init fintek_wdt_init(void)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200615{
616 static const unsigned short addrs[] = { 0x2e, 0x4e };
Ahmad Fatouma7876732021-08-09 18:20:37 +0200617 struct fintek_wdt_pdata pdata;
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200618 struct resource wdt_res = {};
Ahmad Fatouma7876732021-08-09 18:20:37 +0200619 int ret;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200620 int i;
621
Ahmad Fatoum5edc8c62020-06-11 21:17:46 +0200622 if (f71862fg_pin != 63 && f71862fg_pin != 56) {
623 pr_err("Invalid argument f71862fg_pin=%d\n", f71862fg_pin);
624 return -EINVAL;
625 }
626
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200627 for (i = 0; i < ARRAY_SIZE(addrs); i++) {
Ahmad Fatouma7876732021-08-09 18:20:37 +0200628 ret = fintek_wdt_find(addrs[i]);
629 if (ret >= 0)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200630 break;
631 }
632 if (i == ARRAY_SIZE(addrs))
Ahmad Fatouma7876732021-08-09 18:20:37 +0200633 return ret;
634
635 pdata.type = ret;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200636
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200637 platform_driver_register(&fintek_wdt_driver);
638
639 wdt_res.name = "superio port";
640 wdt_res.flags = IORESOURCE_IO;
641 wdt_res.start = addrs[i];
642 wdt_res.end = addrs[i] + 1;
643
Ahmad Fatouma7876732021-08-09 18:20:37 +0200644 fintek_wdt_pdev = platform_device_register_resndata(NULL, DRVNAME, -1,
645 &wdt_res, 1,
646 &pdata, sizeof(pdata));
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200647 if (IS_ERR(fintek_wdt_pdev)) {
648 platform_driver_unregister(&fintek_wdt_driver);
649 return PTR_ERR(fintek_wdt_pdev);
650 }
651
652 return 0;
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200653}
654
Ahmad Fatoum3a2c4892021-08-09 18:20:34 +0200655static void __exit fintek_wdt_exit(void)
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200656{
Ahmad Fatoum27e0fe002021-08-09 18:20:36 +0200657 platform_device_unregister(fintek_wdt_pdev);
658 platform_driver_unregister(&fintek_wdt_driver);
Giel van Schijndel96cb4eb2010-08-01 15:30:55 +0200659}
660
661MODULE_DESCRIPTION("F71808E Watchdog Driver");
662MODULE_AUTHOR("Giel van Schijndel <me@mortis.eu>");
663MODULE_LICENSE("GPL");
664
Ahmad Fatoum3a2c4892021-08-09 18:20:34 +0200665module_init(fintek_wdt_init);
666module_exit(fintek_wdt_exit);