Marcus Folkesson | 2e62c49 | 2018-03-16 16:14:11 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 2 | /* |
Jean-Christophe Plagniol-Villard | e7b3914 | 2011-07-15 01:52:05 +0200 | [diff] [blame] | 3 | * drivers/watchdog/at91sam9_wdt.h |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 4 | * |
Andrew Victor | 3d73e89 | 2008-09-18 21:44:20 +0100 | [diff] [blame] | 5 | * Copyright (C) 2007 Andrew Victor |
| 6 | * Copyright (C) 2007 Atmel Corporation. |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 7 | * Copyright (C) 2019 Microchip Technology Inc. and its subsidiaries |
Andrew Victor | 3d73e89 | 2008-09-18 21:44:20 +0100 | [diff] [blame] | 8 | * |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 9 | * Watchdog Timer (WDT) - System peripherals regsters. |
| 10 | * Based on AT91SAM9261 datasheet revision D. |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 11 | * Based on SAM9X60 datasheet. |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 12 | * |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 13 | */ |
| 14 | |
| 15 | #ifndef AT91_WDT_H |
| 16 | #define AT91_WDT_H |
| 17 | |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 18 | #include <linux/bits.h> |
| 19 | |
Jean-Christophe PLAGNIOL-VILLARD | c1c30a2 | 2011-11-02 01:43:31 +0800 | [diff] [blame] | 20 | #define AT91_WDT_CR 0x00 /* Watchdog Control Register */ |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 21 | #define AT91_WDT_WDRSTT BIT(0) /* Restart */ |
| 22 | #define AT91_WDT_KEY (0xa5UL << 24) /* KEY Password */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 23 | |
Jean-Christophe PLAGNIOL-VILLARD | c1c30a2 | 2011-11-02 01:43:31 +0800 | [diff] [blame] | 24 | #define AT91_WDT_MR 0x04 /* Watchdog Mode Register */ |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 25 | #define AT91_WDT_WDV (0xfffUL << 0) /* Counter Value */ |
| 26 | #define AT91_WDT_SET_WDV(x) ((x) & AT91_WDT_WDV) |
Eugen Hristev | bb44aa0 | 2019-11-18 08:50:36 +0000 | [diff] [blame] | 27 | #define AT91_SAM9X60_PERIODRST BIT(4) /* Period Reset */ |
| 28 | #define AT91_SAM9X60_RPTHRST BIT(5) /* Minimum Restart Period */ |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 29 | #define AT91_WDT_WDFIEN BIT(12) /* Fault Interrupt Enable */ |
Eugen Hristev | bb44aa0 | 2019-11-18 08:50:36 +0000 | [diff] [blame] | 30 | #define AT91_SAM9X60_WDDIS BIT(12) /* Watchdog Disable */ |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 31 | #define AT91_WDT_WDRSTEN BIT(13) /* Reset Processor */ |
| 32 | #define AT91_WDT_WDRPROC BIT(14) /* Timer Restart */ |
| 33 | #define AT91_WDT_WDDIS BIT(15) /* Watchdog Disable */ |
| 34 | #define AT91_WDT_WDD (0xfffUL << 16) /* Delta Value */ |
| 35 | #define AT91_WDT_SET_WDD(x) (((x) << 16) & AT91_WDT_WDD) |
| 36 | #define AT91_WDT_WDDBGHLT BIT(28) /* Debug Halt */ |
| 37 | #define AT91_WDT_WDIDLEHLT BIT(29) /* Idle Halt */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 38 | |
Eugen Hristev | d615a6f | 2019-11-18 08:50:31 +0000 | [diff] [blame] | 39 | #define AT91_WDT_SR 0x08 /* Watchdog Status Register */ |
| 40 | #define AT91_WDT_WDUNF BIT(0) /* Watchdog Underflow */ |
| 41 | #define AT91_WDT_WDERR BIT(1) /* Watchdog Error */ |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 42 | |
Eugen Hristev | bb44aa0 | 2019-11-18 08:50:36 +0000 | [diff] [blame] | 43 | /* Watchdog Timer Value Register */ |
| 44 | #define AT91_SAM9X60_VR 0x08 |
| 45 | |
| 46 | /* Watchdog Window Level Register */ |
| 47 | #define AT91_SAM9X60_WLR 0x0c |
| 48 | /* Watchdog Period Value */ |
| 49 | #define AT91_SAM9X60_COUNTER (0xfffUL << 0) |
| 50 | #define AT91_SAM9X60_SET_COUNTER(x) ((x) & AT91_SAM9X60_COUNTER) |
| 51 | |
| 52 | /* Interrupt Enable Register */ |
| 53 | #define AT91_SAM9X60_IER 0x14 |
| 54 | /* Period Interrupt Enable */ |
| 55 | #define AT91_SAM9X60_PERINT BIT(0) |
| 56 | /* Interrupt Disable Register */ |
| 57 | #define AT91_SAM9X60_IDR 0x18 |
| 58 | /* Interrupt Status Register */ |
| 59 | #define AT91_SAM9X60_ISR 0x1c |
| 60 | |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 61 | #endif |