blob: 298d545df1a157f568f3e2b403dd236014cf3a72 [file] [log] [blame]
Marcus Folkesson2e62c492018-03-16 16:14:11 +01001/* SPDX-License-Identifier: GPL-2.0+ */
Russell Kinga09e64f2008-08-05 16:14:15 +01002/*
Jean-Christophe Plagniol-Villarde7b39142011-07-15 01:52:05 +02003 * drivers/watchdog/at91sam9_wdt.h
Russell Kinga09e64f2008-08-05 16:14:15 +01004 *
Andrew Victor3d73e892008-09-18 21:44:20 +01005 * Copyright (C) 2007 Andrew Victor
6 * Copyright (C) 2007 Atmel Corporation.
Eugen Hristevd615a6f2019-11-18 08:50:31 +00007 * Copyright (C) 2019 Microchip Technology Inc. and its subsidiaries
Andrew Victor3d73e892008-09-18 21:44:20 +01008 *
Russell Kinga09e64f2008-08-05 16:14:15 +01009 * Watchdog Timer (WDT) - System peripherals regsters.
10 * Based on AT91SAM9261 datasheet revision D.
Eugen Hristevd615a6f2019-11-18 08:50:31 +000011 * Based on SAM9X60 datasheet.
Russell Kinga09e64f2008-08-05 16:14:15 +010012 *
Russell Kinga09e64f2008-08-05 16:14:15 +010013 */
14
15#ifndef AT91_WDT_H
16#define AT91_WDT_H
17
Eugen Hristevd615a6f2019-11-18 08:50:31 +000018#include <linux/bits.h>
19
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +080020#define AT91_WDT_CR 0x00 /* Watchdog Control Register */
Eugen Hristevd615a6f2019-11-18 08:50:31 +000021#define AT91_WDT_WDRSTT BIT(0) /* Restart */
22#define AT91_WDT_KEY (0xa5UL << 24) /* KEY Password */
Russell Kinga09e64f2008-08-05 16:14:15 +010023
Jean-Christophe PLAGNIOL-VILLARDc1c30a22011-11-02 01:43:31 +080024#define AT91_WDT_MR 0x04 /* Watchdog Mode Register */
Eugen Hristevd615a6f2019-11-18 08:50:31 +000025#define AT91_WDT_WDV (0xfffUL << 0) /* Counter Value */
26#define AT91_WDT_SET_WDV(x) ((x) & AT91_WDT_WDV)
Eugen Hristevbb44aa02019-11-18 08:50:36 +000027#define AT91_SAM9X60_PERIODRST BIT(4) /* Period Reset */
28#define AT91_SAM9X60_RPTHRST BIT(5) /* Minimum Restart Period */
Eugen Hristevd615a6f2019-11-18 08:50:31 +000029#define AT91_WDT_WDFIEN BIT(12) /* Fault Interrupt Enable */
Eugen Hristevbb44aa02019-11-18 08:50:36 +000030#define AT91_SAM9X60_WDDIS BIT(12) /* Watchdog Disable */
Eugen Hristevd615a6f2019-11-18 08:50:31 +000031#define AT91_WDT_WDRSTEN BIT(13) /* Reset Processor */
32#define AT91_WDT_WDRPROC BIT(14) /* Timer Restart */
33#define AT91_WDT_WDDIS BIT(15) /* Watchdog Disable */
34#define AT91_WDT_WDD (0xfffUL << 16) /* Delta Value */
35#define AT91_WDT_SET_WDD(x) (((x) << 16) & AT91_WDT_WDD)
36#define AT91_WDT_WDDBGHLT BIT(28) /* Debug Halt */
37#define AT91_WDT_WDIDLEHLT BIT(29) /* Idle Halt */
Russell Kinga09e64f2008-08-05 16:14:15 +010038
Eugen Hristevd615a6f2019-11-18 08:50:31 +000039#define AT91_WDT_SR 0x08 /* Watchdog Status Register */
40#define AT91_WDT_WDUNF BIT(0) /* Watchdog Underflow */
41#define AT91_WDT_WDERR BIT(1) /* Watchdog Error */
Russell Kinga09e64f2008-08-05 16:14:15 +010042
Eugen Hristevbb44aa02019-11-18 08:50:36 +000043/* Watchdog Timer Value Register */
44#define AT91_SAM9X60_VR 0x08
45
46/* Watchdog Window Level Register */
47#define AT91_SAM9X60_WLR 0x0c
48/* Watchdog Period Value */
49#define AT91_SAM9X60_COUNTER (0xfffUL << 0)
50#define AT91_SAM9X60_SET_COUNTER(x) ((x) & AT91_SAM9X60_COUNTER)
51
52/* Interrupt Enable Register */
53#define AT91_SAM9X60_IER 0x14
54/* Period Interrupt Enable */
55#define AT91_SAM9X60_PERINT BIT(0)
56/* Interrupt Disable Register */
57#define AT91_SAM9X60_IDR 0x18
58/* Interrupt Status Register */
59#define AT91_SAM9X60_ISR 0x1c
60
Russell Kinga09e64f2008-08-05 16:14:15 +010061#endif