blob: aeb9ea55f97d98c1b33e879414da4b81d79e1752 [file] [log] [blame]
Thomas Gleixner1f67b5992019-06-04 10:10:57 +02001// SPDX-License-Identifier: GPL-2.0-only
Rabin Vincent27e34992010-07-02 16:52:08 +05302/*
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05303 * ST Microelectronics MFD: stmpe's driver
4 *
Rabin Vincent27e34992010-07-02 16:52:08 +05305 * Copyright (C) ST-Ericsson SA 2010
6 *
Rabin Vincent27e34992010-07-02 16:52:08 +05307 * Author: Rabin Vincent <rabin.vincent@stericsson.com> for ST-Ericsson
8 */
9
Vipul Kumar Samarac713cc2012-12-07 20:29:37 +053010#include <linux/err.h>
Viresh Kumar73de16d2011-11-08 09:44:06 +053011#include <linux/gpio.h>
Samuel Ortizdba61c82011-12-20 18:34:36 +010012#include <linux/export.h>
Rabin Vincent27e34992010-07-02 16:52:08 +053013#include <linux/kernel.h>
Rabin Vincent27e34992010-07-02 16:52:08 +053014#include <linux/interrupt.h>
15#include <linux/irq.h>
Lee Jones76f93992012-11-05 16:10:31 +010016#include <linux/irqdomain.h>
Randy Dunlap20d5c7d2012-11-12 09:20:49 -080017#include <linux/of.h>
Vipul Kumar Samarac713cc2012-12-07 20:29:37 +053018#include <linux/of_gpio.h>
Viresh Kumar1a6e4b72011-11-17 11:02:20 +053019#include <linux/pm.h>
Rabin Vincent27e34992010-07-02 16:52:08 +053020#include <linux/slab.h>
Rabin Vincent27e34992010-07-02 16:52:08 +053021#include <linux/mfd/core.h>
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +020022#include <linux/delay.h>
Linus Walleij9c9e3212014-05-08 23:16:35 +020023#include <linux/regulator/consumer.h>
Rabin Vincent27e34992010-07-02 16:52:08 +053024#include "stmpe.h"
25
Linus Walleijfc1882d2016-05-25 14:22:02 +020026/**
27 * struct stmpe_platform_data - STMPE platform data
28 * @id: device id to distinguish between multiple STMPEs on the same board
29 * @blocks: bitmask of blocks to enable (use STMPE_BLOCK_*)
30 * @irq_trigger: IRQ trigger to use for the interrupt to the host
31 * @autosleep: bool to enable/disable stmpe autosleep
32 * @autosleep_timeout: inactivity timeout in milliseconds for autosleep
33 * @irq_over_gpio: true if gpio is used to get irq
34 * @irq_gpio: gpio number over which irq will be requested (significant only if
35 * irq_over_gpio is true)
36 */
37struct stmpe_platform_data {
38 int id;
39 unsigned int blocks;
40 unsigned int irq_trigger;
41 bool autosleep;
42 bool irq_over_gpio;
43 int irq_gpio;
44 int autosleep_timeout;
45};
46
Rabin Vincent27e34992010-07-02 16:52:08 +053047static int __stmpe_enable(struct stmpe *stmpe, unsigned int blocks)
48{
49 return stmpe->variant->enable(stmpe, blocks, true);
50}
51
52static int __stmpe_disable(struct stmpe *stmpe, unsigned int blocks)
53{
54 return stmpe->variant->enable(stmpe, blocks, false);
55}
56
57static int __stmpe_reg_read(struct stmpe *stmpe, u8 reg)
58{
59 int ret;
60
Viresh Kumar1a6e4b72011-11-17 11:02:20 +053061 ret = stmpe->ci->read_byte(stmpe, reg);
Rabin Vincent27e34992010-07-02 16:52:08 +053062 if (ret < 0)
Viresh Kumar1a6e4b72011-11-17 11:02:20 +053063 dev_err(stmpe->dev, "failed to read reg %#x: %d\n", reg, ret);
Rabin Vincent27e34992010-07-02 16:52:08 +053064
65 dev_vdbg(stmpe->dev, "rd: reg %#x => data %#x\n", reg, ret);
66
67 return ret;
68}
69
70static int __stmpe_reg_write(struct stmpe *stmpe, u8 reg, u8 val)
71{
72 int ret;
73
74 dev_vdbg(stmpe->dev, "wr: reg %#x <= %#x\n", reg, val);
75
Viresh Kumar1a6e4b72011-11-17 11:02:20 +053076 ret = stmpe->ci->write_byte(stmpe, reg, val);
Rabin Vincent27e34992010-07-02 16:52:08 +053077 if (ret < 0)
Viresh Kumar1a6e4b72011-11-17 11:02:20 +053078 dev_err(stmpe->dev, "failed to write reg %#x: %d\n", reg, ret);
Rabin Vincent27e34992010-07-02 16:52:08 +053079
80 return ret;
81}
82
83static int __stmpe_set_bits(struct stmpe *stmpe, u8 reg, u8 mask, u8 val)
84{
85 int ret;
86
87 ret = __stmpe_reg_read(stmpe, reg);
88 if (ret < 0)
89 return ret;
90
91 ret &= ~mask;
92 ret |= val;
93
94 return __stmpe_reg_write(stmpe, reg, ret);
95}
96
97static int __stmpe_block_read(struct stmpe *stmpe, u8 reg, u8 length,
98 u8 *values)
99{
100 int ret;
101
Viresh Kumar1a6e4b72011-11-17 11:02:20 +0530102 ret = stmpe->ci->read_block(stmpe, reg, length, values);
Rabin Vincent27e34992010-07-02 16:52:08 +0530103 if (ret < 0)
Viresh Kumar1a6e4b72011-11-17 11:02:20 +0530104 dev_err(stmpe->dev, "failed to read regs %#x: %d\n", reg, ret);
Rabin Vincent27e34992010-07-02 16:52:08 +0530105
106 dev_vdbg(stmpe->dev, "rd: reg %#x (%d) => ret %#x\n", reg, length, ret);
107 stmpe_dump_bytes("stmpe rd: ", values, length);
108
109 return ret;
110}
111
112static int __stmpe_block_write(struct stmpe *stmpe, u8 reg, u8 length,
113 const u8 *values)
114{
115 int ret;
116
117 dev_vdbg(stmpe->dev, "wr: regs %#x (%d)\n", reg, length);
118 stmpe_dump_bytes("stmpe wr: ", values, length);
119
Viresh Kumar1a6e4b72011-11-17 11:02:20 +0530120 ret = stmpe->ci->write_block(stmpe, reg, length, values);
Rabin Vincent27e34992010-07-02 16:52:08 +0530121 if (ret < 0)
Viresh Kumar1a6e4b72011-11-17 11:02:20 +0530122 dev_err(stmpe->dev, "failed to write regs %#x: %d\n", reg, ret);
Rabin Vincent27e34992010-07-02 16:52:08 +0530123
124 return ret;
125}
126
127/**
128 * stmpe_enable - enable blocks on an STMPE device
129 * @stmpe: Device to work on
130 * @blocks: Mask of blocks (enum stmpe_block values) to enable
131 */
132int stmpe_enable(struct stmpe *stmpe, unsigned int blocks)
133{
134 int ret;
135
136 mutex_lock(&stmpe->lock);
137 ret = __stmpe_enable(stmpe, blocks);
138 mutex_unlock(&stmpe->lock);
139
140 return ret;
141}
142EXPORT_SYMBOL_GPL(stmpe_enable);
143
144/**
145 * stmpe_disable - disable blocks on an STMPE device
146 * @stmpe: Device to work on
147 * @blocks: Mask of blocks (enum stmpe_block values) to enable
148 */
149int stmpe_disable(struct stmpe *stmpe, unsigned int blocks)
150{
151 int ret;
152
153 mutex_lock(&stmpe->lock);
154 ret = __stmpe_disable(stmpe, blocks);
155 mutex_unlock(&stmpe->lock);
156
157 return ret;
158}
159EXPORT_SYMBOL_GPL(stmpe_disable);
160
161/**
162 * stmpe_reg_read() - read a single STMPE register
163 * @stmpe: Device to read from
164 * @reg: Register to read
165 */
166int stmpe_reg_read(struct stmpe *stmpe, u8 reg)
167{
168 int ret;
169
170 mutex_lock(&stmpe->lock);
171 ret = __stmpe_reg_read(stmpe, reg);
172 mutex_unlock(&stmpe->lock);
173
174 return ret;
175}
176EXPORT_SYMBOL_GPL(stmpe_reg_read);
177
178/**
179 * stmpe_reg_write() - write a single STMPE register
180 * @stmpe: Device to write to
181 * @reg: Register to write
182 * @val: Value to write
183 */
184int stmpe_reg_write(struct stmpe *stmpe, u8 reg, u8 val)
185{
186 int ret;
187
188 mutex_lock(&stmpe->lock);
189 ret = __stmpe_reg_write(stmpe, reg, val);
190 mutex_unlock(&stmpe->lock);
191
192 return ret;
193}
194EXPORT_SYMBOL_GPL(stmpe_reg_write);
195
196/**
197 * stmpe_set_bits() - set the value of a bitfield in a STMPE register
198 * @stmpe: Device to write to
199 * @reg: Register to write
200 * @mask: Mask of bits to set
201 * @val: Value to set
202 */
203int stmpe_set_bits(struct stmpe *stmpe, u8 reg, u8 mask, u8 val)
204{
205 int ret;
206
207 mutex_lock(&stmpe->lock);
208 ret = __stmpe_set_bits(stmpe, reg, mask, val);
209 mutex_unlock(&stmpe->lock);
210
211 return ret;
212}
213EXPORT_SYMBOL_GPL(stmpe_set_bits);
214
215/**
216 * stmpe_block_read() - read multiple STMPE registers
217 * @stmpe: Device to read from
218 * @reg: First register
219 * @length: Number of registers
220 * @values: Buffer to write to
221 */
222int stmpe_block_read(struct stmpe *stmpe, u8 reg, u8 length, u8 *values)
223{
224 int ret;
225
226 mutex_lock(&stmpe->lock);
227 ret = __stmpe_block_read(stmpe, reg, length, values);
228 mutex_unlock(&stmpe->lock);
229
230 return ret;
231}
232EXPORT_SYMBOL_GPL(stmpe_block_read);
233
234/**
235 * stmpe_block_write() - write multiple STMPE registers
236 * @stmpe: Device to write to
237 * @reg: First register
238 * @length: Number of registers
239 * @values: Values to write
240 */
241int stmpe_block_write(struct stmpe *stmpe, u8 reg, u8 length,
242 const u8 *values)
243{
244 int ret;
245
246 mutex_lock(&stmpe->lock);
247 ret = __stmpe_block_write(stmpe, reg, length, values);
248 mutex_unlock(&stmpe->lock);
249
250 return ret;
251}
252EXPORT_SYMBOL_GPL(stmpe_block_write);
253
254/**
Om Prakash4dcaa6b2011-06-27 09:54:22 +0200255 * stmpe_set_altfunc()- set the alternate function for STMPE pins
Rabin Vincent27e34992010-07-02 16:52:08 +0530256 * @stmpe: Device to configure
257 * @pins: Bitmask of pins to affect
258 * @block: block to enable alternate functions for
259 *
260 * @pins is assumed to have a bit set for each of the bits whose alternate
261 * function is to be changed, numbered according to the GPIOXY numbers.
262 *
263 * If the GPIO module is not enabled, this function automatically enables it in
264 * order to perform the change.
265 */
266int stmpe_set_altfunc(struct stmpe *stmpe, u32 pins, enum stmpe_block block)
267{
268 struct stmpe_variant_info *variant = stmpe->variant;
269 u8 regaddr = stmpe->regs[STMPE_IDX_GPAFR_U_MSB];
270 int af_bits = variant->af_bits;
271 int numregs = DIV_ROUND_UP(stmpe->num_gpios * af_bits, 8);
Rabin Vincent27e34992010-07-02 16:52:08 +0530272 int mask = (1 << af_bits) - 1;
Lee Jones7929fa72014-08-28 11:20:33 +0100273 u8 regs[8];
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +0530274 int af, afperreg, ret;
Rabin Vincent27e34992010-07-02 16:52:08 +0530275
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +0530276 if (!variant->get_altfunc)
277 return 0;
278
279 afperreg = 8 / af_bits;
Rabin Vincent27e34992010-07-02 16:52:08 +0530280 mutex_lock(&stmpe->lock);
281
282 ret = __stmpe_enable(stmpe, STMPE_BLOCK_GPIO);
283 if (ret < 0)
284 goto out;
285
286 ret = __stmpe_block_read(stmpe, regaddr, numregs, regs);
287 if (ret < 0)
288 goto out;
289
290 af = variant->get_altfunc(stmpe, block);
291
292 while (pins) {
293 int pin = __ffs(pins);
294 int regoffset = numregs - (pin / afperreg) - 1;
295 int pos = (pin % afperreg) * (8 / afperreg);
296
297 regs[regoffset] &= ~(mask << pos);
298 regs[regoffset] |= af << pos;
299
300 pins &= ~(1 << pin);
301 }
302
303 ret = __stmpe_block_write(stmpe, regaddr, numregs, regs);
304
305out:
306 mutex_unlock(&stmpe->lock);
307 return ret;
308}
309EXPORT_SYMBOL_GPL(stmpe_set_altfunc);
310
311/*
312 * GPIO (all variants)
313 */
314
Rikard Falkeborncb9e8802021-03-05 00:07:09 +0100315static struct resource stmpe_gpio_resources[] = {
Rabin Vincent27e34992010-07-02 16:52:08 +0530316 /* Start and end filled dynamically */
317 {
318 .flags = IORESOURCE_IRQ,
319 },
320};
321
Geert Uytterhoeven6bbb3c42013-11-18 14:33:01 +0100322static const struct mfd_cell stmpe_gpio_cell = {
Rabin Vincent27e34992010-07-02 16:52:08 +0530323 .name = "stmpe-gpio",
Vipul Kumar Samar86605cf2012-11-26 17:06:51 +0530324 .of_compatible = "st,stmpe-gpio",
Rabin Vincent27e34992010-07-02 16:52:08 +0530325 .resources = stmpe_gpio_resources,
326 .num_resources = ARRAY_SIZE(stmpe_gpio_resources),
327};
328
Geert Uytterhoeven6bbb3c42013-11-18 14:33:01 +0100329static const struct mfd_cell stmpe_gpio_cell_noirq = {
Chris Blaire31f9b82012-01-26 22:17:03 +0100330 .name = "stmpe-gpio",
Vipul Kumar Samar86605cf2012-11-26 17:06:51 +0530331 .of_compatible = "st,stmpe-gpio",
Chris Blaire31f9b82012-01-26 22:17:03 +0100332 /* gpio cell resources consist of an irq only so no resources here */
333};
334
Rabin Vincent27e34992010-07-02 16:52:08 +0530335/*
336 * Keypad (1601, 2401, 2403)
337 */
338
Rikard Falkeborncb9e8802021-03-05 00:07:09 +0100339static struct resource stmpe_keypad_resources[] = {
340 /* Start and end filled dynamically */
Rabin Vincent27e34992010-07-02 16:52:08 +0530341 {
342 .name = "KEYPAD",
Rabin Vincent27e34992010-07-02 16:52:08 +0530343 .flags = IORESOURCE_IRQ,
344 },
345 {
346 .name = "KEYPAD_OVER",
Rabin Vincent27e34992010-07-02 16:52:08 +0530347 .flags = IORESOURCE_IRQ,
348 },
349};
350
Geert Uytterhoeven6bbb3c42013-11-18 14:33:01 +0100351static const struct mfd_cell stmpe_keypad_cell = {
Rabin Vincent27e34992010-07-02 16:52:08 +0530352 .name = "stmpe-keypad",
Dmitry Torokhov6ea32382012-11-14 08:55:21 -0800353 .of_compatible = "st,stmpe-keypad",
Rabin Vincent27e34992010-07-02 16:52:08 +0530354 .resources = stmpe_keypad_resources,
355 .num_resources = ARRAY_SIZE(stmpe_keypad_resources),
356};
357
358/*
Linus Walleijb273c5e2016-02-14 14:07:07 +0100359 * PWM (1601, 2401, 2403)
360 */
Rikard Falkeborncb9e8802021-03-05 00:07:09 +0100361static struct resource stmpe_pwm_resources[] = {
362 /* Start and end filled dynamically */
Linus Walleijb273c5e2016-02-14 14:07:07 +0100363 {
364 .name = "PWM0",
365 .flags = IORESOURCE_IRQ,
366 },
367 {
368 .name = "PWM1",
369 .flags = IORESOURCE_IRQ,
370 },
371 {
372 .name = "PWM2",
373 .flags = IORESOURCE_IRQ,
374 },
375};
376
377static const struct mfd_cell stmpe_pwm_cell = {
378 .name = "stmpe-pwm",
379 .of_compatible = "st,stmpe-pwm",
380 .resources = stmpe_pwm_resources,
381 .num_resources = ARRAY_SIZE(stmpe_pwm_resources),
382};
383
384/*
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +0530385 * STMPE801
386 */
387static const u8 stmpe801_regs[] = {
388 [STMPE_IDX_CHIP_ID] = STMPE801_REG_CHIP_ID,
389 [STMPE_IDX_ICR_LSB] = STMPE801_REG_SYS_CTRL,
390 [STMPE_IDX_GPMR_LSB] = STMPE801_REG_GPIO_MP_STA,
391 [STMPE_IDX_GPSR_LSB] = STMPE801_REG_GPIO_SET_PIN,
392 [STMPE_IDX_GPCR_LSB] = STMPE801_REG_GPIO_SET_PIN,
393 [STMPE_IDX_GPDR_LSB] = STMPE801_REG_GPIO_DIR,
394 [STMPE_IDX_IEGPIOR_LSB] = STMPE801_REG_GPIO_INT_EN,
395 [STMPE_IDX_ISGPIOR_MSB] = STMPE801_REG_GPIO_INT_STA,
396
397};
398
399static struct stmpe_variant_block stmpe801_blocks[] = {
400 {
401 .cell = &stmpe_gpio_cell,
402 .irq = 0,
403 .block = STMPE_BLOCK_GPIO,
404 },
405};
406
Chris Blaire31f9b82012-01-26 22:17:03 +0100407static struct stmpe_variant_block stmpe801_blocks_noirq[] = {
408 {
409 .cell = &stmpe_gpio_cell_noirq,
410 .block = STMPE_BLOCK_GPIO,
411 },
412};
413
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +0530414static int stmpe801_enable(struct stmpe *stmpe, unsigned int blocks,
415 bool enable)
416{
417 if (blocks & STMPE_BLOCK_GPIO)
418 return 0;
419 else
420 return -EINVAL;
421}
422
423static struct stmpe_variant_info stmpe801 = {
424 .name = "stmpe801",
425 .id_val = STMPE801_ID,
426 .id_mask = 0xffff,
427 .num_gpios = 8,
428 .regs = stmpe801_regs,
429 .blocks = stmpe801_blocks,
430 .num_blocks = ARRAY_SIZE(stmpe801_blocks),
431 .num_irqs = STMPE801_NR_INTERNAL_IRQS,
432 .enable = stmpe801_enable,
433};
434
Chris Blaire31f9b82012-01-26 22:17:03 +0100435static struct stmpe_variant_info stmpe801_noirq = {
436 .name = "stmpe801",
437 .id_val = STMPE801_ID,
438 .id_mask = 0xffff,
439 .num_gpios = 8,
440 .regs = stmpe801_regs,
441 .blocks = stmpe801_blocks_noirq,
442 .num_blocks = ARRAY_SIZE(stmpe801_blocks_noirq),
443 .enable = stmpe801_enable,
444};
445
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +0530446/*
Viresh Kumar1cda2392011-11-17 11:02:22 +0530447 * Touchscreen (STMPE811 or STMPE610)
Rabin Vincent27e34992010-07-02 16:52:08 +0530448 */
449
Rikard Falkeborncb9e8802021-03-05 00:07:09 +0100450static struct resource stmpe_ts_resources[] = {
451 /* Start and end filled dynamically */
Rabin Vincent27e34992010-07-02 16:52:08 +0530452 {
453 .name = "TOUCH_DET",
Rabin Vincent27e34992010-07-02 16:52:08 +0530454 .flags = IORESOURCE_IRQ,
455 },
456 {
457 .name = "FIFO_TH",
Rabin Vincent27e34992010-07-02 16:52:08 +0530458 .flags = IORESOURCE_IRQ,
459 },
460};
461
Geert Uytterhoeven6bbb3c42013-11-18 14:33:01 +0100462static const struct mfd_cell stmpe_ts_cell = {
Rabin Vincent27e34992010-07-02 16:52:08 +0530463 .name = "stmpe-ts",
Vipul Kumar Samar037db522012-11-22 23:42:12 -0800464 .of_compatible = "st,stmpe-ts",
Rabin Vincent27e34992010-07-02 16:52:08 +0530465 .resources = stmpe_ts_resources,
466 .num_resources = ARRAY_SIZE(stmpe_ts_resources),
467};
468
469/*
Stefan Agner6377cfa2018-12-21 14:46:32 +0100470 * ADC (STMPE811)
471 */
472
Rikard Falkeborncb9e8802021-03-05 00:07:09 +0100473static struct resource stmpe_adc_resources[] = {
474 /* Start and end filled dynamically */
Stefan Agner6377cfa2018-12-21 14:46:32 +0100475 {
476 .name = "STMPE_TEMP_SENS",
477 .flags = IORESOURCE_IRQ,
478 },
479 {
480 .name = "STMPE_ADC",
481 .flags = IORESOURCE_IRQ,
482 },
483};
484
485static const struct mfd_cell stmpe_adc_cell = {
486 .name = "stmpe-adc",
487 .of_compatible = "st,stmpe-adc",
488 .resources = stmpe_adc_resources,
489 .num_resources = ARRAY_SIZE(stmpe_adc_resources),
490};
491
492/*
Viresh Kumar1cda2392011-11-17 11:02:22 +0530493 * STMPE811 or STMPE610
Rabin Vincent27e34992010-07-02 16:52:08 +0530494 */
495
496static const u8 stmpe811_regs[] = {
497 [STMPE_IDX_CHIP_ID] = STMPE811_REG_CHIP_ID,
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200498 [STMPE_IDX_SYS_CTRL] = STMPE811_REG_SYS_CTRL,
499 [STMPE_IDX_SYS_CTRL2] = STMPE811_REG_SYS_CTRL2,
Rabin Vincent27e34992010-07-02 16:52:08 +0530500 [STMPE_IDX_ICR_LSB] = STMPE811_REG_INT_CTRL,
501 [STMPE_IDX_IER_LSB] = STMPE811_REG_INT_EN,
502 [STMPE_IDX_ISR_MSB] = STMPE811_REG_INT_STA,
503 [STMPE_IDX_GPMR_LSB] = STMPE811_REG_GPIO_MP_STA,
504 [STMPE_IDX_GPSR_LSB] = STMPE811_REG_GPIO_SET_PIN,
505 [STMPE_IDX_GPCR_LSB] = STMPE811_REG_GPIO_CLR_PIN,
506 [STMPE_IDX_GPDR_LSB] = STMPE811_REG_GPIO_DIR,
507 [STMPE_IDX_GPRER_LSB] = STMPE811_REG_GPIO_RE,
508 [STMPE_IDX_GPFER_LSB] = STMPE811_REG_GPIO_FE,
509 [STMPE_IDX_GPAFR_U_MSB] = STMPE811_REG_GPIO_AF,
510 [STMPE_IDX_IEGPIOR_LSB] = STMPE811_REG_GPIO_INT_EN,
511 [STMPE_IDX_ISGPIOR_MSB] = STMPE811_REG_GPIO_INT_STA,
Patrice Chotard897ac662016-08-10 09:39:11 +0200512 [STMPE_IDX_GPEDR_LSB] = STMPE811_REG_GPIO_ED,
Rabin Vincent27e34992010-07-02 16:52:08 +0530513};
514
515static struct stmpe_variant_block stmpe811_blocks[] = {
516 {
517 .cell = &stmpe_gpio_cell,
518 .irq = STMPE811_IRQ_GPIOC,
519 .block = STMPE_BLOCK_GPIO,
520 },
521 {
522 .cell = &stmpe_ts_cell,
523 .irq = STMPE811_IRQ_TOUCH_DET,
524 .block = STMPE_BLOCK_TOUCHSCREEN,
525 },
Stefan Agner6377cfa2018-12-21 14:46:32 +0100526 {
527 .cell = &stmpe_adc_cell,
528 .irq = STMPE811_IRQ_TEMP_SENS,
529 .block = STMPE_BLOCK_ADC,
530 },
Rabin Vincent27e34992010-07-02 16:52:08 +0530531};
532
533static int stmpe811_enable(struct stmpe *stmpe, unsigned int blocks,
534 bool enable)
535{
536 unsigned int mask = 0;
537
538 if (blocks & STMPE_BLOCK_GPIO)
539 mask |= STMPE811_SYS_CTRL2_GPIO_OFF;
540
541 if (blocks & STMPE_BLOCK_ADC)
542 mask |= STMPE811_SYS_CTRL2_ADC_OFF;
543
544 if (blocks & STMPE_BLOCK_TOUCHSCREEN)
545 mask |= STMPE811_SYS_CTRL2_TSC_OFF;
546
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200547 return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL2], mask,
Rabin Vincent27e34992010-07-02 16:52:08 +0530548 enable ? 0 : mask);
549}
550
Stefan Agner6377cfa2018-12-21 14:46:32 +0100551int stmpe811_adc_common_init(struct stmpe *stmpe)
552{
553 int ret;
554 u8 adc_ctrl1, adc_ctrl1_mask;
555
556 adc_ctrl1 = STMPE_SAMPLE_TIME(stmpe->sample_time) |
557 STMPE_MOD_12B(stmpe->mod_12b) |
558 STMPE_REF_SEL(stmpe->ref_sel);
559 adc_ctrl1_mask = STMPE_SAMPLE_TIME(0xff) | STMPE_MOD_12B(0xff) |
560 STMPE_REF_SEL(0xff);
561
562 ret = stmpe_set_bits(stmpe, STMPE811_REG_ADC_CTRL1,
563 adc_ctrl1_mask, adc_ctrl1);
564 if (ret) {
565 dev_err(stmpe->dev, "Could not setup ADC\n");
566 return ret;
567 }
568
569 ret = stmpe_set_bits(stmpe, STMPE811_REG_ADC_CTRL2,
570 STMPE_ADC_FREQ(0xff), STMPE_ADC_FREQ(stmpe->adc_freq));
571 if (ret) {
572 dev_err(stmpe->dev, "Could not setup ADC\n");
573 return ret;
574 }
575
576 return 0;
577}
578EXPORT_SYMBOL_GPL(stmpe811_adc_common_init);
579
Rabin Vincent27e34992010-07-02 16:52:08 +0530580static int stmpe811_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
581{
582 /* 0 for touchscreen, 1 for GPIO */
583 return block != STMPE_BLOCK_TOUCHSCREEN;
584}
585
586static struct stmpe_variant_info stmpe811 = {
587 .name = "stmpe811",
588 .id_val = 0x0811,
589 .id_mask = 0xffff,
590 .num_gpios = 8,
591 .af_bits = 1,
592 .regs = stmpe811_regs,
593 .blocks = stmpe811_blocks,
594 .num_blocks = ARRAY_SIZE(stmpe811_blocks),
595 .num_irqs = STMPE811_NR_INTERNAL_IRQS,
596 .enable = stmpe811_enable,
597 .get_altfunc = stmpe811_get_altfunc,
598};
599
Viresh Kumar1cda2392011-11-17 11:02:22 +0530600/* Similar to 811, except number of gpios */
601static struct stmpe_variant_info stmpe610 = {
602 .name = "stmpe610",
603 .id_val = 0x0811,
604 .id_mask = 0xffff,
605 .num_gpios = 6,
606 .af_bits = 1,
607 .regs = stmpe811_regs,
608 .blocks = stmpe811_blocks,
609 .num_blocks = ARRAY_SIZE(stmpe811_blocks),
610 .num_irqs = STMPE811_NR_INTERNAL_IRQS,
611 .enable = stmpe811_enable,
612 .get_altfunc = stmpe811_get_altfunc,
613};
614
Rabin Vincent27e34992010-07-02 16:52:08 +0530615/*
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +0200616 * STMPE1600
617 * Compared to all others STMPE variant, LSB and MSB regs are located in this
618 * order : LSB addr
619 * MSB addr + 1
620 * As there is only 2 * 8bits registers for GPMR/GPSR/IEGPIOPR, CSB index is MSB registers
621 */
622
623static const u8 stmpe1600_regs[] = {
624 [STMPE_IDX_CHIP_ID] = STMPE1600_REG_CHIP_ID,
625 [STMPE_IDX_SYS_CTRL] = STMPE1600_REG_SYS_CTRL,
626 [STMPE_IDX_ICR_LSB] = STMPE1600_REG_SYS_CTRL,
627 [STMPE_IDX_GPMR_LSB] = STMPE1600_REG_GPMR_LSB,
628 [STMPE_IDX_GPMR_CSB] = STMPE1600_REG_GPMR_MSB,
629 [STMPE_IDX_GPSR_LSB] = STMPE1600_REG_GPSR_LSB,
630 [STMPE_IDX_GPSR_CSB] = STMPE1600_REG_GPSR_MSB,
Hugues Fruchetb97eef52017-03-31 10:12:39 +0200631 [STMPE_IDX_GPCR_LSB] = STMPE1600_REG_GPSR_LSB,
632 [STMPE_IDX_GPCR_CSB] = STMPE1600_REG_GPSR_MSB,
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +0200633 [STMPE_IDX_GPDR_LSB] = STMPE1600_REG_GPDR_LSB,
634 [STMPE_IDX_GPDR_CSB] = STMPE1600_REG_GPDR_MSB,
635 [STMPE_IDX_IEGPIOR_LSB] = STMPE1600_REG_IEGPIOR_LSB,
636 [STMPE_IDX_IEGPIOR_CSB] = STMPE1600_REG_IEGPIOR_MSB,
637 [STMPE_IDX_ISGPIOR_LSB] = STMPE1600_REG_ISGPIOR_LSB,
638};
639
640static struct stmpe_variant_block stmpe1600_blocks[] = {
641 {
642 .cell = &stmpe_gpio_cell,
643 .irq = 0,
644 .block = STMPE_BLOCK_GPIO,
645 },
646};
647
648static int stmpe1600_enable(struct stmpe *stmpe, unsigned int blocks,
649 bool enable)
650{
651 if (blocks & STMPE_BLOCK_GPIO)
652 return 0;
653 else
654 return -EINVAL;
655}
656
657static struct stmpe_variant_info stmpe1600 = {
658 .name = "stmpe1600",
659 .id_val = STMPE1600_ID,
660 .id_mask = 0xffff,
661 .num_gpios = 16,
662 .af_bits = 0,
663 .regs = stmpe1600_regs,
664 .blocks = stmpe1600_blocks,
665 .num_blocks = ARRAY_SIZE(stmpe1600_blocks),
666 .num_irqs = STMPE1600_NR_INTERNAL_IRQS,
667 .enable = stmpe1600_enable,
668};
669
670/*
Rabin Vincent27e34992010-07-02 16:52:08 +0530671 * STMPE1601
672 */
673
674static const u8 stmpe1601_regs[] = {
675 [STMPE_IDX_CHIP_ID] = STMPE1601_REG_CHIP_ID,
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200676 [STMPE_IDX_SYS_CTRL] = STMPE1601_REG_SYS_CTRL,
677 [STMPE_IDX_SYS_CTRL2] = STMPE1601_REG_SYS_CTRL2,
Rabin Vincent27e34992010-07-02 16:52:08 +0530678 [STMPE_IDX_ICR_LSB] = STMPE1601_REG_ICR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200679 [STMPE_IDX_IER_MSB] = STMPE1601_REG_IER_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530680 [STMPE_IDX_IER_LSB] = STMPE1601_REG_IER_LSB,
681 [STMPE_IDX_ISR_MSB] = STMPE1601_REG_ISR_MSB,
682 [STMPE_IDX_GPMR_LSB] = STMPE1601_REG_GPIO_MP_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200683 [STMPE_IDX_GPMR_CSB] = STMPE1601_REG_GPIO_MP_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530684 [STMPE_IDX_GPSR_LSB] = STMPE1601_REG_GPIO_SET_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200685 [STMPE_IDX_GPSR_CSB] = STMPE1601_REG_GPIO_SET_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530686 [STMPE_IDX_GPCR_LSB] = STMPE1601_REG_GPIO_CLR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200687 [STMPE_IDX_GPCR_CSB] = STMPE1601_REG_GPIO_CLR_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530688 [STMPE_IDX_GPDR_LSB] = STMPE1601_REG_GPIO_SET_DIR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200689 [STMPE_IDX_GPDR_CSB] = STMPE1601_REG_GPIO_SET_DIR_MSB,
690 [STMPE_IDX_GPEDR_LSB] = STMPE1601_REG_GPIO_ED_LSB,
691 [STMPE_IDX_GPEDR_CSB] = STMPE1601_REG_GPIO_ED_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530692 [STMPE_IDX_GPRER_LSB] = STMPE1601_REG_GPIO_RE_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200693 [STMPE_IDX_GPRER_CSB] = STMPE1601_REG_GPIO_RE_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530694 [STMPE_IDX_GPFER_LSB] = STMPE1601_REG_GPIO_FE_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200695 [STMPE_IDX_GPFER_CSB] = STMPE1601_REG_GPIO_FE_MSB,
Linus Walleij80e1dd82014-11-03 16:48:47 -0800696 [STMPE_IDX_GPPUR_LSB] = STMPE1601_REG_GPIO_PU_LSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530697 [STMPE_IDX_GPAFR_U_MSB] = STMPE1601_REG_GPIO_AF_U_MSB,
698 [STMPE_IDX_IEGPIOR_LSB] = STMPE1601_REG_INT_EN_GPIO_MASK_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200699 [STMPE_IDX_IEGPIOR_CSB] = STMPE1601_REG_INT_EN_GPIO_MASK_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530700 [STMPE_IDX_ISGPIOR_MSB] = STMPE1601_REG_INT_STA_GPIO_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530701};
702
703static struct stmpe_variant_block stmpe1601_blocks[] = {
704 {
705 .cell = &stmpe_gpio_cell,
Lee Jones5204e512012-11-05 16:10:32 +0100706 .irq = STMPE1601_IRQ_GPIOC,
Rabin Vincent27e34992010-07-02 16:52:08 +0530707 .block = STMPE_BLOCK_GPIO,
708 },
709 {
710 .cell = &stmpe_keypad_cell,
Lee Jones5204e512012-11-05 16:10:32 +0100711 .irq = STMPE1601_IRQ_KEYPAD,
Rabin Vincent27e34992010-07-02 16:52:08 +0530712 .block = STMPE_BLOCK_KEYPAD,
713 },
Linus Walleijb273c5e2016-02-14 14:07:07 +0100714 {
715 .cell = &stmpe_pwm_cell,
716 .irq = STMPE1601_IRQ_PWM0,
717 .block = STMPE_BLOCK_PWM,
718 },
Rabin Vincent27e34992010-07-02 16:52:08 +0530719};
720
Sundar R Iyer5981f4e2010-07-21 11:41:07 +0530721/* supported autosleep timeout delay (in msecs) */
722static const int stmpe_autosleep_delay[] = {
723 4, 16, 32, 64, 128, 256, 512, 1024,
724};
725
726static int stmpe_round_timeout(int timeout)
727{
728 int i;
729
730 for (i = 0; i < ARRAY_SIZE(stmpe_autosleep_delay); i++) {
731 if (stmpe_autosleep_delay[i] >= timeout)
732 return i;
733 }
734
735 /*
736 * requests for delays longer than supported should not return the
737 * longest supported delay
738 */
739 return -EINVAL;
740}
741
742static int stmpe_autosleep(struct stmpe *stmpe, int autosleep_timeout)
743{
744 int ret;
745
746 if (!stmpe->variant->enable_autosleep)
747 return -ENOSYS;
748
749 mutex_lock(&stmpe->lock);
750 ret = stmpe->variant->enable_autosleep(stmpe, autosleep_timeout);
751 mutex_unlock(&stmpe->lock);
752
753 return ret;
754}
755
756/*
757 * Both stmpe 1601/2403 support same layout for autosleep
758 */
759static int stmpe1601_autosleep(struct stmpe *stmpe,
760 int autosleep_timeout)
761{
762 int ret, timeout;
763
764 /* choose the best available timeout */
765 timeout = stmpe_round_timeout(autosleep_timeout);
766 if (timeout < 0) {
767 dev_err(stmpe->dev, "invalid timeout\n");
768 return timeout;
769 }
770
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200771 ret = __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL2],
Sundar R Iyer5981f4e2010-07-21 11:41:07 +0530772 STMPE1601_AUTOSLEEP_TIMEOUT_MASK,
773 timeout);
774 if (ret < 0)
775 return ret;
776
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200777 return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL2],
Sundar R Iyer5981f4e2010-07-21 11:41:07 +0530778 STPME1601_AUTOSLEEP_ENABLE,
779 STPME1601_AUTOSLEEP_ENABLE);
780}
781
Rabin Vincent27e34992010-07-02 16:52:08 +0530782static int stmpe1601_enable(struct stmpe *stmpe, unsigned int blocks,
783 bool enable)
784{
785 unsigned int mask = 0;
786
787 if (blocks & STMPE_BLOCK_GPIO)
788 mask |= STMPE1601_SYS_CTRL_ENABLE_GPIO;
Linus Walleijb69d2ad2014-05-08 23:16:37 +0200789 else
790 mask &= ~STMPE1601_SYS_CTRL_ENABLE_GPIO;
Rabin Vincent27e34992010-07-02 16:52:08 +0530791
792 if (blocks & STMPE_BLOCK_KEYPAD)
793 mask |= STMPE1601_SYS_CTRL_ENABLE_KPC;
Linus Walleijb69d2ad2014-05-08 23:16:37 +0200794 else
795 mask &= ~STMPE1601_SYS_CTRL_ENABLE_KPC;
796
797 if (blocks & STMPE_BLOCK_PWM)
798 mask |= STMPE1601_SYS_CTRL_ENABLE_SPWM;
799 else
800 mask &= ~STMPE1601_SYS_CTRL_ENABLE_SPWM;
Rabin Vincent27e34992010-07-02 16:52:08 +0530801
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200802 return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL], mask,
Rabin Vincent27e34992010-07-02 16:52:08 +0530803 enable ? mask : 0);
804}
805
806static int stmpe1601_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
807{
808 switch (block) {
809 case STMPE_BLOCK_PWM:
810 return 2;
811
812 case STMPE_BLOCK_KEYPAD:
813 return 1;
814
815 case STMPE_BLOCK_GPIO:
816 default:
817 return 0;
818 }
819}
820
821static struct stmpe_variant_info stmpe1601 = {
822 .name = "stmpe1601",
823 .id_val = 0x0210,
824 .id_mask = 0xfff0, /* at least 0x0210 and 0x0212 */
825 .num_gpios = 16,
826 .af_bits = 2,
827 .regs = stmpe1601_regs,
828 .blocks = stmpe1601_blocks,
829 .num_blocks = ARRAY_SIZE(stmpe1601_blocks),
830 .num_irqs = STMPE1601_NR_INTERNAL_IRQS,
831 .enable = stmpe1601_enable,
832 .get_altfunc = stmpe1601_get_altfunc,
Sundar R Iyer5981f4e2010-07-21 11:41:07 +0530833 .enable_autosleep = stmpe1601_autosleep,
Rabin Vincent27e34992010-07-02 16:52:08 +0530834};
835
836/*
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200837 * STMPE1801
838 */
839static const u8 stmpe1801_regs[] = {
840 [STMPE_IDX_CHIP_ID] = STMPE1801_REG_CHIP_ID,
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200841 [STMPE_IDX_SYS_CTRL] = STMPE1801_REG_SYS_CTRL,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200842 [STMPE_IDX_ICR_LSB] = STMPE1801_REG_INT_CTRL_LOW,
843 [STMPE_IDX_IER_LSB] = STMPE1801_REG_INT_EN_MASK_LOW,
844 [STMPE_IDX_ISR_LSB] = STMPE1801_REG_INT_STA_LOW,
845 [STMPE_IDX_GPMR_LSB] = STMPE1801_REG_GPIO_MP_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200846 [STMPE_IDX_GPMR_CSB] = STMPE1801_REG_GPIO_MP_MID,
847 [STMPE_IDX_GPMR_MSB] = STMPE1801_REG_GPIO_MP_HIGH,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200848 [STMPE_IDX_GPSR_LSB] = STMPE1801_REG_GPIO_SET_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200849 [STMPE_IDX_GPSR_CSB] = STMPE1801_REG_GPIO_SET_MID,
850 [STMPE_IDX_GPSR_MSB] = STMPE1801_REG_GPIO_SET_HIGH,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200851 [STMPE_IDX_GPCR_LSB] = STMPE1801_REG_GPIO_CLR_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200852 [STMPE_IDX_GPCR_CSB] = STMPE1801_REG_GPIO_CLR_MID,
853 [STMPE_IDX_GPCR_MSB] = STMPE1801_REG_GPIO_CLR_HIGH,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200854 [STMPE_IDX_GPDR_LSB] = STMPE1801_REG_GPIO_SET_DIR_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200855 [STMPE_IDX_GPDR_CSB] = STMPE1801_REG_GPIO_SET_DIR_MID,
856 [STMPE_IDX_GPDR_MSB] = STMPE1801_REG_GPIO_SET_DIR_HIGH,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200857 [STMPE_IDX_GPRER_LSB] = STMPE1801_REG_GPIO_RE_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200858 [STMPE_IDX_GPRER_CSB] = STMPE1801_REG_GPIO_RE_MID,
859 [STMPE_IDX_GPRER_MSB] = STMPE1801_REG_GPIO_RE_HIGH,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200860 [STMPE_IDX_GPFER_LSB] = STMPE1801_REG_GPIO_FE_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200861 [STMPE_IDX_GPFER_CSB] = STMPE1801_REG_GPIO_FE_MID,
862 [STMPE_IDX_GPFER_MSB] = STMPE1801_REG_GPIO_FE_HIGH,
Linus Walleij80e1dd82014-11-03 16:48:47 -0800863 [STMPE_IDX_GPPUR_LSB] = STMPE1801_REG_GPIO_PULL_UP_LOW,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200864 [STMPE_IDX_IEGPIOR_LSB] = STMPE1801_REG_INT_EN_GPIO_MASK_LOW,
Patrice Chotard897ac662016-08-10 09:39:11 +0200865 [STMPE_IDX_IEGPIOR_CSB] = STMPE1801_REG_INT_EN_GPIO_MASK_MID,
866 [STMPE_IDX_IEGPIOR_MSB] = STMPE1801_REG_INT_EN_GPIO_MASK_HIGH,
867 [STMPE_IDX_ISGPIOR_MSB] = STMPE1801_REG_INT_STA_GPIO_HIGH,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200868};
869
870static struct stmpe_variant_block stmpe1801_blocks[] = {
871 {
872 .cell = &stmpe_gpio_cell,
873 .irq = STMPE1801_IRQ_GPIOC,
874 .block = STMPE_BLOCK_GPIO,
875 },
876 {
877 .cell = &stmpe_keypad_cell,
878 .irq = STMPE1801_IRQ_KEYPAD,
879 .block = STMPE_BLOCK_KEYPAD,
880 },
881};
882
883static int stmpe1801_enable(struct stmpe *stmpe, unsigned int blocks,
884 bool enable)
885{
886 unsigned int mask = 0;
887 if (blocks & STMPE_BLOCK_GPIO)
888 mask |= STMPE1801_MSK_INT_EN_GPIO;
889
890 if (blocks & STMPE_BLOCK_KEYPAD)
891 mask |= STMPE1801_MSK_INT_EN_KPC;
892
893 return __stmpe_set_bits(stmpe, STMPE1801_REG_INT_EN_MASK_LOW, mask,
894 enable ? mask : 0);
895}
896
Patrice Chotardc4dd1ba2016-08-10 09:39:07 +0200897static int stmpe_reset(struct stmpe *stmpe)
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200898{
Patrice Chotardc4dd1ba2016-08-10 09:39:07 +0200899 u16 id_val = stmpe->variant->id_val;
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200900 unsigned long timeout;
901 int ret = 0;
Patrice Chotardc4dd1ba2016-08-10 09:39:07 +0200902 u8 reset_bit;
903
904 if (id_val == STMPE811_ID)
905 /* STMPE801 and STMPE610 use bit 1 of SYS_CTRL register */
906 reset_bit = STMPE811_SYS_CTRL_RESET;
907 else
908 /* all other STMPE variant use bit 7 of SYS_CTRL register */
909 reset_bit = STMPE_SYS_CTRL_RESET;
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200910
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200911 ret = __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL],
Patrice Chotardc4dd1ba2016-08-10 09:39:07 +0200912 reset_bit, reset_bit);
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200913 if (ret < 0)
914 return ret;
915
Linus Walleijf4058422016-11-01 10:22:53 +0100916 msleep(10);
917
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200918 timeout = jiffies + msecs_to_jiffies(100);
919 while (time_before(jiffies, timeout)) {
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200920 ret = __stmpe_reg_read(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL]);
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200921 if (ret < 0)
922 return ret;
Patrice Chotardc4dd1ba2016-08-10 09:39:07 +0200923 if (!(ret & reset_bit))
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200924 return 0;
925 usleep_range(100, 200);
Sachin Kamat52397fe2014-02-04 14:37:13 +0530926 }
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +0200927 return -EIO;
928}
929
930static struct stmpe_variant_info stmpe1801 = {
931 .name = "stmpe1801",
932 .id_val = STMPE1801_ID,
933 .id_mask = 0xfff0,
934 .num_gpios = 18,
935 .af_bits = 0,
936 .regs = stmpe1801_regs,
937 .blocks = stmpe1801_blocks,
938 .num_blocks = ARRAY_SIZE(stmpe1801_blocks),
939 .num_irqs = STMPE1801_NR_INTERNAL_IRQS,
940 .enable = stmpe1801_enable,
941 /* stmpe1801 do not have any gpio alternate function */
942 .get_altfunc = NULL,
943};
944
945/*
Rabin Vincent27e34992010-07-02 16:52:08 +0530946 * STMPE24XX
947 */
948
949static const u8 stmpe24xx_regs[] = {
950 [STMPE_IDX_CHIP_ID] = STMPE24XX_REG_CHIP_ID,
Patrice Chotard0f4be8c2016-08-10 09:39:06 +0200951 [STMPE_IDX_SYS_CTRL] = STMPE24XX_REG_SYS_CTRL,
952 [STMPE_IDX_SYS_CTRL2] = STMPE24XX_REG_SYS_CTRL2,
Rabin Vincent27e34992010-07-02 16:52:08 +0530953 [STMPE_IDX_ICR_LSB] = STMPE24XX_REG_ICR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200954 [STMPE_IDX_IER_MSB] = STMPE24XX_REG_IER_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530955 [STMPE_IDX_IER_LSB] = STMPE24XX_REG_IER_LSB,
956 [STMPE_IDX_ISR_MSB] = STMPE24XX_REG_ISR_MSB,
957 [STMPE_IDX_GPMR_LSB] = STMPE24XX_REG_GPMR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200958 [STMPE_IDX_GPMR_CSB] = STMPE24XX_REG_GPMR_CSB,
959 [STMPE_IDX_GPMR_MSB] = STMPE24XX_REG_GPMR_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530960 [STMPE_IDX_GPSR_LSB] = STMPE24XX_REG_GPSR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200961 [STMPE_IDX_GPSR_CSB] = STMPE24XX_REG_GPSR_CSB,
962 [STMPE_IDX_GPSR_MSB] = STMPE24XX_REG_GPSR_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530963 [STMPE_IDX_GPCR_LSB] = STMPE24XX_REG_GPCR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200964 [STMPE_IDX_GPCR_CSB] = STMPE24XX_REG_GPCR_CSB,
965 [STMPE_IDX_GPCR_MSB] = STMPE24XX_REG_GPCR_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530966 [STMPE_IDX_GPDR_LSB] = STMPE24XX_REG_GPDR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200967 [STMPE_IDX_GPDR_CSB] = STMPE24XX_REG_GPDR_CSB,
968 [STMPE_IDX_GPDR_MSB] = STMPE24XX_REG_GPDR_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530969 [STMPE_IDX_GPRER_LSB] = STMPE24XX_REG_GPRER_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200970 [STMPE_IDX_GPRER_CSB] = STMPE24XX_REG_GPRER_CSB,
971 [STMPE_IDX_GPRER_MSB] = STMPE24XX_REG_GPRER_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530972 [STMPE_IDX_GPFER_LSB] = STMPE24XX_REG_GPFER_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200973 [STMPE_IDX_GPFER_CSB] = STMPE24XX_REG_GPFER_CSB,
974 [STMPE_IDX_GPFER_MSB] = STMPE24XX_REG_GPFER_MSB,
Linus Walleij80e1dd82014-11-03 16:48:47 -0800975 [STMPE_IDX_GPPUR_LSB] = STMPE24XX_REG_GPPUR_LSB,
976 [STMPE_IDX_GPPDR_LSB] = STMPE24XX_REG_GPPDR_LSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530977 [STMPE_IDX_GPAFR_U_MSB] = STMPE24XX_REG_GPAFR_U_MSB,
978 [STMPE_IDX_IEGPIOR_LSB] = STMPE24XX_REG_IEGPIOR_LSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200979 [STMPE_IDX_IEGPIOR_CSB] = STMPE24XX_REG_IEGPIOR_CSB,
980 [STMPE_IDX_IEGPIOR_MSB] = STMPE24XX_REG_IEGPIOR_MSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530981 [STMPE_IDX_ISGPIOR_MSB] = STMPE24XX_REG_ISGPIOR_MSB,
Patrice Chotard897ac662016-08-10 09:39:11 +0200982 [STMPE_IDX_GPEDR_LSB] = STMPE24XX_REG_GPEDR_LSB,
983 [STMPE_IDX_GPEDR_CSB] = STMPE24XX_REG_GPEDR_CSB,
Rabin Vincent27e34992010-07-02 16:52:08 +0530984 [STMPE_IDX_GPEDR_MSB] = STMPE24XX_REG_GPEDR_MSB,
985};
986
987static struct stmpe_variant_block stmpe24xx_blocks[] = {
988 {
989 .cell = &stmpe_gpio_cell,
990 .irq = STMPE24XX_IRQ_GPIOC,
991 .block = STMPE_BLOCK_GPIO,
992 },
993 {
994 .cell = &stmpe_keypad_cell,
995 .irq = STMPE24XX_IRQ_KEYPAD,
996 .block = STMPE_BLOCK_KEYPAD,
997 },
Linus Walleijb273c5e2016-02-14 14:07:07 +0100998 {
999 .cell = &stmpe_pwm_cell,
1000 .irq = STMPE24XX_IRQ_PWM0,
1001 .block = STMPE_BLOCK_PWM,
1002 },
Rabin Vincent27e34992010-07-02 16:52:08 +05301003};
1004
1005static int stmpe24xx_enable(struct stmpe *stmpe, unsigned int blocks,
1006 bool enable)
1007{
1008 unsigned int mask = 0;
1009
1010 if (blocks & STMPE_BLOCK_GPIO)
1011 mask |= STMPE24XX_SYS_CTRL_ENABLE_GPIO;
1012
1013 if (blocks & STMPE_BLOCK_KEYPAD)
1014 mask |= STMPE24XX_SYS_CTRL_ENABLE_KPC;
1015
Patrice Chotard0f4be8c2016-08-10 09:39:06 +02001016 return __stmpe_set_bits(stmpe, stmpe->regs[STMPE_IDX_SYS_CTRL], mask,
Rabin Vincent27e34992010-07-02 16:52:08 +05301017 enable ? mask : 0);
1018}
1019
1020static int stmpe24xx_get_altfunc(struct stmpe *stmpe, enum stmpe_block block)
1021{
1022 switch (block) {
1023 case STMPE_BLOCK_ROTATOR:
1024 return 2;
1025
1026 case STMPE_BLOCK_KEYPAD:
Linus Walleijf6d10342015-08-27 23:50:02 +02001027 case STMPE_BLOCK_PWM:
Rabin Vincent27e34992010-07-02 16:52:08 +05301028 return 1;
1029
1030 case STMPE_BLOCK_GPIO:
1031 default:
1032 return 0;
1033 }
1034}
1035
1036static struct stmpe_variant_info stmpe2401 = {
1037 .name = "stmpe2401",
1038 .id_val = 0x0101,
1039 .id_mask = 0xffff,
1040 .num_gpios = 24,
1041 .af_bits = 2,
1042 .regs = stmpe24xx_regs,
1043 .blocks = stmpe24xx_blocks,
1044 .num_blocks = ARRAY_SIZE(stmpe24xx_blocks),
1045 .num_irqs = STMPE24XX_NR_INTERNAL_IRQS,
1046 .enable = stmpe24xx_enable,
1047 .get_altfunc = stmpe24xx_get_altfunc,
1048};
1049
1050static struct stmpe_variant_info stmpe2403 = {
1051 .name = "stmpe2403",
1052 .id_val = 0x0120,
1053 .id_mask = 0xffff,
1054 .num_gpios = 24,
1055 .af_bits = 2,
1056 .regs = stmpe24xx_regs,
1057 .blocks = stmpe24xx_blocks,
1058 .num_blocks = ARRAY_SIZE(stmpe24xx_blocks),
1059 .num_irqs = STMPE24XX_NR_INTERNAL_IRQS,
1060 .enable = stmpe24xx_enable,
1061 .get_altfunc = stmpe24xx_get_altfunc,
Sundar R Iyer5981f4e2010-07-21 11:41:07 +05301062 .enable_autosleep = stmpe1601_autosleep, /* same as stmpe1601 */
Rabin Vincent27e34992010-07-02 16:52:08 +05301063};
1064
Chris Blaire31f9b82012-01-26 22:17:03 +01001065static struct stmpe_variant_info *stmpe_variant_info[STMPE_NBR_PARTS] = {
Viresh Kumar1cda2392011-11-17 11:02:22 +05301066 [STMPE610] = &stmpe610,
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +05301067 [STMPE801] = &stmpe801,
Rabin Vincent27e34992010-07-02 16:52:08 +05301068 [STMPE811] = &stmpe811,
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +02001069 [STMPE1600] = &stmpe1600,
Rabin Vincent27e34992010-07-02 16:52:08 +05301070 [STMPE1601] = &stmpe1601,
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +02001071 [STMPE1801] = &stmpe1801,
Rabin Vincent27e34992010-07-02 16:52:08 +05301072 [STMPE2401] = &stmpe2401,
1073 [STMPE2403] = &stmpe2403,
1074};
1075
Chris Blaire31f9b82012-01-26 22:17:03 +01001076/*
1077 * These devices can be connected in a 'no-irq' configuration - the irq pin
1078 * is not used and the device cannot interrupt the CPU. Here we only list
1079 * devices which support this configuration - the driver will fail probing
1080 * for any devices not listed here which are configured in this way.
1081 */
1082static struct stmpe_variant_info *stmpe_noirq_variant_info[STMPE_NBR_PARTS] = {
1083 [STMPE801] = &stmpe801_noirq,
1084};
1085
Rabin Vincent27e34992010-07-02 16:52:08 +05301086static irqreturn_t stmpe_irq(int irq, void *data)
1087{
1088 struct stmpe *stmpe = data;
1089 struct stmpe_variant_info *variant = stmpe->variant;
1090 int num = DIV_ROUND_UP(variant->num_irqs, 8);
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +02001091 u8 israddr;
Lee Jones7929fa72014-08-28 11:20:33 +01001092 u8 isr[3];
Rabin Vincent27e34992010-07-02 16:52:08 +05301093 int ret;
1094 int i;
1095
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +02001096 if (variant->id_val == STMPE801_ID ||
1097 variant->id_val == STMPE1600_ID) {
Marc Zyngier9ff80e22021-07-25 19:07:54 +01001098 int base = irq_find_mapping(stmpe->domain, 0);
Lee Jones76f93992012-11-05 16:10:31 +01001099
1100 handle_nested_irq(base);
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +05301101 return IRQ_HANDLED;
1102 }
1103
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +02001104 if (variant->id_val == STMPE1801_ID)
1105 israddr = stmpe->regs[STMPE_IDX_ISR_LSB];
1106 else
1107 israddr = stmpe->regs[STMPE_IDX_ISR_MSB];
1108
Rabin Vincent27e34992010-07-02 16:52:08 +05301109 ret = stmpe_block_read(stmpe, israddr, num, isr);
1110 if (ret < 0)
1111 return IRQ_NONE;
1112
1113 for (i = 0; i < num; i++) {
1114 int bank = num - i - 1;
1115 u8 status = isr[i];
1116 u8 clear;
1117
1118 status &= stmpe->ier[bank];
1119 if (!status)
1120 continue;
1121
1122 clear = status;
1123 while (status) {
1124 int bit = __ffs(status);
1125 int line = bank * 8 + bit;
Marc Zyngier9ff80e22021-07-25 19:07:54 +01001126 int nestedirq = irq_find_mapping(stmpe->domain, line);
Rabin Vincent27e34992010-07-02 16:52:08 +05301127
Lee Jones76f93992012-11-05 16:10:31 +01001128 handle_nested_irq(nestedirq);
Rabin Vincent27e34992010-07-02 16:52:08 +05301129 status &= ~(1 << bit);
1130 }
1131
1132 stmpe_reg_write(stmpe, israddr + i, clear);
1133 }
1134
1135 return IRQ_HANDLED;
1136}
1137
Mark Brown43b8c082010-12-12 12:01:08 +00001138static void stmpe_irq_lock(struct irq_data *data)
Rabin Vincent27e34992010-07-02 16:52:08 +05301139{
Mark Brown43b8c082010-12-12 12:01:08 +00001140 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
Rabin Vincent27e34992010-07-02 16:52:08 +05301141
1142 mutex_lock(&stmpe->irq_lock);
1143}
1144
Mark Brown43b8c082010-12-12 12:01:08 +00001145static void stmpe_irq_sync_unlock(struct irq_data *data)
Rabin Vincent27e34992010-07-02 16:52:08 +05301146{
Mark Brown43b8c082010-12-12 12:01:08 +00001147 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
Rabin Vincent27e34992010-07-02 16:52:08 +05301148 struct stmpe_variant_info *variant = stmpe->variant;
1149 int num = DIV_ROUND_UP(variant->num_irqs, 8);
1150 int i;
1151
1152 for (i = 0; i < num; i++) {
1153 u8 new = stmpe->ier[i];
1154 u8 old = stmpe->oldier[i];
1155
1156 if (new == old)
1157 continue;
1158
1159 stmpe->oldier[i] = new;
Patrice Chotard897ac662016-08-10 09:39:11 +02001160 stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_IER_LSB + i], new);
Rabin Vincent27e34992010-07-02 16:52:08 +05301161 }
1162
1163 mutex_unlock(&stmpe->irq_lock);
1164}
1165
Mark Brown43b8c082010-12-12 12:01:08 +00001166static void stmpe_irq_mask(struct irq_data *data)
Rabin Vincent27e34992010-07-02 16:52:08 +05301167{
Mark Brown43b8c082010-12-12 12:01:08 +00001168 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
Lee Jones76f93992012-11-05 16:10:31 +01001169 int offset = data->hwirq;
Rabin Vincent27e34992010-07-02 16:52:08 +05301170 int regoffset = offset / 8;
1171 int mask = 1 << (offset % 8);
1172
1173 stmpe->ier[regoffset] &= ~mask;
1174}
1175
Mark Brown43b8c082010-12-12 12:01:08 +00001176static void stmpe_irq_unmask(struct irq_data *data)
Rabin Vincent27e34992010-07-02 16:52:08 +05301177{
Mark Brown43b8c082010-12-12 12:01:08 +00001178 struct stmpe *stmpe = irq_data_get_irq_chip_data(data);
Lee Jones76f93992012-11-05 16:10:31 +01001179 int offset = data->hwirq;
Rabin Vincent27e34992010-07-02 16:52:08 +05301180 int regoffset = offset / 8;
1181 int mask = 1 << (offset % 8);
1182
1183 stmpe->ier[regoffset] |= mask;
1184}
1185
1186static struct irq_chip stmpe_irq_chip = {
1187 .name = "stmpe",
Mark Brown43b8c082010-12-12 12:01:08 +00001188 .irq_bus_lock = stmpe_irq_lock,
1189 .irq_bus_sync_unlock = stmpe_irq_sync_unlock,
1190 .irq_mask = stmpe_irq_mask,
1191 .irq_unmask = stmpe_irq_unmask,
Rabin Vincent27e34992010-07-02 16:52:08 +05301192};
1193
Lee Jones76f93992012-11-05 16:10:31 +01001194static int stmpe_irq_map(struct irq_domain *d, unsigned int virq,
1195 irq_hw_number_t hwirq)
Rabin Vincent27e34992010-07-02 16:52:08 +05301196{
Lee Jones76f93992012-11-05 16:10:31 +01001197 struct stmpe *stmpe = d->host_data;
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +05301198 struct irq_chip *chip = NULL;
Rabin Vincent27e34992010-07-02 16:52:08 +05301199
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +05301200 if (stmpe->variant->id_val != STMPE801_ID)
1201 chip = &stmpe_irq_chip;
1202
Lee Jones76f93992012-11-05 16:10:31 +01001203 irq_set_chip_data(virq, stmpe);
1204 irq_set_chip_and_handler(virq, chip, handle_edge_irq);
1205 irq_set_nested_thread(virq, 1);
Lee Jones76f93992012-11-05 16:10:31 +01001206 irq_set_noprobe(virq);
Rabin Vincent27e34992010-07-02 16:52:08 +05301207
1208 return 0;
1209}
1210
Lee Jones76f93992012-11-05 16:10:31 +01001211static void stmpe_irq_unmap(struct irq_domain *d, unsigned int virq)
Rabin Vincent27e34992010-07-02 16:52:08 +05301212{
Lee Jones76f93992012-11-05 16:10:31 +01001213 irq_set_chip_and_handler(virq, NULL, NULL);
1214 irq_set_chip_data(virq, NULL);
1215}
1216
Krzysztof Kozlowski7ce7b262015-04-27 21:54:13 +09001217static const struct irq_domain_ops stmpe_irq_ops = {
Lee Jones76f93992012-11-05 16:10:31 +01001218 .map = stmpe_irq_map,
1219 .unmap = stmpe_irq_unmap,
1220 .xlate = irq_domain_xlate_twocell,
1221};
1222
Greg Kroah-Hartman612b95c2012-12-21 15:03:15 -08001223static int stmpe_irq_init(struct stmpe *stmpe, struct device_node *np)
Lee Jones76f93992012-11-05 16:10:31 +01001224{
Lee Jonesb20a4372012-11-23 15:19:29 +00001225 int base = 0;
Lee Jones76f93992012-11-05 16:10:31 +01001226 int num_irqs = stmpe->variant->num_irqs;
1227
Lee Jonesb20a4372012-11-23 15:19:29 +00001228 stmpe->domain = irq_domain_add_simple(np, num_irqs, base,
1229 &stmpe_irq_ops, stmpe);
Lee Jones76f93992012-11-05 16:10:31 +01001230 if (!stmpe->domain) {
1231 dev_err(stmpe->dev, "Failed to create irqdomain\n");
1232 return -ENOSYS;
Rabin Vincent27e34992010-07-02 16:52:08 +05301233 }
Lee Jones76f93992012-11-05 16:10:31 +01001234
1235 return 0;
Rabin Vincent27e34992010-07-02 16:52:08 +05301236}
1237
Greg Kroah-Hartman612b95c2012-12-21 15:03:15 -08001238static int stmpe_chip_init(struct stmpe *stmpe)
Rabin Vincent27e34992010-07-02 16:52:08 +05301239{
1240 unsigned int irq_trigger = stmpe->pdata->irq_trigger;
Sundar R Iyer5981f4e2010-07-21 11:41:07 +05301241 int autosleep_timeout = stmpe->pdata->autosleep_timeout;
Rabin Vincent27e34992010-07-02 16:52:08 +05301242 struct stmpe_variant_info *variant = stmpe->variant;
Chris Blaire31f9b82012-01-26 22:17:03 +01001243 u8 icr = 0;
Rabin Vincent27e34992010-07-02 16:52:08 +05301244 unsigned int id;
1245 u8 data[2];
1246 int ret;
1247
1248 ret = stmpe_block_read(stmpe, stmpe->regs[STMPE_IDX_CHIP_ID],
1249 ARRAY_SIZE(data), data);
1250 if (ret < 0)
1251 return ret;
1252
1253 id = (data[0] << 8) | data[1];
1254 if ((id & variant->id_mask) != variant->id_val) {
1255 dev_err(stmpe->dev, "unknown chip id: %#x\n", id);
1256 return -EINVAL;
1257 }
1258
1259 dev_info(stmpe->dev, "%s detected, chip id: %#x\n", variant->name, id);
1260
1261 /* Disable all modules -- subdrivers should enable what they need. */
1262 ret = stmpe_disable(stmpe, ~0);
1263 if (ret)
1264 return ret;
1265
Patrice Chotardc4dd1ba2016-08-10 09:39:07 +02001266 ret = stmpe_reset(stmpe);
1267 if (ret < 0)
1268 return ret;
Jean-Nicolas Graux230f13a2013-04-09 10:35:19 +02001269
Chris Blaire31f9b82012-01-26 22:17:03 +01001270 if (stmpe->irq >= 0) {
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +02001271 if (id == STMPE801_ID || id == STMPE1600_ID)
Patrice Chotardc16bee72016-08-10 09:39:10 +02001272 icr = STMPE_SYS_CTRL_INT_EN;
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +05301273 else
Chris Blaire31f9b82012-01-26 22:17:03 +01001274 icr = STMPE_ICR_LSB_GIM;
Rabin Vincent27e34992010-07-02 16:52:08 +05301275
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +02001276 /* STMPE801 and STMPE1600 don't support Edge interrupts */
1277 if (id != STMPE801_ID && id != STMPE1600_ID) {
Chris Blaire31f9b82012-01-26 22:17:03 +01001278 if (irq_trigger == IRQF_TRIGGER_FALLING ||
1279 irq_trigger == IRQF_TRIGGER_RISING)
1280 icr |= STMPE_ICR_LSB_EDGE;
1281 }
1282
1283 if (irq_trigger == IRQF_TRIGGER_RISING ||
1284 irq_trigger == IRQF_TRIGGER_HIGH) {
Patrice Chotard6bb9f0d2016-08-10 09:39:14 +02001285 if (id == STMPE801_ID || id == STMPE1600_ID)
Patrice Chotardc16bee72016-08-10 09:39:10 +02001286 icr |= STMPE_SYS_CTRL_INT_HI;
Chris Blaire31f9b82012-01-26 22:17:03 +01001287 else
1288 icr |= STMPE_ICR_LSB_HIGH;
1289 }
Viresh Kumar7f7f4ea2011-11-17 11:02:23 +05301290 }
Rabin Vincent27e34992010-07-02 16:52:08 +05301291
Sundar R Iyer5981f4e2010-07-21 11:41:07 +05301292 if (stmpe->pdata->autosleep) {
1293 ret = stmpe_autosleep(stmpe, autosleep_timeout);
1294 if (ret)
1295 return ret;
1296 }
1297
Rabin Vincent27e34992010-07-02 16:52:08 +05301298 return stmpe_reg_write(stmpe, stmpe->regs[STMPE_IDX_ICR_LSB], icr);
1299}
1300
Geert Uytterhoeven6bbb3c42013-11-18 14:33:01 +01001301static int stmpe_add_device(struct stmpe *stmpe, const struct mfd_cell *cell)
Rabin Vincent27e34992010-07-02 16:52:08 +05301302{
1303 return mfd_add_devices(stmpe->dev, stmpe->pdata->id, cell, 1,
Linus Walleij9e9dc7d2014-05-08 23:16:34 +02001304 NULL, 0, stmpe->domain);
Rabin Vincent27e34992010-07-02 16:52:08 +05301305}
1306
Greg Kroah-Hartman612b95c2012-12-21 15:03:15 -08001307static int stmpe_devices_init(struct stmpe *stmpe)
Rabin Vincent27e34992010-07-02 16:52:08 +05301308{
1309 struct stmpe_variant_info *variant = stmpe->variant;
1310 unsigned int platform_blocks = stmpe->pdata->blocks;
1311 int ret = -EINVAL;
Lee Jones7da0cbf2012-11-05 16:10:30 +01001312 int i, j;
Rabin Vincent27e34992010-07-02 16:52:08 +05301313
1314 for (i = 0; i < variant->num_blocks; i++) {
1315 struct stmpe_variant_block *block = &variant->blocks[i];
1316
1317 if (!(platform_blocks & block->block))
1318 continue;
1319
Lee Jones7da0cbf2012-11-05 16:10:30 +01001320 for (j = 0; j < block->cell->num_resources; j++) {
1321 struct resource *res =
1322 (struct resource *) &block->cell->resources[j];
1323
1324 /* Dynamically fill in a variant's IRQ. */
1325 if (res->flags & IORESOURCE_IRQ)
1326 res->start = res->end = block->irq + j;
1327 }
1328
Rabin Vincent27e34992010-07-02 16:52:08 +05301329 platform_blocks &= ~block->block;
Lee Jones7da0cbf2012-11-05 16:10:30 +01001330 ret = stmpe_add_device(stmpe, block->cell);
Rabin Vincent27e34992010-07-02 16:52:08 +05301331 if (ret)
1332 return ret;
1333 }
1334
1335 if (platform_blocks)
1336 dev_warn(stmpe->dev,
1337 "platform wants blocks (%#x) not present on variant",
1338 platform_blocks);
1339
1340 return ret;
1341}
1342
Mark Browna9c40552013-07-28 15:03:48 +01001343static void stmpe_of_probe(struct stmpe_platform_data *pdata,
1344 struct device_node *np)
Lee Jones909582c2012-11-05 16:10:33 +01001345{
1346 struct device_node *child;
1347
Gabriel Fernandez408a3fa2013-03-01 13:07:26 +01001348 pdata->id = of_alias_get_id(np, "stmpe-i2c");
1349 if (pdata->id < 0)
1350 pdata->id = -1;
1351
Sean Cross851ec592014-09-12 11:18:33 +08001352 pdata->irq_gpio = of_get_named_gpio_flags(np, "irq-gpio", 0,
1353 &pdata->irq_trigger);
1354 if (gpio_is_valid(pdata->irq_gpio))
1355 pdata->irq_over_gpio = 1;
1356 else
1357 pdata->irq_trigger = IRQF_TRIGGER_NONE;
Vipul Kumar Samarac713cc2012-12-07 20:29:37 +05301358
Lee Jones909582c2012-11-05 16:10:33 +01001359 of_property_read_u32(np, "st,autosleep-timeout",
1360 &pdata->autosleep_timeout);
1361
1362 pdata->autosleep = (pdata->autosleep_timeout) ? true : false;
1363
Oleksandr Suvorov786c6f12021-10-27 10:21:55 +02001364 for_each_available_child_of_node(np, child) {
Rob Herring38df91c2018-12-05 13:50:31 -06001365 if (of_node_name_eq(child, "stmpe_gpio")) {
Lee Jones909582c2012-11-05 16:10:33 +01001366 pdata->blocks |= STMPE_BLOCK_GPIO;
Rob Herring38df91c2018-12-05 13:50:31 -06001367 } else if (of_node_name_eq(child, "stmpe_keypad")) {
Lee Jones909582c2012-11-05 16:10:33 +01001368 pdata->blocks |= STMPE_BLOCK_KEYPAD;
Rob Herring38df91c2018-12-05 13:50:31 -06001369 } else if (of_node_name_eq(child, "stmpe_touchscreen")) {
Lee Jones909582c2012-11-05 16:10:33 +01001370 pdata->blocks |= STMPE_BLOCK_TOUCHSCREEN;
Rob Herring38df91c2018-12-05 13:50:31 -06001371 } else if (of_node_name_eq(child, "stmpe_adc")) {
Lee Jones909582c2012-11-05 16:10:33 +01001372 pdata->blocks |= STMPE_BLOCK_ADC;
Rob Herring38df91c2018-12-05 13:50:31 -06001373 } else if (of_node_name_eq(child, "stmpe_pwm")) {
Vipul Kumar Samarac713cc2012-12-07 20:29:37 +05301374 pdata->blocks |= STMPE_BLOCK_PWM;
Rob Herring38df91c2018-12-05 13:50:31 -06001375 } else if (of_node_name_eq(child, "stmpe_rotator")) {
Vipul Kumar Samarac713cc2012-12-07 20:29:37 +05301376 pdata->blocks |= STMPE_BLOCK_ROTATOR;
Lee Jones909582c2012-11-05 16:10:33 +01001377 }
1378 }
1379}
1380
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301381/* Called from client specific probe routines */
Lee Jonesc00572b2014-07-02 11:54:32 +01001382int stmpe_probe(struct stmpe_client_info *ci, enum stmpe_partnum partnum)
Sundar Iyer208c4342010-09-15 10:30:54 +05301383{
Linus Walleijfc1882d2016-05-25 14:22:02 +02001384 struct stmpe_platform_data *pdata;
Lee Jones909582c2012-11-05 16:10:33 +01001385 struct device_node *np = ci->dev->of_node;
Rabin Vincent27e34992010-07-02 16:52:08 +05301386 struct stmpe *stmpe;
1387 int ret;
Stefan Agner6377cfa2018-12-21 14:46:32 +01001388 u32 val;
Rabin Vincent27e34992010-07-02 16:52:08 +05301389
Linus Walleijfc1882d2016-05-25 14:22:02 +02001390 pdata = devm_kzalloc(ci->dev, sizeof(*pdata), GFP_KERNEL);
1391 if (!pdata)
1392 return -ENOMEM;
Rabin Vincent27e34992010-07-02 16:52:08 +05301393
Linus Walleijfc1882d2016-05-25 14:22:02 +02001394 stmpe_of_probe(pdata, np);
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301395
Linus Walleijfc1882d2016-05-25 14:22:02 +02001396 if (of_find_property(np, "interrupts", NULL) == NULL)
1397 ci->irq = -1;
Rabin Vincent27e34992010-07-02 16:52:08 +05301398
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301399 stmpe = devm_kzalloc(ci->dev, sizeof(struct stmpe), GFP_KERNEL);
Rabin Vincent27e34992010-07-02 16:52:08 +05301400 if (!stmpe)
1401 return -ENOMEM;
1402
1403 mutex_init(&stmpe->irq_lock);
1404 mutex_init(&stmpe->lock);
1405
Stefan Agner6377cfa2018-12-21 14:46:32 +01001406 if (!of_property_read_u32(np, "st,sample-time", &val))
1407 stmpe->sample_time = val;
1408 if (!of_property_read_u32(np, "st,mod-12b", &val))
1409 stmpe->mod_12b = val;
1410 if (!of_property_read_u32(np, "st,ref-sel", &val))
1411 stmpe->ref_sel = val;
1412 if (!of_property_read_u32(np, "st,adc-freq", &val))
1413 stmpe->adc_freq = val;
1414
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301415 stmpe->dev = ci->dev;
1416 stmpe->client = ci->client;
Rabin Vincent27e34992010-07-02 16:52:08 +05301417 stmpe->pdata = pdata;
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301418 stmpe->ci = ci;
1419 stmpe->partnum = partnum;
1420 stmpe->variant = stmpe_variant_info[partnum];
Rabin Vincent27e34992010-07-02 16:52:08 +05301421 stmpe->regs = stmpe->variant->regs;
1422 stmpe->num_gpios = stmpe->variant->num_gpios;
Linus Walleij9c9e3212014-05-08 23:16:35 +02001423 stmpe->vcc = devm_regulator_get_optional(ci->dev, "vcc");
1424 if (!IS_ERR(stmpe->vcc)) {
1425 ret = regulator_enable(stmpe->vcc);
1426 if (ret)
1427 dev_warn(ci->dev, "failed to enable VCC supply\n");
1428 }
1429 stmpe->vio = devm_regulator_get_optional(ci->dev, "vio");
1430 if (!IS_ERR(stmpe->vio)) {
1431 ret = regulator_enable(stmpe->vio);
1432 if (ret)
1433 dev_warn(ci->dev, "failed to enable VIO supply\n");
1434 }
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301435 dev_set_drvdata(stmpe->dev, stmpe);
Rabin Vincent27e34992010-07-02 16:52:08 +05301436
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301437 if (ci->init)
1438 ci->init(stmpe);
Rabin Vincent27e34992010-07-02 16:52:08 +05301439
Viresh Kumar73de16d2011-11-08 09:44:06 +05301440 if (pdata->irq_over_gpio) {
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301441 ret = devm_gpio_request_one(ci->dev, pdata->irq_gpio,
1442 GPIOF_DIR_IN, "stmpe");
Viresh Kumar73de16d2011-11-08 09:44:06 +05301443 if (ret) {
1444 dev_err(stmpe->dev, "failed to request IRQ GPIO: %d\n",
1445 ret);
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301446 return ret;
Viresh Kumar73de16d2011-11-08 09:44:06 +05301447 }
1448
1449 stmpe->irq = gpio_to_irq(pdata->irq_gpio);
1450 } else {
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301451 stmpe->irq = ci->irq;
Viresh Kumar73de16d2011-11-08 09:44:06 +05301452 }
1453
Chris Blaire31f9b82012-01-26 22:17:03 +01001454 if (stmpe->irq < 0) {
1455 /* use alternate variant info for no-irq mode, if supported */
1456 dev_info(stmpe->dev,
1457 "%s configured in no-irq mode by platform data\n",
1458 stmpe->variant->name);
1459 if (!stmpe_noirq_variant_info[stmpe->partnum]) {
1460 dev_err(stmpe->dev,
1461 "%s does not support no-irq mode!\n",
1462 stmpe->variant->name);
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301463 return -ENODEV;
Chris Blaire31f9b82012-01-26 22:17:03 +01001464 }
1465 stmpe->variant = stmpe_noirq_variant_info[stmpe->partnum];
Vipul Kumar Samarac713cc2012-12-07 20:29:37 +05301466 } else if (pdata->irq_trigger == IRQF_TRIGGER_NONE) {
Javier Martinez Canillas1a5595c2013-06-14 18:40:46 +02001467 pdata->irq_trigger = irq_get_trigger_type(stmpe->irq);
Chris Blaire31f9b82012-01-26 22:17:03 +01001468 }
1469
Rabin Vincent27e34992010-07-02 16:52:08 +05301470 ret = stmpe_chip_init(stmpe);
1471 if (ret)
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301472 return ret;
Rabin Vincent27e34992010-07-02 16:52:08 +05301473
Chris Blaire31f9b82012-01-26 22:17:03 +01001474 if (stmpe->irq >= 0) {
Lee Jones909582c2012-11-05 16:10:33 +01001475 ret = stmpe_irq_init(stmpe, np);
Chris Blaire31f9b82012-01-26 22:17:03 +01001476 if (ret)
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301477 return ret;
Rabin Vincent27e34992010-07-02 16:52:08 +05301478
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301479 ret = devm_request_threaded_irq(ci->dev, stmpe->irq, NULL,
1480 stmpe_irq, pdata->irq_trigger | IRQF_ONESHOT,
Chris Blaire31f9b82012-01-26 22:17:03 +01001481 "stmpe", stmpe);
1482 if (ret) {
1483 dev_err(stmpe->dev, "failed to request IRQ: %d\n",
1484 ret);
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301485 return ret;
Chris Blaire31f9b82012-01-26 22:17:03 +01001486 }
Rabin Vincent27e34992010-07-02 16:52:08 +05301487 }
1488
1489 ret = stmpe_devices_init(stmpe);
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301490 if (!ret)
1491 return 0;
Rabin Vincent27e34992010-07-02 16:52:08 +05301492
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301493 dev_err(stmpe->dev, "failed to add children\n");
Rabin Vincent27e34992010-07-02 16:52:08 +05301494 mfd_remove_devices(stmpe->dev);
Viresh Kumarcb5faba2012-11-22 10:40:29 +05301495
Rabin Vincent27e34992010-07-02 16:52:08 +05301496 return ret;
1497}
1498
Uwe Kleine-König356bbab2021-10-12 17:39:34 +02001499void stmpe_remove(struct stmpe *stmpe)
Rabin Vincent27e34992010-07-02 16:52:08 +05301500{
Linus Walleij9c9e3212014-05-08 23:16:35 +02001501 if (!IS_ERR(stmpe->vio))
1502 regulator_disable(stmpe->vio);
1503 if (!IS_ERR(stmpe->vcc))
1504 regulator_disable(stmpe->vcc);
1505
Stefan Agner6377cfa2018-12-21 14:46:32 +01001506 __stmpe_disable(stmpe, STMPE_BLOCK_ADC);
1507
Rabin Vincent27e34992010-07-02 16:52:08 +05301508 mfd_remove_devices(stmpe->dev);
Rabin Vincent27e34992010-07-02 16:52:08 +05301509}
1510
Sundar Iyer208c4342010-09-15 10:30:54 +05301511#ifdef CONFIG_PM
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301512static int stmpe_suspend(struct device *dev)
1513{
1514 struct stmpe *stmpe = dev_get_drvdata(dev);
1515
Chris Blaire31f9b82012-01-26 22:17:03 +01001516 if (stmpe->irq >= 0 && device_may_wakeup(dev))
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301517 enable_irq_wake(stmpe->irq);
1518
1519 return 0;
1520}
1521
1522static int stmpe_resume(struct device *dev)
1523{
1524 struct stmpe *stmpe = dev_get_drvdata(dev);
1525
Chris Blaire31f9b82012-01-26 22:17:03 +01001526 if (stmpe->irq >= 0 && device_may_wakeup(dev))
Viresh Kumar1a6e4b72011-11-17 11:02:20 +05301527 disable_irq_wake(stmpe->irq);
1528
1529 return 0;
1530}
1531
1532const struct dev_pm_ops stmpe_dev_pm_ops = {
Sundar Iyer208c4342010-09-15 10:30:54 +05301533 .suspend = stmpe_suspend,
1534 .resume = stmpe_resume,
1535};
1536#endif