Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
| 3 | * cpu.h: Values of the PRId register used to match up |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 4 | * various MIPS cpu types. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * |
Justin P. Mattock | 79add62 | 2011-04-04 14:15:29 -0700 | [diff] [blame] | 6 | * Copyright (C) 1996 David S. Miller (davem@davemloft.net) |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 7 | * Copyright (C) 2004, 2013 Maciej W. Rozycki |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | */ |
| 9 | #ifndef _ASM_CPU_H |
| 10 | #define _ASM_CPU_H |
| 11 | |
Masahiro Yamada | 3616862 | 2019-05-24 13:51:11 +0900 | [diff] [blame] | 12 | #include <linux/bits.h> |
| 13 | |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 14 | /* |
| 15 | As of the MIPS32 and MIPS64 specs from MTI, the PRId register (CP0 |
| 16 | register 15, select 0) is defined in this (backwards compatible) way: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | |
| 18 | +----------------+----------------+----------------+----------------+ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 19 | | Company Options| Company ID | Processor ID | Revision | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 20 | +----------------+----------------+----------------+----------------+ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 21 | 31 24 23 16 15 8 7 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | |
| 23 | I don't have docs for all the previous processors, but my impression is |
| 24 | that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64 |
| 25 | spec. |
| 26 | */ |
| 27 | |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 28 | #define PRID_OPT_MASK 0xff000000 |
| 29 | |
| 30 | /* |
| 31 | * Assigned Company values for bits 23:16 of the PRId register. |
| 32 | */ |
| 33 | |
| 34 | #define PRID_COMP_MASK 0xff0000 |
| 35 | |
Ralf Baechle | 55a6feb | 2005-02-07 21:52:35 +0000 | [diff] [blame] | 36 | #define PRID_COMP_LEGACY 0x000000 |
| 37 | #define PRID_COMP_MIPS 0x010000 |
| 38 | #define PRID_COMP_BROADCOM 0x020000 |
| 39 | #define PRID_COMP_ALCHEMY 0x030000 |
| 40 | #define PRID_COMP_SIBYTE 0x040000 |
| 41 | #define PRID_COMP_SANDCRAFT 0x050000 |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 42 | #define PRID_COMP_NXP 0x060000 |
Ralf Baechle | 55a6feb | 2005-02-07 21:52:35 +0000 | [diff] [blame] | 43 | #define PRID_COMP_TOSHIBA 0x070000 |
| 44 | #define PRID_COMP_LSI 0x080000 |
| 45 | #define PRID_COMP_LEXRA 0x0b0000 |
Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 46 | #define PRID_COMP_NETLOGIC 0x0c0000 |
David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 47 | #define PRID_COMP_CAVIUM 0x0d0000 |
Huacai Chen | b2edcfc | 2016-03-03 09:45:09 +0800 | [diff] [blame] | 48 | #define PRID_COMP_LOONGSON 0x140000 |
Paul Burton | 252617a | 2015-05-24 16:11:14 +0100 | [diff] [blame] | 49 | #define PRID_COMP_INGENIC_D0 0xd00000 /* JZ4740, JZ4750 */ |
Zhou Yanjie | 7ea502e | 2019-07-30 19:30:11 +0800 | [diff] [blame] | 50 | #define PRID_COMP_INGENIC_D1 0xd10000 /* JZ4770, JZ4775, X1000 */ |
Paul Burton | 252617a | 2015-05-24 16:11:14 +0100 | [diff] [blame] | 51 | #define PRID_COMP_INGENIC_E1 0xe10000 /* JZ4780 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | |
| 53 | /* |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 54 | * Assigned Processor ID (implementation) values for bits 15:8 of the PRId |
| 55 | * register. In order to detect a certain CPU type exactly eventually |
| 56 | * additional registers may need to be examined. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | */ |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 58 | |
| 59 | #define PRID_IMP_MASK 0xff00 |
| 60 | |
| 61 | /* |
| 62 | * These are valid when 23:16 == PRID_COMP_LEGACY |
| 63 | */ |
| 64 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | #define PRID_IMP_R2000 0x0100 |
| 66 | #define PRID_IMP_AU1_REV1 0x0100 |
| 67 | #define PRID_IMP_AU1_REV2 0x0200 |
| 68 | #define PRID_IMP_R3000 0x0200 /* Same as R2000A */ |
| 69 | #define PRID_IMP_R6000 0x0300 /* Same as R3000A */ |
| 70 | #define PRID_IMP_R4000 0x0400 |
| 71 | #define PRID_IMP_R6000A 0x0600 |
| 72 | #define PRID_IMP_R10000 0x0900 |
| 73 | #define PRID_IMP_R4300 0x0b00 |
| 74 | #define PRID_IMP_VR41XX 0x0c00 |
| 75 | #define PRID_IMP_R12000 0x0e00 |
Joshua Kinard | 3057739 | 2015-01-21 07:59:45 -0500 | [diff] [blame] | 76 | #define PRID_IMP_R14000 0x0f00 /* R14K && R16K */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | #define PRID_IMP_R8000 0x1000 |
Pete Popov | bdf21b1 | 2005-07-14 17:47:57 +0000 | [diff] [blame] | 78 | #define PRID_IMP_PR4450 0x1200 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 79 | #define PRID_IMP_R4600 0x2000 |
| 80 | #define PRID_IMP_R4700 0x2100 |
| 81 | #define PRID_IMP_TX39 0x2200 |
| 82 | #define PRID_IMP_R4640 0x2200 |
| 83 | #define PRID_IMP_R4650 0x2200 /* Same as R4640 */ |
| 84 | #define PRID_IMP_R5000 0x2300 |
| 85 | #define PRID_IMP_TX49 0x2d00 |
| 86 | #define PRID_IMP_SONIC 0x2400 |
| 87 | #define PRID_IMP_MAGIC 0x2500 |
| 88 | #define PRID_IMP_RM7000 0x2700 |
| 89 | #define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */ |
| 90 | #define PRID_IMP_RM9000 0x3400 |
Huacai Chen | 2685919 | 2014-02-16 16:01:18 +0800 | [diff] [blame] | 91 | #define PRID_IMP_LOONGSON_32 0x4200 /* Loongson-1 */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 92 | #define PRID_IMP_R5432 0x5400 |
| 93 | #define PRID_IMP_R5500 0x5500 |
Huacai Chen | 7507445 | 2019-09-21 21:50:27 +0800 | [diff] [blame] | 94 | #define PRID_IMP_LOONGSON_64R 0x6100 /* Reduced Loongson-2 */ |
| 95 | #define PRID_IMP_LOONGSON_64C 0x6300 /* Classic Loongson-2 and Loongson-3 */ |
| 96 | #define PRID_IMP_LOONGSON_64G 0xc000 /* Generic Loongson-2 and Loongson-3 */ |
Maciej W. Rozycki | 98e316d | 2005-09-05 10:31:27 +0000 | [diff] [blame] | 97 | |
| 98 | #define PRID_IMP_UNKNOWN 0xff00 |
| 99 | |
| 100 | /* |
| 101 | * These are the PRID's for when 23:16 == PRID_COMP_MIPS |
| 102 | */ |
| 103 | |
Leonid Yegoshin | aca5721 | 2014-10-27 10:12:23 +0000 | [diff] [blame] | 104 | #define PRID_IMP_QEMU_GENERIC 0x0000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 105 | #define PRID_IMP_4KC 0x8000 |
| 106 | #define PRID_IMP_5KC 0x8100 |
| 107 | #define PRID_IMP_20KC 0x8200 |
| 108 | #define PRID_IMP_4KEC 0x8400 |
| 109 | #define PRID_IMP_4KSC 0x8600 |
| 110 | #define PRID_IMP_25KF 0x8800 |
| 111 | #define PRID_IMP_5KE 0x8900 |
| 112 | #define PRID_IMP_4KECR2 0x9000 |
| 113 | #define PRID_IMP_4KEMPR2 0x9100 |
| 114 | #define PRID_IMP_4KSD 0x9200 |
| 115 | #define PRID_IMP_24K 0x9300 |
Ralf Baechle | bbc7f22 | 2005-07-12 16:12:05 +0000 | [diff] [blame] | 116 | #define PRID_IMP_34K 0x9500 |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 117 | #define PRID_IMP_24KE 0x9600 |
Chris Dearman | c620953 | 2006-05-02 14:08:46 +0100 | [diff] [blame] | 118 | #define PRID_IMP_74K 0x9700 |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 119 | #define PRID_IMP_1004K 0x9900 |
Steven J. Hill | 006a851 | 2012-06-26 04:11:03 +0000 | [diff] [blame] | 120 | #define PRID_IMP_1074K 0x9a00 |
Steven J. Hill | 113c62d | 2012-07-06 23:56:00 +0200 | [diff] [blame] | 121 | #define PRID_IMP_M14KC 0x9c00 |
Steven J. Hill | f8fa481 | 2012-12-07 03:51:35 +0000 | [diff] [blame] | 122 | #define PRID_IMP_M14KEC 0x9e00 |
Leonid Yegoshin | 0ce7d58 | 2013-11-20 10:46:00 +0000 | [diff] [blame] | 123 | #define PRID_IMP_INTERAPTIV_UP 0xa000 |
| 124 | #define PRID_IMP_INTERAPTIV_MP 0xa100 |
Leonid Yegoshin | 76f59e3 | 2013-11-14 16:12:26 +0000 | [diff] [blame] | 125 | #define PRID_IMP_PROAPTIV_UP 0xa200 |
| 126 | #define PRID_IMP_PROAPTIV_MP 0xa300 |
Paul Burton | 5cd0d5b | 2016-02-03 03:26:37 +0000 | [diff] [blame] | 127 | #define PRID_IMP_P6600 0xa400 |
Leonid Yegoshin | 4975b86 | 2014-03-04 13:34:42 +0000 | [diff] [blame] | 128 | #define PRID_IMP_M5150 0xa700 |
James Hogan | f43e4df | 2014-01-22 16:19:37 +0000 | [diff] [blame] | 129 | #define PRID_IMP_P5600 0xa800 |
Markos Chandras | 90b8baa | 2015-07-09 10:40:35 +0100 | [diff] [blame] | 130 | #define PRID_IMP_I6400 0xa900 |
Paul Burton | df8b1a5 | 2016-02-03 16:17:28 +0000 | [diff] [blame] | 131 | #define PRID_IMP_M6250 0xab00 |
Paul Burton | 859aeb1 | 2017-06-02 12:39:04 -0700 | [diff] [blame] | 132 | #define PRID_IMP_I6500 0xb000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 133 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 134 | /* |
| 135 | * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE |
| 136 | */ |
| 137 | |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 138 | #define PRID_IMP_SB1 0x0100 |
| 139 | #define PRID_IMP_SB1A 0x1100 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 140 | |
| 141 | /* |
| 142 | * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT |
| 143 | */ |
| 144 | |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 145 | #define PRID_IMP_SR71000 0x0400 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | |
| 147 | /* |
Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 148 | * These are the PRID's for when 23:16 == PRID_COMP_BROADCOM |
| 149 | */ |
| 150 | |
Kevin Cernekee | 190fca3 | 2010-11-23 10:26:45 -0800 | [diff] [blame] | 151 | #define PRID_IMP_BMIPS32_REV4 0x4000 |
| 152 | #define PRID_IMP_BMIPS32_REV8 0x8000 |
Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 153 | #define PRID_IMP_BMIPS3300 0x9000 |
| 154 | #define PRID_IMP_BMIPS3300_ALT 0x9100 |
| 155 | #define PRID_IMP_BMIPS3300_BUG 0x0000 |
| 156 | #define PRID_IMP_BMIPS43XX 0xa000 |
| 157 | #define PRID_IMP_BMIPS5000 0x5a00 |
Kevin Cernekee | 68e6a78 | 2014-10-20 21:28:01 -0700 | [diff] [blame] | 158 | #define PRID_IMP_BMIPS5200 0x5b00 |
Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 159 | |
| 160 | #define PRID_REV_BMIPS4380_LO 0x0040 |
| 161 | #define PRID_REV_BMIPS4380_HI 0x006f |
Aurelien Jarno | 1c0c13e | 2007-09-25 15:40:12 +0200 | [diff] [blame] | 162 | |
| 163 | /* |
David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 164 | * These are the PRID's for when 23:16 == PRID_COMP_CAVIUM |
| 165 | */ |
| 166 | |
| 167 | #define PRID_IMP_CAVIUM_CN38XX 0x0000 |
| 168 | #define PRID_IMP_CAVIUM_CN31XX 0x0100 |
| 169 | #define PRID_IMP_CAVIUM_CN30XX 0x0200 |
| 170 | #define PRID_IMP_CAVIUM_CN58XX 0x0300 |
| 171 | #define PRID_IMP_CAVIUM_CN56XX 0x0400 |
| 172 | #define PRID_IMP_CAVIUM_CN50XX 0x0600 |
| 173 | #define PRID_IMP_CAVIUM_CN52XX 0x0700 |
David Daney | 1584d7f | 2010-10-07 16:03:43 -0700 | [diff] [blame] | 174 | #define PRID_IMP_CAVIUM_CN63XX 0x9000 |
David Daney | 074ef0d | 2011-09-24 02:29:54 +0200 | [diff] [blame] | 175 | #define PRID_IMP_CAVIUM_CN68XX 0x9100 |
| 176 | #define PRID_IMP_CAVIUM_CN66XX 0x9200 |
| 177 | #define PRID_IMP_CAVIUM_CN61XX 0x9300 |
David Daney | 71a8b7d | 2013-07-29 15:07:00 -0700 | [diff] [blame] | 178 | #define PRID_IMP_CAVIUM_CNF71XX 0x9400 |
| 179 | #define PRID_IMP_CAVIUM_CN78XX 0x9500 |
| 180 | #define PRID_IMP_CAVIUM_CN70XX 0x9600 |
David Daney | b8c8f66 | 2016-02-01 14:43:41 -0800 | [diff] [blame] | 181 | #define PRID_IMP_CAVIUM_CN73XX 0x9700 |
| 182 | #define PRID_IMP_CAVIUM_CNF75XX 0x9800 |
David Daney | 0dd4781 | 2008-12-11 15:33:26 -0800 | [diff] [blame] | 183 | |
| 184 | /* |
Paul Burton | 252617a | 2015-05-24 16:11:14 +0100 | [diff] [blame] | 185 | * These are the PRID's for when 23:16 == PRID_COMP_INGENIC_* |
Lars-Peter Clausen | 83ccf69 | 2010-07-17 11:07:51 +0000 | [diff] [blame] | 186 | */ |
| 187 | |
Paul Cercueil | 3b25b76 | 2019-05-08 00:43:56 +0200 | [diff] [blame] | 188 | #define PRID_IMP_XBURST 0x0200 |
Lars-Peter Clausen | 83ccf69 | 2010-07-17 11:07:51 +0000 | [diff] [blame] | 189 | |
| 190 | /* |
Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 191 | * These are the PRID's for when 23:16 == PRID_COMP_NETLOGIC |
| 192 | */ |
| 193 | #define PRID_IMP_NETLOGIC_XLR732 0x0000 |
| 194 | #define PRID_IMP_NETLOGIC_XLR716 0x0200 |
| 195 | #define PRID_IMP_NETLOGIC_XLR532 0x0900 |
| 196 | #define PRID_IMP_NETLOGIC_XLR308 0x0600 |
| 197 | #define PRID_IMP_NETLOGIC_XLR532C 0x0800 |
| 198 | #define PRID_IMP_NETLOGIC_XLR516C 0x0a00 |
| 199 | #define PRID_IMP_NETLOGIC_XLR508C 0x0b00 |
| 200 | #define PRID_IMP_NETLOGIC_XLR308C 0x0f00 |
| 201 | #define PRID_IMP_NETLOGIC_XLS608 0x8000 |
| 202 | #define PRID_IMP_NETLOGIC_XLS408 0x8800 |
| 203 | #define PRID_IMP_NETLOGIC_XLS404 0x8c00 |
| 204 | #define PRID_IMP_NETLOGIC_XLS208 0x8e00 |
| 205 | #define PRID_IMP_NETLOGIC_XLS204 0x8f00 |
| 206 | #define PRID_IMP_NETLOGIC_XLS108 0xce00 |
| 207 | #define PRID_IMP_NETLOGIC_XLS104 0xcf00 |
| 208 | #define PRID_IMP_NETLOGIC_XLS616B 0x4000 |
| 209 | #define PRID_IMP_NETLOGIC_XLS608B 0x4a00 |
| 210 | #define PRID_IMP_NETLOGIC_XLS416B 0x4400 |
| 211 | #define PRID_IMP_NETLOGIC_XLS412B 0x4c00 |
| 212 | #define PRID_IMP_NETLOGIC_XLS408B 0x4e00 |
| 213 | #define PRID_IMP_NETLOGIC_XLS404B 0x4f00 |
Manuel Lauss | 809f36c | 2011-11-01 20:03:30 +0100 | [diff] [blame] | 214 | #define PRID_IMP_NETLOGIC_AU13XX 0x8000 |
Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 215 | |
Jayachandran C | 2aa54b2 | 2011-11-16 00:21:29 +0000 | [diff] [blame] | 216 | #define PRID_IMP_NETLOGIC_XLP8XX 0x1000 |
| 217 | #define PRID_IMP_NETLOGIC_XLP3XX 0x1100 |
Jayachandran C | 4ca86a2 | 2013-08-11 14:43:54 +0530 | [diff] [blame] | 218 | #define PRID_IMP_NETLOGIC_XLP2XX 0x1200 |
Jayachandran C | 8907c55 | 2013-12-21 16:52:20 +0530 | [diff] [blame] | 219 | #define PRID_IMP_NETLOGIC_XLP9XX 0x1500 |
Yonghong Song | 1c98398 | 2014-04-29 20:07:53 +0530 | [diff] [blame] | 220 | #define PRID_IMP_NETLOGIC_XLP5XX 0x1300 |
Jayachandran C | a7117c6 | 2011-05-11 12:04:58 +0530 | [diff] [blame] | 221 | |
| 222 | /* |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 223 | * Particular Revision values for bits 7:0 of the PRId register. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 224 | */ |
| 225 | |
Marc St-Jean | 9267a30 | 2007-06-14 15:55:31 -0600 | [diff] [blame] | 226 | #define PRID_REV_MASK 0x00ff |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 227 | |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 228 | /* |
| 229 | * Definitions for 7:0 on legacy processors |
| 230 | */ |
| 231 | |
Huacai Chen | 7cff3f1 | 2018-04-28 11:21:25 +0800 | [diff] [blame] | 232 | #define PRID_REV_TX4927 0x0022 |
| 233 | #define PRID_REV_TX4937 0x0030 |
| 234 | #define PRID_REV_R4400 0x0040 |
| 235 | #define PRID_REV_R3000A 0x0030 |
| 236 | #define PRID_REV_R3000 0x0020 |
| 237 | #define PRID_REV_R2000A 0x0010 |
| 238 | #define PRID_REV_TX3912 0x0010 |
| 239 | #define PRID_REV_TX3922 0x0030 |
| 240 | #define PRID_REV_TX3927 0x0040 |
| 241 | #define PRID_REV_VR4111 0x0050 |
| 242 | #define PRID_REV_VR4181 0x0050 /* Same as VR4111 */ |
| 243 | #define PRID_REV_VR4121 0x0060 |
| 244 | #define PRID_REV_VR4122 0x0070 |
| 245 | #define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */ |
| 246 | #define PRID_REV_VR4130 0x0080 |
| 247 | #define PRID_REV_34K_V1_0_2 0x0022 |
| 248 | #define PRID_REV_LOONGSON1B 0x0020 |
| 249 | #define PRID_REV_LOONGSON1C 0x0020 /* Same as Loongson-1B */ |
| 250 | #define PRID_REV_LOONGSON2E 0x0002 |
| 251 | #define PRID_REV_LOONGSON2F 0x0003 |
| 252 | #define PRID_REV_LOONGSON3A_R1 0x0005 |
| 253 | #define PRID_REV_LOONGSON3B_R1 0x0006 |
| 254 | #define PRID_REV_LOONGSON3B_R2 0x0007 |
Huacai Chen | f3ade25 | 2018-11-15 15:53:52 +0800 | [diff] [blame] | 255 | #define PRID_REV_LOONGSON3A_R2_0 0x0008 |
Huacai Chen | 7cff3f1 | 2018-04-28 11:21:25 +0800 | [diff] [blame] | 256 | #define PRID_REV_LOONGSON3A_R3_0 0x0009 |
Huacai Chen | f3ade25 | 2018-11-15 15:53:52 +0800 | [diff] [blame] | 257 | #define PRID_REV_LOONGSON3A_R2_1 0x000c |
Huacai Chen | 7cff3f1 | 2018-04-28 11:21:25 +0800 | [diff] [blame] | 258 | #define PRID_REV_LOONGSON3A_R3_1 0x000d |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 259 | |
| 260 | /* |
Ralf Baechle | fde9782 | 2007-07-06 14:40:05 +0100 | [diff] [blame] | 261 | * Older processors used to encode processor version and revision in two |
| 262 | * 4-bit bitfields, the 4K seems to simply count up and even newer MTI cores |
| 263 | * have switched to use the 8-bits as 3:3:2 bitfield with the last field as |
| 264 | * the patch number. *ARGH* |
| 265 | */ |
| 266 | #define PRID_REV_ENCODE_44(ver, rev) \ |
| 267 | ((ver) << 4 | (rev)) |
| 268 | #define PRID_REV_ENCODE_332(ver, rev, patch) \ |
| 269 | ((ver) << 5 | (rev) << 2 | (patch)) |
| 270 | |
| 271 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | * FPU implementation/revision register (CP1 control register 0). |
| 273 | * |
| 274 | * +---------------------------------+----------------+----------------+ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 275 | * | 0 | Implementation | Revision | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | * +---------------------------------+----------------+----------------+ |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 277 | * 31 16 15 8 7 0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 278 | */ |
| 279 | |
Maciej W. Rozycki | 8ff374b | 2013-09-17 16:58:10 +0100 | [diff] [blame] | 280 | #define FPIR_IMP_MASK 0xff00 |
| 281 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 282 | #define FPIR_IMP_NONE 0x0000 |
| 283 | |
Jonas Gorski | 68248d0 | 2013-12-18 14:12:00 +0100 | [diff] [blame] | 284 | #if !defined(__ASSEMBLY__) |
| 285 | |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 286 | enum cpu_type_enum { |
| 287 | CPU_UNKNOWN, |
| 288 | |
| 289 | /* |
| 290 | * R2000 class processors |
| 291 | */ |
| 292 | CPU_R2000, CPU_R3000, CPU_R3000A, CPU_R3041, CPU_R3051, CPU_R3052, |
| 293 | CPU_R3081, CPU_R3081E, |
| 294 | |
| 295 | /* |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 296 | * R4000 class processors |
| 297 | */ |
Paul Burton | f9065b5 | 2019-07-22 21:59:43 +0000 | [diff] [blame] | 298 | CPU_R4000PC, CPU_R4000SC, CPU_R4000MC, CPU_R4200, |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 299 | CPU_R4400PC, CPU_R4400SC, CPU_R4400MC, CPU_R4600, CPU_R4640, CPU_R4650, |
Paul Burton | 8e96b08 | 2019-07-22 21:59:50 +0000 | [diff] [blame] | 300 | CPU_R4700, CPU_R5000, CPU_R5500, CPU_NEVADA, CPU_R10000, |
Joshua Kinard | 3057739 | 2015-01-21 07:59:45 -0500 | [diff] [blame] | 301 | CPU_R12000, CPU_R14000, CPU_R16000, CPU_VR41XX, CPU_VR4111, CPU_VR4121, |
| 302 | CPU_VR4122, CPU_VR4131, CPU_VR4133, CPU_VR4181, CPU_VR4181A, CPU_RM7000, |
Ralf Baechle | 321b186 | 2014-05-22 17:22:41 +0200 | [diff] [blame] | 303 | CPU_SR71000, CPU_TX49XX, |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 304 | |
| 305 | /* |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 306 | * TX3900 class processors |
| 307 | */ |
| 308 | CPU_TX3912, CPU_TX3922, CPU_TX3927, |
| 309 | |
| 310 | /* |
| 311 | * MIPS32 class processors |
| 312 | */ |
Ralf Baechle | 39b8d52 | 2008-04-28 17:14:26 +0100 | [diff] [blame] | 313 | CPU_4KC, CPU_4KEC, CPU_4KSC, CPU_24K, CPU_34K, CPU_1004K, CPU_74K, |
Kevin Cernekee | 602977b | 2010-10-16 14:22:30 -0700 | [diff] [blame] | 314 | CPU_ALCHEMY, CPU_PR4450, CPU_BMIPS32, CPU_BMIPS3300, CPU_BMIPS4350, |
Paul Cercueil | 3b25b76 | 2019-05-08 00:43:56 +0200 | [diff] [blame] | 315 | CPU_BMIPS4380, CPU_BMIPS5000, CPU_XBURST, CPU_LOONGSON1, CPU_M14KC, |
Ralf Baechle | bff3d47 | 2016-03-25 00:41:58 +0100 | [diff] [blame] | 316 | CPU_M14KEC, CPU_INTERAPTIV, CPU_P5600, CPU_PROAPTIV, CPU_1074K, |
Paul Burton | df8b1a5 | 2016-02-03 16:17:28 +0000 | [diff] [blame] | 317 | CPU_M5150, CPU_I6400, CPU_P6600, CPU_M6250, |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 318 | |
| 319 | /* |
| 320 | * MIPS64 class processors |
| 321 | */ |
Leonid Yegoshin | 78d4803 | 2012-07-06 21:56:01 +0200 | [diff] [blame] | 322 | CPU_5KC, CPU_5KE, CPU_20KC, CPU_25KF, CPU_SB1, CPU_SB1A, CPU_LOONGSON2, |
Huacai Chen | 152ebb4 | 2014-03-21 18:43:59 +0800 | [diff] [blame] | 323 | CPU_LOONGSON3, CPU_CAVIUM_OCTEON, CPU_CAVIUM_OCTEON_PLUS, |
Paul Burton | 859aeb1 | 2017-06-02 12:39:04 -0700 | [diff] [blame] | 324 | CPU_CAVIUM_OCTEON2, CPU_CAVIUM_OCTEON3, CPU_XLR, CPU_XLP, CPU_I6500, |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 325 | |
Leonid Yegoshin | aca5721 | 2014-10-27 10:12:23 +0000 | [diff] [blame] | 326 | CPU_QEMU_GENERIC, |
| 327 | |
Ralf Baechle | 36cfbaa | 2007-10-11 23:46:16 +0100 | [diff] [blame] | 328 | CPU_LAST |
| 329 | }; |
| 330 | |
Jonas Gorski | 68248d0 | 2013-12-18 14:12:00 +0100 | [diff] [blame] | 331 | #endif /* !__ASSEMBLY */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | |
| 333 | /* |
| 334 | * ISA Level encodings |
| 335 | * |
| 336 | */ |
Ralf Baechle | 1990e54 | 2013-06-26 17:06:34 +0200 | [diff] [blame] | 337 | #define MIPS_CPU_ISA_II 0x00000001 |
| 338 | #define MIPS_CPU_ISA_III 0x00000002 |
| 339 | #define MIPS_CPU_ISA_IV 0x00000004 |
| 340 | #define MIPS_CPU_ISA_V 0x00000008 |
| 341 | #define MIPS_CPU_ISA_M32R1 0x00000010 |
| 342 | #define MIPS_CPU_ISA_M32R2 0x00000020 |
| 343 | #define MIPS_CPU_ISA_M64R1 0x00000040 |
| 344 | #define MIPS_CPU_ISA_M64R2 0x00000080 |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 345 | #define MIPS_CPU_ISA_M32R6 0x00000100 |
| 346 | #define MIPS_CPU_ISA_M64R6 0x00000200 |
Ralf Baechle | 0401572 | 2005-12-09 12:20:49 +0000 | [diff] [blame] | 347 | |
Ralf Baechle | 1990e54 | 2013-06-26 17:06:34 +0200 | [diff] [blame] | 348 | #define MIPS_CPU_ISA_32BIT (MIPS_CPU_ISA_II | MIPS_CPU_ISA_M32R1 | \ |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 349 | MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M32R6) |
Ralf Baechle | 0401572 | 2005-12-09 12:20:49 +0000 | [diff] [blame] | 350 | #define MIPS_CPU_ISA_64BIT (MIPS_CPU_ISA_III | MIPS_CPU_ISA_IV | \ |
Leonid Yegoshin | 34c56fc | 2014-11-13 11:49:21 +0000 | [diff] [blame] | 351 | MIPS_CPU_ISA_V | MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2 | \ |
| 352 | MIPS_CPU_ISA_M64R6) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 353 | |
| 354 | /* |
| 355 | * CPU Option encodings |
| 356 | */ |
Masahiro Yamada | 3616862 | 2019-05-24 13:51:11 +0900 | [diff] [blame] | 357 | #define MIPS_CPU_TLB BIT_ULL( 0) /* CPU has TLB */ |
| 358 | #define MIPS_CPU_4KEX BIT_ULL( 1) /* "R4K" exception model */ |
| 359 | #define MIPS_CPU_3K_CACHE BIT_ULL( 2) /* R3000-style caches */ |
| 360 | #define MIPS_CPU_4K_CACHE BIT_ULL( 3) /* R4000-style caches */ |
| 361 | #define MIPS_CPU_TX39_CACHE BIT_ULL( 4) /* TX3900-style caches */ |
| 362 | #define MIPS_CPU_FPU BIT_ULL( 5) /* CPU has FPU */ |
| 363 | #define MIPS_CPU_32FPR BIT_ULL( 6) /* 32 dbl. prec. FP registers */ |
| 364 | #define MIPS_CPU_COUNTER BIT_ULL( 7) /* Cycle count/compare */ |
| 365 | #define MIPS_CPU_WATCH BIT_ULL( 8) /* watchpoint registers */ |
| 366 | #define MIPS_CPU_DIVEC BIT_ULL( 9) /* dedicated interrupt vector */ |
| 367 | #define MIPS_CPU_VCE BIT_ULL(10) /* virt. coherence conflict possible */ |
| 368 | #define MIPS_CPU_CACHE_CDEX_P BIT_ULL(11) /* Create_Dirty_Exclusive CACHE op */ |
| 369 | #define MIPS_CPU_CACHE_CDEX_S BIT_ULL(12) /* ... same for seconary cache ... */ |
| 370 | #define MIPS_CPU_MCHECK BIT_ULL(13) /* Machine check exception */ |
| 371 | #define MIPS_CPU_EJTAG BIT_ULL(14) /* EJTAG exception */ |
| 372 | #define MIPS_CPU_NOFPUEX BIT_ULL(15) /* no FPU exception */ |
| 373 | #define MIPS_CPU_LLSC BIT_ULL(16) /* CPU has ll/sc instructions */ |
| 374 | #define MIPS_CPU_INCLUSIVE_CACHES BIT_ULL(17) /* P-cache subset enforced */ |
| 375 | #define MIPS_CPU_PREFETCH BIT_ULL(18) /* CPU has usable prefetch */ |
| 376 | #define MIPS_CPU_VINT BIT_ULL(19) /* CPU supports MIPSR2 vectored interrupts */ |
| 377 | #define MIPS_CPU_VEIC BIT_ULL(20) /* CPU supports MIPSR2 external interrupt controller mode */ |
| 378 | #define MIPS_CPU_ULRI BIT_ULL(21) /* CPU has ULRI feature */ |
| 379 | #define MIPS_CPU_PCI BIT_ULL(22) /* CPU has Perf Ctr Int indicator */ |
| 380 | #define MIPS_CPU_RIXI BIT_ULL(23) /* CPU has TLB Read/eXec Inhibit */ |
| 381 | #define MIPS_CPU_MICROMIPS BIT_ULL(24) /* CPU has microMIPS capability */ |
| 382 | #define MIPS_CPU_TLBINV BIT_ULL(25) /* CPU supports TLBINV/F */ |
| 383 | #define MIPS_CPU_SEGMENTS BIT_ULL(26) /* CPU supports Segmentation Control registers */ |
| 384 | #define MIPS_CPU_EVA BIT_ULL(27) /* CPU supports Enhanced Virtual Addressing */ |
| 385 | #define MIPS_CPU_HTW BIT_ULL(28) /* CPU support Hardware Page Table Walker */ |
| 386 | #define MIPS_CPU_RIXIEX BIT_ULL(29) /* CPU has unique exception codes for {Read, Execute}-Inhibit exceptions */ |
| 387 | #define MIPS_CPU_MAAR BIT_ULL(30) /* MAAR(I) registers are present */ |
| 388 | #define MIPS_CPU_FRE BIT_ULL(31) /* FRE & UFE bits implemented */ |
| 389 | #define MIPS_CPU_RW_LLB BIT_ULL(32) /* LLADDR/LLB writes are allowed */ |
| 390 | #define MIPS_CPU_LPA BIT_ULL(33) /* CPU supports Large Physical Addressing */ |
| 391 | #define MIPS_CPU_CDMM BIT_ULL(34) /* CPU has Common Device Memory Map */ |
| 392 | #define MIPS_CPU_BP_GHIST BIT_ULL(35) /* R12K+ Branch Prediction Global History */ |
| 393 | #define MIPS_CPU_SP BIT_ULL(36) /* Small (1KB) page support */ |
| 394 | #define MIPS_CPU_FTLB BIT_ULL(37) /* CPU has Fixed-page-size TLB */ |
| 395 | #define MIPS_CPU_NAN_LEGACY BIT_ULL(38) /* Legacy NaN implemented */ |
| 396 | #define MIPS_CPU_NAN_2008 BIT_ULL(39) /* 2008 NaN implemented */ |
| 397 | #define MIPS_CPU_VP BIT_ULL(40) /* MIPSr6 Virtual Processors (multi-threading) */ |
| 398 | #define MIPS_CPU_LDPTE BIT_ULL(41) /* CPU has ldpte/lddir instructions */ |
| 399 | #define MIPS_CPU_MVH BIT_ULL(42) /* CPU supports MFHC0/MTHC0 */ |
| 400 | #define MIPS_CPU_EBASE_WG BIT_ULL(43) /* CPU has EBase.WG */ |
| 401 | #define MIPS_CPU_BADINSTR BIT_ULL(44) /* CPU has BadInstr register */ |
| 402 | #define MIPS_CPU_BADINSTRP BIT_ULL(45) /* CPU has BadInstrP register */ |
| 403 | #define MIPS_CPU_CTXTC BIT_ULL(46) /* CPU has [X]ConfigContext registers */ |
| 404 | #define MIPS_CPU_PERF BIT_ULL(47) /* CPU has MIPS performance counters */ |
| 405 | #define MIPS_CPU_GUESTCTL0EXT BIT_ULL(48) /* CPU has VZ GuestCtl0Ext register */ |
| 406 | #define MIPS_CPU_GUESTCTL1 BIT_ULL(49) /* CPU has VZ GuestCtl1 register */ |
| 407 | #define MIPS_CPU_GUESTCTL2 BIT_ULL(50) /* CPU has VZ GuestCtl2 register */ |
| 408 | #define MIPS_CPU_GUESTID BIT_ULL(51) /* CPU uses VZ ASE GuestID feature */ |
| 409 | #define MIPS_CPU_DRG BIT_ULL(52) /* CPU has VZ Direct Root to Guest (DRG) */ |
| 410 | #define MIPS_CPU_UFR BIT_ULL(53) /* CPU supports User mode FR switching */ |
Paul Burton | e7bc855 | 2017-06-02 15:38:01 -0700 | [diff] [blame] | 411 | #define MIPS_CPU_SHARED_FTLB_RAM \ |
Masahiro Yamada | 3616862 | 2019-05-24 13:51:11 +0900 | [diff] [blame] | 412 | BIT_ULL(54) /* CPU shares FTLB RAM with another */ |
Paul Burton | e7bc855 | 2017-06-02 15:38:01 -0700 | [diff] [blame] | 413 | #define MIPS_CPU_SHARED_FTLB_ENTRIES \ |
Masahiro Yamada | 3616862 | 2019-05-24 13:51:11 +0900 | [diff] [blame] | 414 | BIT_ULL(55) /* CPU shares FTLB entries with another */ |
Matt Redfearn | 8270ab4 | 2018-04-20 11:23:03 +0100 | [diff] [blame] | 415 | #define MIPS_CPU_MT_PER_TC_PERF_COUNTERS \ |
Masahiro Yamada | 3616862 | 2019-05-24 13:51:11 +0900 | [diff] [blame] | 416 | BIT_ULL(56) /* CPU has perf counters implemented per TC (MIPSMT ASE) */ |
| 417 | #define MIPS_CPU_MMID BIT_ULL(57) /* CPU supports MemoryMapIDs */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 419 | /* |
| 420 | * CPU ASE encodings |
| 421 | */ |
| 422 | #define MIPS_ASE_MIPS16 0x00000001 /* code compression */ |
| 423 | #define MIPS_ASE_MDMX 0x00000002 /* MIPS digital media extension */ |
| 424 | #define MIPS_ASE_MIPS3D 0x00000004 /* MIPS-3D */ |
| 425 | #define MIPS_ASE_SMARTMIPS 0x00000008 /* SmartMIPS */ |
Ralf Baechle | e50c0a8 | 2005-05-31 11:49:19 +0000 | [diff] [blame] | 426 | #define MIPS_ASE_DSP 0x00000010 /* Signal Processing ASE */ |
Ralf Baechle | 8f40611 | 2005-07-14 07:34:18 +0000 | [diff] [blame] | 427 | #define MIPS_ASE_MIPSMT 0x00000020 /* CPU supports MIPS MT */ |
Steven J. Hill | ee80f7c7 | 2012-08-03 10:26:04 -0500 | [diff] [blame] | 428 | #define MIPS_ASE_DSP2P 0x00000040 /* Signal Processing ASE Rev 2 */ |
David Daney | 1e7decd | 2013-02-16 23:42:43 +0100 | [diff] [blame] | 429 | #define MIPS_ASE_VZ 0x00000080 /* Virtualization ASE */ |
Paul Burton | a5e9a69 | 2014-01-27 15:23:10 +0000 | [diff] [blame] | 430 | #define MIPS_ASE_MSA 0x00000100 /* MIPS SIMD Architecture */ |
Zubair Lutfullah Kakakhel | b5a6455 | 2016-03-29 15:50:25 +0100 | [diff] [blame] | 431 | #define MIPS_ASE_DSP3 0x00000200 /* Signal Processing ASE Rev 3*/ |
Maciej W. Rozycki | 8d1630f | 2017-05-23 13:37:05 +0100 | [diff] [blame] | 432 | #define MIPS_ASE_MIPS16E2 0x00000400 /* MIPS16e2 */ |
Jiaxun Yang | d2f9655 | 2019-05-29 16:42:59 +0800 | [diff] [blame] | 433 | #define MIPS_ASE_LOONGSON_MMI 0x00000800 /* Loongson MultiMedia extensions Instructions */ |
| 434 | #define MIPS_ASE_LOONGSON_CAM 0x00001000 /* Loongson CAM */ |
| 435 | #define MIPS_ASE_LOONGSON_EXT 0x00002000 /* Loongson EXTensions */ |
| 436 | #define MIPS_ASE_LOONGSON_EXT2 0x00004000 /* Loongson EXTensions R2 */ |
Ralf Baechle | 4194318 | 2005-05-05 16:45:59 +0000 | [diff] [blame] | 437 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | #endif /* _ASM_CPU_H */ |