blob: 2af87f100307c85e1bba956698e87dc8bc4e1b2d [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
2 * Copyright (C) 2005 - 2009 ServerEngines
3 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000019#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070020
Sathya Perla8788fdc2009-07-27 22:52:03 +000021static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000022{
Sathya Perla8788fdc2009-07-27 22:52:03 +000023 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000024 u32 val = 0;
25
26 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
27 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perla8788fdc2009-07-27 22:52:03 +000028 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000029}
30
31/* To check if valid bit is set, check the entire word as we don't know
32 * the endianness of the data (old entry is host endian while a new entry is
33 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000034static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000035{
36 if (compl->flags != 0) {
37 compl->flags = le32_to_cpu(compl->flags);
38 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
39 return true;
40 } else {
41 return false;
42 }
43}
44
45/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000046static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000047{
48 compl->flags = 0;
49}
50
Sathya Perla8788fdc2009-07-27 22:52:03 +000051static int be_mcc_compl_process(struct be_adapter *adapter,
Sathya Perlaefd2e402009-07-27 22:53:10 +000052 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000053{
54 u16 compl_status, extd_status;
55
56 /* Just swap the status to host endian; mcc tag is opaquely copied
57 * from mcc_wrb */
58 be_dws_le_to_cpu(compl, 4);
59
60 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
61 CQE_STATUS_COMPL_MASK;
Sathya Perlab31c50a2009-09-17 10:30:13 -070062 if (compl_status == MCC_STATUS_SUCCESS) {
63 if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
64 struct be_cmd_resp_get_stats *resp =
65 adapter->stats.cmd.va;
66 be_dws_le_to_cpu(&resp->hw_stats,
67 sizeof(resp->hw_stats));
68 netdev_stats_update(adapter);
69 }
70 } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
Sathya Perla5fb379e2009-06-18 00:02:59 +000071 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
72 CQE_STATUS_EXTD_MASK;
Sathya Perla5f0b8492009-07-27 22:52:56 +000073 dev_warn(&adapter->pdev->dev,
74 "Error in cmd completion: status(compl/extd)=%d/%d\n",
Sathya Perla5fb379e2009-06-18 00:02:59 +000075 compl_status, extd_status);
Sathya Perla5fb379e2009-06-18 00:02:59 +000076 }
Sathya Perlab31c50a2009-09-17 10:30:13 -070077 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +000078}
79
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000080/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +000081static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000082 struct be_async_event_link_state *evt)
83{
Sathya Perla8788fdc2009-07-27 22:52:03 +000084 be_link_status_update(adapter,
85 evt->port_link_status == ASYNC_EVENT_LINK_UP);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +000086}
87
88static inline bool is_link_state_evt(u32 trailer)
89{
90 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
91 ASYNC_TRAILER_EVENT_CODE_MASK) ==
92 ASYNC_EVENT_CODE_LINK_STATE);
93}
Sathya Perla5fb379e2009-06-18 00:02:59 +000094
Sathya Perlaefd2e402009-07-27 22:53:10 +000095static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000096{
Sathya Perla8788fdc2009-07-27 22:52:03 +000097 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +000098 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +000099
100 if (be_mcc_compl_is_new(compl)) {
101 queue_tail_inc(mcc_cq);
102 return compl;
103 }
104 return NULL;
105}
106
Sathya Perlab31c50a2009-09-17 10:30:13 -0700107int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000108{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000109 struct be_mcc_compl *compl;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700110 int num = 0, status = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000111
Sathya Perla8788fdc2009-07-27 22:52:03 +0000112 spin_lock_bh(&adapter->mcc_cq_lock);
113 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000114 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
115 /* Interpret flags as an async trailer */
116 BUG_ON(!is_link_state_evt(compl->flags));
117
118 /* Interpret compl as a async link evt */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000119 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000120 (struct be_async_event_link_state *) compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700121 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
122 status = be_mcc_compl_process(adapter, compl);
123 atomic_dec(&adapter->mcc_obj.q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000124 }
125 be_mcc_compl_use(compl);
126 num++;
127 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700128
Sathya Perla5fb379e2009-06-18 00:02:59 +0000129 if (num)
Sathya Perla8788fdc2009-07-27 22:52:03 +0000130 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700131
Sathya Perla8788fdc2009-07-27 22:52:03 +0000132 spin_unlock_bh(&adapter->mcc_cq_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700133 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000134}
135
Sathya Perla6ac7b682009-06-18 00:05:54 +0000136/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700137static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000138{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700139#define mcc_timeout 120000 /* 12s timeout */
140 int i, status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000141 for (i = 0; i < mcc_timeout; i++) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700142 status = be_process_mcc(adapter);
143 if (status)
144 return status;
145
Sathya Perla8788fdc2009-07-27 22:52:03 +0000146 if (atomic_read(&adapter->mcc_obj.q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000147 break;
148 udelay(100);
149 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700150 if (i == mcc_timeout) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000151 dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
Sathya Perlab31c50a2009-09-17 10:30:13 -0700152 return -1;
153 }
154 return 0;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000155}
156
157/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700158static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000159{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000160 be_mcc_notify(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700161 return be_mcc_wait_compl(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +0000162}
163
Sathya Perla5f0b8492009-07-27 22:52:56 +0000164static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700165{
166 int cnt = 0, wait = 5;
167 u32 ready;
168
169 do {
170 ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
171 if (ready)
172 break;
173
Ajit Khaparde84517482009-09-04 03:12:16 +0000174 if (cnt > 4000000) {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000175 dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700176 return -1;
177 }
178
179 if (cnt > 50)
180 wait = 200;
181 cnt += wait;
182 udelay(wait);
183 } while (true);
184
185 return 0;
186}
187
188/*
189 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000190 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700191 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700192static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700193{
194 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700195 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000196 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
197 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700198 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000199 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700200
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700201 val |= MPU_MAILBOX_DB_HI_MASK;
202 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
203 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
204 iowrite32(val, db);
205
206 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000207 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700208 if (status != 0)
209 return status;
210
211 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700212 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
213 val |= (u32)(mbox_mem->dma >> 4) << 2;
214 iowrite32(val, db);
215
Sathya Perla5f0b8492009-07-27 22:52:56 +0000216 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700217 if (status != 0)
218 return status;
219
Sathya Perla5fb379e2009-06-18 00:02:59 +0000220 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000221 if (be_mcc_compl_is_new(compl)) {
222 status = be_mcc_compl_process(adapter, &mbox->compl);
223 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000224 if (status)
225 return status;
226 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000227 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700228 return -1;
229 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000230 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700231}
232
Sathya Perla8788fdc2009-07-27 22:52:03 +0000233static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700234{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000235 u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700236
237 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
238 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
239 return -1;
240 else
241 return 0;
242}
243
Sathya Perla8788fdc2009-07-27 22:52:03 +0000244int be_cmd_POST(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700245{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000246 u16 stage;
247 int status, timeout = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700248
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000249 do {
250 status = be_POST_stage_get(adapter, &stage);
251 if (status) {
252 dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
253 stage);
254 return -1;
255 } else if (stage != POST_STAGE_ARMFW_RDY) {
256 set_current_state(TASK_INTERRUPTIBLE);
257 schedule_timeout(2 * HZ);
258 timeout += 2;
259 } else {
260 return 0;
261 }
262 } while (timeout < 20);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700263
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000264 dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
265 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700266}
267
268static inline void *embedded_payload(struct be_mcc_wrb *wrb)
269{
270 return wrb->payload.embedded_payload;
271}
272
273static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
274{
275 return &wrb->payload.sgl[0];
276}
277
278/* Don't touch the hdr after it's prepared */
279static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
280 bool embedded, u8 sge_cnt)
281{
282 if (embedded)
283 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
284 else
285 wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
286 MCC_WRB_SGE_CNT_SHIFT;
287 wrb->payload_length = payload_len;
288 be_dws_cpu_to_le(wrb, 20);
289}
290
291/* Don't touch the hdr after it's prepared */
292static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
293 u8 subsystem, u8 opcode, int cmd_len)
294{
295 req_hdr->opcode = opcode;
296 req_hdr->subsystem = subsystem;
297 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
298}
299
300static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
301 struct be_dma_mem *mem)
302{
303 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
304 u64 dma = (u64)mem->dma;
305
306 for (i = 0; i < buf_pages; i++) {
307 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
308 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
309 dma += PAGE_SIZE_4K;
310 }
311}
312
313/* Converts interrupt delay in microseconds to multiplier value */
314static u32 eq_delay_to_mult(u32 usec_delay)
315{
316#define MAX_INTR_RATE 651042
317 const u32 round = 10;
318 u32 multiplier;
319
320 if (usec_delay == 0)
321 multiplier = 0;
322 else {
323 u32 interrupt_rate = 1000000 / usec_delay;
324 /* Max delay, corresponding to the lowest interrupt rate */
325 if (interrupt_rate == 0)
326 multiplier = 1023;
327 else {
328 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
329 multiplier /= interrupt_rate;
330 /* Round the multiplier to the closest value.*/
331 multiplier = (multiplier + round/2) / round;
332 multiplier = min(multiplier, (u32)1023);
333 }
334 }
335 return multiplier;
336}
337
Sathya Perlab31c50a2009-09-17 10:30:13 -0700338static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700339{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700340 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
341 struct be_mcc_wrb *wrb
342 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
343 memset(wrb, 0, sizeof(*wrb));
344 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700345}
346
Sathya Perlab31c50a2009-09-17 10:30:13 -0700347static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000348{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700349 struct be_queue_info *mccq = &adapter->mcc_obj.q;
350 struct be_mcc_wrb *wrb;
351
352 BUG_ON(atomic_read(&mccq->used) >= mccq->len);
353 wrb = queue_head_node(mccq);
354 queue_head_inc(mccq);
355 atomic_inc(&mccq->used);
356 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000357 return wrb;
358}
359
Sathya Perla2243e2e2009-11-22 22:02:03 +0000360/* Tell fw we're about to start firing cmds by writing a
361 * special pattern across the wrb hdr; uses mbox
362 */
363int be_cmd_fw_init(struct be_adapter *adapter)
364{
365 u8 *wrb;
366 int status;
367
368 spin_lock(&adapter->mbox_lock);
369
370 wrb = (u8 *)wrb_from_mbox(adapter);
371 *wrb++ = 0xFF;
372 *wrb++ = 0x12;
373 *wrb++ = 0x34;
374 *wrb++ = 0xFF;
375 *wrb++ = 0xFF;
376 *wrb++ = 0x56;
377 *wrb++ = 0x78;
378 *wrb = 0xFF;
379
380 status = be_mbox_notify_wait(adapter);
381
382 spin_unlock(&adapter->mbox_lock);
383 return status;
384}
385
386/* Tell fw we're done with firing cmds by writing a
387 * special pattern across the wrb hdr; uses mbox
388 */
389int be_cmd_fw_clean(struct be_adapter *adapter)
390{
391 u8 *wrb;
392 int status;
393
394 spin_lock(&adapter->mbox_lock);
395
396 wrb = (u8 *)wrb_from_mbox(adapter);
397 *wrb++ = 0xFF;
398 *wrb++ = 0xAA;
399 *wrb++ = 0xBB;
400 *wrb++ = 0xFF;
401 *wrb++ = 0xFF;
402 *wrb++ = 0xCC;
403 *wrb++ = 0xDD;
404 *wrb = 0xFF;
405
406 status = be_mbox_notify_wait(adapter);
407
408 spin_unlock(&adapter->mbox_lock);
409 return status;
410}
Sathya Perla8788fdc2009-07-27 22:52:03 +0000411int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700412 struct be_queue_info *eq, int eq_delay)
413{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700414 struct be_mcc_wrb *wrb;
415 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700416 struct be_dma_mem *q_mem = &eq->dma_mem;
417 int status;
418
Sathya Perla8788fdc2009-07-27 22:52:03 +0000419 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700420
421 wrb = wrb_from_mbox(adapter);
422 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700423
424 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
425
426 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
427 OPCODE_COMMON_EQ_CREATE, sizeof(*req));
428
429 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
430
431 AMAP_SET_BITS(struct amap_eq_context, func, req->context,
Sathya Perlaeec368f2009-07-27 22:52:23 +0000432 be_pci_func(adapter));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700433 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
434 /* 4byte eqe*/
435 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
436 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
437 __ilog2_u32(eq->len/256));
438 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
439 eq_delay_to_mult(eq_delay));
440 be_dws_cpu_to_le(req->context, sizeof(req->context));
441
442 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
443
Sathya Perlab31c50a2009-09-17 10:30:13 -0700444 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700445 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700446 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700447 eq->id = le16_to_cpu(resp->eq_id);
448 eq->created = true;
449 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700450
Sathya Perla8788fdc2009-07-27 22:52:03 +0000451 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700452 return status;
453}
454
Sathya Perlab31c50a2009-09-17 10:30:13 -0700455/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000456int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700457 u8 type, bool permanent, u32 if_handle)
458{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700459 struct be_mcc_wrb *wrb;
460 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700461 int status;
462
Sathya Perla8788fdc2009-07-27 22:52:03 +0000463 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700464
465 wrb = wrb_from_mbox(adapter);
466 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700467
468 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
469
470 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
471 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
472
473 req->type = type;
474 if (permanent) {
475 req->permanent = 1;
476 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700477 req->if_id = cpu_to_le16((u16) if_handle);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700478 req->permanent = 0;
479 }
480
Sathya Perlab31c50a2009-09-17 10:30:13 -0700481 status = be_mbox_notify_wait(adapter);
482 if (!status) {
483 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700485 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700486
Sathya Perla8788fdc2009-07-27 22:52:03 +0000487 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488 return status;
489}
490
Sathya Perlab31c50a2009-09-17 10:30:13 -0700491/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000492int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700493 u32 if_id, u32 *pmac_id)
494{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700495 struct be_mcc_wrb *wrb;
496 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700497 int status;
498
Sathya Perlab31c50a2009-09-17 10:30:13 -0700499 spin_lock_bh(&adapter->mcc_lock);
500
501 wrb = wrb_from_mccq(adapter);
502 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700503
504 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
505
506 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
507 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
508
509 req->if_id = cpu_to_le32(if_id);
510 memcpy(req->mac_address, mac_addr, ETH_ALEN);
511
Sathya Perlab31c50a2009-09-17 10:30:13 -0700512 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700513 if (!status) {
514 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
515 *pmac_id = le32_to_cpu(resp->pmac_id);
516 }
517
Sathya Perlab31c50a2009-09-17 10:30:13 -0700518 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700519 return status;
520}
521
Sathya Perlab31c50a2009-09-17 10:30:13 -0700522/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000523int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700524{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700525 struct be_mcc_wrb *wrb;
526 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700527 int status;
528
Sathya Perlab31c50a2009-09-17 10:30:13 -0700529 spin_lock_bh(&adapter->mcc_lock);
530
531 wrb = wrb_from_mccq(adapter);
532 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700533
534 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
535
536 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
537 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
538
539 req->if_id = cpu_to_le32(if_id);
540 req->pmac_id = cpu_to_le32(pmac_id);
541
Sathya Perlab31c50a2009-09-17 10:30:13 -0700542 status = be_mcc_notify_wait(adapter);
543
544 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700545
546 return status;
547}
548
Sathya Perlab31c50a2009-09-17 10:30:13 -0700549/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000550int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700551 struct be_queue_info *cq, struct be_queue_info *eq,
552 bool sol_evts, bool no_delay, int coalesce_wm)
553{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700554 struct be_mcc_wrb *wrb;
555 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700556 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700557 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700558 int status;
559
Sathya Perla8788fdc2009-07-27 22:52:03 +0000560 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700561
562 wrb = wrb_from_mbox(adapter);
563 req = embedded_payload(wrb);
564 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700565
566 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
567
568 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
569 OPCODE_COMMON_CQ_CREATE, sizeof(*req));
570
571 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
572
573 AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
574 AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
575 AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
576 __ilog2_u32(cq->len/256));
577 AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
578 AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
579 AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
580 AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000581 AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
Sathya Perlaeec368f2009-07-27 22:52:23 +0000582 AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700583 be_dws_cpu_to_le(ctxt, sizeof(req->context));
584
585 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
586
Sathya Perlab31c50a2009-09-17 10:30:13 -0700587 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700588 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700589 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700590 cq->id = le16_to_cpu(resp->cq_id);
591 cq->created = true;
592 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700593
Sathya Perla8788fdc2009-07-27 22:52:03 +0000594 spin_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000595
596 return status;
597}
598
599static u32 be_encoded_q_len(int q_len)
600{
601 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
602 if (len_encoded == 16)
603 len_encoded = 0;
604 return len_encoded;
605}
606
Sathya Perla8788fdc2009-07-27 22:52:03 +0000607int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000608 struct be_queue_info *mccq,
609 struct be_queue_info *cq)
610{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700611 struct be_mcc_wrb *wrb;
612 struct be_cmd_req_mcc_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000613 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700614 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000615 int status;
616
Sathya Perla8788fdc2009-07-27 22:52:03 +0000617 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700618
619 wrb = wrb_from_mbox(adapter);
620 req = embedded_payload(wrb);
621 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000622
623 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
624
625 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
626 OPCODE_COMMON_MCC_CREATE, sizeof(*req));
627
628 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
629
Sathya Perlaeec368f2009-07-27 22:52:23 +0000630 AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000631 AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
632 AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
633 be_encoded_q_len(mccq->len));
634 AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
635
636 be_dws_cpu_to_le(ctxt, sizeof(req->context));
637
638 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
639
Sathya Perlab31c50a2009-09-17 10:30:13 -0700640 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000641 if (!status) {
642 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
643 mccq->id = le16_to_cpu(resp->id);
644 mccq->created = true;
645 }
Sathya Perla8788fdc2009-07-27 22:52:03 +0000646 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700647
648 return status;
649}
650
Sathya Perla8788fdc2009-07-27 22:52:03 +0000651int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700652 struct be_queue_info *txq,
653 struct be_queue_info *cq)
654{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700655 struct be_mcc_wrb *wrb;
656 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700657 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700658 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700659 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700660
Sathya Perla8788fdc2009-07-27 22:52:03 +0000661 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700662
663 wrb = wrb_from_mbox(adapter);
664 req = embedded_payload(wrb);
665 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700666
667 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
668
669 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
670 sizeof(*req));
671
672 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
673 req->ulp_num = BE_ULP1_NUM;
674 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
675
Sathya Perlab31c50a2009-09-17 10:30:13 -0700676 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
677 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700678 AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
Sathya Perlaeec368f2009-07-27 22:52:23 +0000679 be_pci_func(adapter));
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700680 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
681 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
682
683 be_dws_cpu_to_le(ctxt, sizeof(req->context));
684
685 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
686
Sathya Perlab31c50a2009-09-17 10:30:13 -0700687 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700688 if (!status) {
689 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
690 txq->id = le16_to_cpu(resp->cid);
691 txq->created = true;
692 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700693
Sathya Perla8788fdc2009-07-27 22:52:03 +0000694 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700695
696 return status;
697}
698
Sathya Perlab31c50a2009-09-17 10:30:13 -0700699/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000700int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700701 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
702 u16 max_frame_size, u32 if_id, u32 rss)
703{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700704 struct be_mcc_wrb *wrb;
705 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700706 struct be_dma_mem *q_mem = &rxq->dma_mem;
707 int status;
708
Sathya Perla8788fdc2009-07-27 22:52:03 +0000709 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700710
711 wrb = wrb_from_mbox(adapter);
712 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713
714 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
715
716 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
717 sizeof(*req));
718
719 req->cq_id = cpu_to_le16(cq_id);
720 req->frag_size = fls(frag_size) - 1;
721 req->num_pages = 2;
722 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
723 req->interface_id = cpu_to_le32(if_id);
724 req->max_frame_size = cpu_to_le16(max_frame_size);
725 req->rss_queue = cpu_to_le32(rss);
726
Sathya Perlab31c50a2009-09-17 10:30:13 -0700727 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700728 if (!status) {
729 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
730 rxq->id = le16_to_cpu(resp->id);
731 rxq->created = true;
732 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700733
Sathya Perla8788fdc2009-07-27 22:52:03 +0000734 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700735
736 return status;
737}
738
Sathya Perlab31c50a2009-09-17 10:30:13 -0700739/* Generic destroyer function for all types of queues
740 * Uses Mbox
741 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000742int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700743 int queue_type)
744{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700745 struct be_mcc_wrb *wrb;
746 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700747 u8 subsys = 0, opcode = 0;
748 int status;
749
Sathya Perla8788fdc2009-07-27 22:52:03 +0000750 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700751
Sathya Perlab31c50a2009-09-17 10:30:13 -0700752 wrb = wrb_from_mbox(adapter);
753 req = embedded_payload(wrb);
754
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700755 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
756
757 switch (queue_type) {
758 case QTYPE_EQ:
759 subsys = CMD_SUBSYSTEM_COMMON;
760 opcode = OPCODE_COMMON_EQ_DESTROY;
761 break;
762 case QTYPE_CQ:
763 subsys = CMD_SUBSYSTEM_COMMON;
764 opcode = OPCODE_COMMON_CQ_DESTROY;
765 break;
766 case QTYPE_TXQ:
767 subsys = CMD_SUBSYSTEM_ETH;
768 opcode = OPCODE_ETH_TX_DESTROY;
769 break;
770 case QTYPE_RXQ:
771 subsys = CMD_SUBSYSTEM_ETH;
772 opcode = OPCODE_ETH_RX_DESTROY;
773 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000774 case QTYPE_MCCQ:
775 subsys = CMD_SUBSYSTEM_COMMON;
776 opcode = OPCODE_COMMON_MCC_DESTROY;
777 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700778 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +0000779 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700780 }
781 be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
782 req->id = cpu_to_le16(q->id);
783
Sathya Perlab31c50a2009-09-17 10:30:13 -0700784 status = be_mbox_notify_wait(adapter);
Sathya Perla5f0b8492009-07-27 22:52:56 +0000785
Sathya Perla8788fdc2009-07-27 22:52:03 +0000786 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700787
788 return status;
789}
790
Sathya Perlab31c50a2009-09-17 10:30:13 -0700791/* Create an rx filtering policy configuration on an i/f
792 * Uses mbox
793 */
Sathya Perla73d540f2009-10-14 20:20:42 +0000794int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
795 u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700796{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700797 struct be_mcc_wrb *wrb;
798 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700799 int status;
800
Sathya Perla8788fdc2009-07-27 22:52:03 +0000801 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700802
803 wrb = wrb_from_mbox(adapter);
804 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700805
806 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
807
808 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
809 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
810
Sathya Perla73d540f2009-10-14 20:20:42 +0000811 req->capability_flags = cpu_to_le32(cap_flags);
812 req->enable_flags = cpu_to_le32(en_flags);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700813 req->pmac_invalid = pmac_invalid;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700814 if (!pmac_invalid)
815 memcpy(req->mac_addr, mac, ETH_ALEN);
816
Sathya Perlab31c50a2009-09-17 10:30:13 -0700817 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700818 if (!status) {
819 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
820 *if_handle = le32_to_cpu(resp->interface_id);
821 if (!pmac_invalid)
822 *pmac_id = le32_to_cpu(resp->pmac_id);
823 }
824
Sathya Perla8788fdc2009-07-27 22:52:03 +0000825 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700826 return status;
827}
828
Sathya Perlab31c50a2009-09-17 10:30:13 -0700829/* Uses mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000830int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700831{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700832 struct be_mcc_wrb *wrb;
833 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700834 int status;
835
Sathya Perla8788fdc2009-07-27 22:52:03 +0000836 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700837
838 wrb = wrb_from_mbox(adapter);
839 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700840
841 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
842
843 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
844 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
845
846 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700847
848 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700849
Sathya Perla8788fdc2009-07-27 22:52:03 +0000850 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700851
852 return status;
853}
854
855/* Get stats is a non embedded command: the request is not embedded inside
856 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -0700857 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000859int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700860{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700861 struct be_mcc_wrb *wrb;
862 struct be_cmd_req_get_stats *req;
863 struct be_sge *sge;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700864
Sathya Perlab31c50a2009-09-17 10:30:13 -0700865 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700866
Sathya Perlab31c50a2009-09-17 10:30:13 -0700867 wrb = wrb_from_mccq(adapter);
868 req = nonemb_cmd->va;
869 sge = nonembedded_sgl(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700870
871 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700872 wrb->tag0 = OPCODE_ETH_GET_STATISTICS;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700873
874 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
875 OPCODE_ETH_GET_STATISTICS, sizeof(*req));
876 sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
877 sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
878 sge->len = cpu_to_le32(nonemb_cmd->size);
879
Sathya Perlab31c50a2009-09-17 10:30:13 -0700880 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700881
Sathya Perlab31c50a2009-09-17 10:30:13 -0700882 spin_unlock_bh(&adapter->mcc_lock);
883 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700884}
885
Sathya Perlab31c50a2009-09-17 10:30:13 -0700886/* Uses synchronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000887int be_cmd_link_status_query(struct be_adapter *adapter,
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700888 bool *link_up, u8 *mac_speed, u16 *link_speed)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700889{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700890 struct be_mcc_wrb *wrb;
891 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700892 int status;
893
Sathya Perlab31c50a2009-09-17 10:30:13 -0700894 spin_lock_bh(&adapter->mcc_lock);
895
896 wrb = wrb_from_mccq(adapter);
897 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000898
899 *link_up = false;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700900
901 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
902
903 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
904 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
905
Sathya Perlab31c50a2009-09-17 10:30:13 -0700906 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700907 if (!status) {
908 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700909 if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000910 *link_up = true;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700911 *link_speed = le16_to_cpu(resp->link_speed);
912 *mac_speed = resp->mac_speed;
913 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700914 }
915
Sathya Perlab31c50a2009-09-17 10:30:13 -0700916 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700917 return status;
918}
919
Sathya Perlab31c50a2009-09-17 10:30:13 -0700920/* Uses Mbox */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000921int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700922{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700923 struct be_mcc_wrb *wrb;
924 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700925 int status;
926
Sathya Perla8788fdc2009-07-27 22:52:03 +0000927 spin_lock(&adapter->mbox_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700928
929 wrb = wrb_from_mbox(adapter);
930 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700931
932 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
933
934 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
935 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
936
Sathya Perlab31c50a2009-09-17 10:30:13 -0700937 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700938 if (!status) {
939 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
940 strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
941 }
942
Sathya Perla8788fdc2009-07-27 22:52:03 +0000943 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700944 return status;
945}
946
Sathya Perlab31c50a2009-09-17 10:30:13 -0700947/* set the EQ delay interval of an EQ to specified value
948 * Uses async mcc
949 */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000950int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700951{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700952 struct be_mcc_wrb *wrb;
953 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700954
Sathya Perlab31c50a2009-09-17 10:30:13 -0700955 spin_lock_bh(&adapter->mcc_lock);
956
957 wrb = wrb_from_mccq(adapter);
958 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700959
960 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
961
962 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
963 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
964
965 req->num_eq = cpu_to_le32(1);
966 req->delay[0].eq_id = cpu_to_le32(eq_id);
967 req->delay[0].phase = 0;
968 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
969
Sathya Perlab31c50a2009-09-17 10:30:13 -0700970 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700971
Sathya Perlab31c50a2009-09-17 10:30:13 -0700972 spin_unlock_bh(&adapter->mcc_lock);
973 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700974}
975
Sathya Perlab31c50a2009-09-17 10:30:13 -0700976/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000977int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700978 u32 num, bool untagged, bool promiscuous)
979{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700980 struct be_mcc_wrb *wrb;
981 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700982 int status;
983
Sathya Perlab31c50a2009-09-17 10:30:13 -0700984 spin_lock_bh(&adapter->mcc_lock);
985
986 wrb = wrb_from_mccq(adapter);
987 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700988
989 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
990
991 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
992 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
993
994 req->interface_id = if_id;
995 req->promiscuous = promiscuous;
996 req->untagged = untagged;
997 req->num_vlan = num;
998 if (!promiscuous) {
999 memcpy(req->normal_vlan, vtag_array,
1000 req->num_vlan * sizeof(vtag_array[0]));
1001 }
1002
Sathya Perlab31c50a2009-09-17 10:30:13 -07001003 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001004
Sathya Perlab31c50a2009-09-17 10:30:13 -07001005 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001006 return status;
1007}
1008
Sathya Perlab31c50a2009-09-17 10:30:13 -07001009/* Uses MCC for this command as it may be called in BH context
1010 * Uses synchronous mcc
1011 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001012int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001014 struct be_mcc_wrb *wrb;
1015 struct be_cmd_req_promiscuous_config *req;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001017
Sathya Perla8788fdc2009-07-27 22:52:03 +00001018 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001019
Sathya Perlab31c50a2009-09-17 10:30:13 -07001020 wrb = wrb_from_mccq(adapter);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001021 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001022
1023 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1024
1025 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1026 OPCODE_ETH_PROMISCUOUS, sizeof(*req));
1027
1028 if (port_num)
1029 req->port1_promiscuous = en;
1030 else
1031 req->port0_promiscuous = en;
1032
Sathya Perlab31c50a2009-09-17 10:30:13 -07001033 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034
Sathya Perla8788fdc2009-07-27 22:52:03 +00001035 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001036 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001037}
1038
Sathya Perla6ac7b682009-06-18 00:05:54 +00001039/*
Sathya Perlab31c50a2009-09-17 10:30:13 -07001040 * Uses MCC for this command as it may be called in BH context
Sathya Perla6ac7b682009-06-18 00:05:54 +00001041 * (mc == NULL) => multicast promiscous
1042 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001043int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Sathya Perlae7b909a2009-11-22 22:01:10 +00001044 struct dev_mc_list *mc_list, u32 mc_count,
1045 struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001046{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001047 struct be_mcc_wrb *wrb;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001048 struct be_cmd_req_mcast_mac_config *req = mem->va;
1049 struct be_sge *sge;
1050 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001051
Sathya Perla8788fdc2009-07-27 22:52:03 +00001052 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001053
Sathya Perlab31c50a2009-09-17 10:30:13 -07001054 wrb = wrb_from_mccq(adapter);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001055 sge = nonembedded_sgl(wrb);
1056 memset(req, 0, sizeof(*req));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001057
Sathya Perlae7b909a2009-11-22 22:01:10 +00001058 be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
1059 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
1060 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
1061 sge->len = cpu_to_le32(mem->size);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001062
1063 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1064 OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
1065
1066 req->interface_id = if_id;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001067 if (mc_list) {
Sathya Perla24307ee2009-06-18 00:09:25 +00001068 int i;
1069 struct dev_mc_list *mc;
1070
1071 req->num_mac = cpu_to_le16(mc_count);
1072
1073 for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
1074 memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
1075 } else {
1076 req->promiscuous = 1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001077 }
1078
Sathya Perlae7b909a2009-11-22 22:01:10 +00001079 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001080
Sathya Perla8788fdc2009-07-27 22:52:03 +00001081 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001082 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001083}
1084
Sathya Perlab31c50a2009-09-17 10:30:13 -07001085/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001086int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001087{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001088 struct be_mcc_wrb *wrb;
1089 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001090 int status;
1091
Sathya Perlab31c50a2009-09-17 10:30:13 -07001092 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001093
Sathya Perlab31c50a2009-09-17 10:30:13 -07001094 wrb = wrb_from_mccq(adapter);
1095 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096
1097 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1098
1099 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1100 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
1101
1102 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1103 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1104
Sathya Perlab31c50a2009-09-17 10:30:13 -07001105 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001106
Sathya Perlab31c50a2009-09-17 10:30:13 -07001107 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001108 return status;
1109}
1110
Sathya Perlab31c50a2009-09-17 10:30:13 -07001111/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001112int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001113{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001114 struct be_mcc_wrb *wrb;
1115 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001116 int status;
1117
Sathya Perlab31c50a2009-09-17 10:30:13 -07001118 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001119
Sathya Perlab31c50a2009-09-17 10:30:13 -07001120 wrb = wrb_from_mccq(adapter);
1121 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001122
1123 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1124
1125 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1126 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
1127
Sathya Perlab31c50a2009-09-17 10:30:13 -07001128 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001129 if (!status) {
1130 struct be_cmd_resp_get_flow_control *resp =
1131 embedded_payload(wrb);
1132 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1133 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1134 }
1135
Sathya Perlab31c50a2009-09-17 10:30:13 -07001136 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001137 return status;
1138}
1139
Sathya Perlab31c50a2009-09-17 10:30:13 -07001140/* Uses mbox */
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001141int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001142{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001143 struct be_mcc_wrb *wrb;
1144 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001145 int status;
1146
Sathya Perla8788fdc2009-07-27 22:52:03 +00001147 spin_lock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001148
Sathya Perlab31c50a2009-09-17 10:30:13 -07001149 wrb = wrb_from_mbox(adapter);
1150 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001151
1152 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1153
1154 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1155 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
1156
Sathya Perlab31c50a2009-09-17 10:30:13 -07001157 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001158 if (!status) {
1159 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1160 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001161 *cap = le32_to_cpu(resp->function_cap);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001162 }
1163
Sathya Perla8788fdc2009-07-27 22:52:03 +00001164 spin_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001165 return status;
1166}
sarveshwarb14074ea2009-08-05 13:05:24 -07001167
Sathya Perlab31c50a2009-09-17 10:30:13 -07001168/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001169int be_cmd_reset_function(struct be_adapter *adapter)
1170{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001171 struct be_mcc_wrb *wrb;
1172 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001173 int status;
1174
1175 spin_lock(&adapter->mbox_lock);
1176
Sathya Perlab31c50a2009-09-17 10:30:13 -07001177 wrb = wrb_from_mbox(adapter);
1178 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001179
1180 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1181
1182 be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1183 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
1184
Sathya Perlab31c50a2009-09-17 10:30:13 -07001185 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001186
1187 spin_unlock(&adapter->mbox_lock);
1188 return status;
1189}
Ajit Khaparde84517482009-09-04 03:12:16 +00001190
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001191/* Uses sync mcc */
1192int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1193 u8 bcn, u8 sts, u8 state)
1194{
1195 struct be_mcc_wrb *wrb;
1196 struct be_cmd_req_enable_disable_beacon *req;
1197 int status;
1198
1199 spin_lock_bh(&adapter->mcc_lock);
1200
1201 wrb = wrb_from_mccq(adapter);
1202 req = embedded_payload(wrb);
1203
1204 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1205
1206 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1207 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
1208
1209 req->port_num = port_num;
1210 req->beacon_state = state;
1211 req->beacon_duration = bcn;
1212 req->status_duration = sts;
1213
1214 status = be_mcc_notify_wait(adapter);
1215
1216 spin_unlock_bh(&adapter->mcc_lock);
1217 return status;
1218}
1219
1220/* Uses sync mcc */
1221int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1222{
1223 struct be_mcc_wrb *wrb;
1224 struct be_cmd_req_get_beacon_state *req;
1225 int status;
1226
1227 spin_lock_bh(&adapter->mcc_lock);
1228
1229 wrb = wrb_from_mccq(adapter);
1230 req = embedded_payload(wrb);
1231
1232 be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
1233
1234 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1235 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
1236
1237 req->port_num = port_num;
1238
1239 status = be_mcc_notify_wait(adapter);
1240 if (!status) {
1241 struct be_cmd_resp_get_beacon_state *resp =
1242 embedded_payload(wrb);
1243 *state = resp->beacon_state;
1244 }
1245
1246 spin_unlock_bh(&adapter->mcc_lock);
1247 return status;
1248}
1249
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001250/* Uses sync mcc */
1251int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
1252 u8 *connector)
1253{
1254 struct be_mcc_wrb *wrb;
1255 struct be_cmd_req_port_type *req;
1256 int status;
1257
1258 spin_lock_bh(&adapter->mcc_lock);
1259
1260 wrb = wrb_from_mccq(adapter);
1261 req = embedded_payload(wrb);
1262
1263 be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0);
1264
1265 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1266 OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
1267
1268 req->port = cpu_to_le32(port);
1269 req->page_num = cpu_to_le32(TR_PAGE_A0);
1270 status = be_mcc_notify_wait(adapter);
1271 if (!status) {
1272 struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
1273 *connector = resp->data.connector;
1274 }
1275
1276 spin_unlock_bh(&adapter->mcc_lock);
1277 return status;
1278}
1279
Ajit Khaparde84517482009-09-04 03:12:16 +00001280int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
1281 u32 flash_type, u32 flash_opcode, u32 buf_size)
1282{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001283 struct be_mcc_wrb *wrb;
Ajit Khaparde84517482009-09-04 03:12:16 +00001284 struct be_cmd_write_flashrom *req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001285 struct be_sge *sge;
Ajit Khaparde84517482009-09-04 03:12:16 +00001286 int status;
1287
Sathya Perlab31c50a2009-09-17 10:30:13 -07001288 spin_lock_bh(&adapter->mcc_lock);
1289
1290 wrb = wrb_from_mccq(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001291 sge = nonembedded_sgl(wrb);
1292
Ajit Khaparde84517482009-09-04 03:12:16 +00001293 be_wrb_hdr_prepare(wrb, cmd->size, false, 1);
1294
1295 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1296 OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
1297 sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
1298 sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
1299 sge->len = cpu_to_le32(cmd->size);
1300
1301 req->params.op_type = cpu_to_le32(flash_type);
1302 req->params.op_code = cpu_to_le32(flash_opcode);
1303 req->params.data_buf_size = cpu_to_le32(buf_size);
1304
Sathya Perlab31c50a2009-09-17 10:30:13 -07001305 status = be_mcc_notify_wait(adapter);
Ajit Khaparde84517482009-09-04 03:12:16 +00001306
Sathya Perlab31c50a2009-09-17 10:30:13 -07001307 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00001308 return status;
1309}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08001310
1311int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc)
1312{
1313 struct be_mcc_wrb *wrb;
1314 struct be_cmd_write_flashrom *req;
1315 int status;
1316
1317 spin_lock_bh(&adapter->mcc_lock);
1318
1319 wrb = wrb_from_mccq(adapter);
1320 req = embedded_payload(wrb);
1321
1322 be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0);
1323
1324 be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1325 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
1326
1327 req->params.op_type = cpu_to_le32(FLASHROM_TYPE_REDBOOT);
1328 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
1329 req->params.offset = 0x3FFFC;
1330 req->params.data_buf_size = 0x4;
1331
1332 status = be_mcc_notify_wait(adapter);
1333 if (!status)
1334 memcpy(flashed_crc, req->params.data_buf, 4);
1335
1336 spin_unlock_bh(&adapter->mcc_lock);
1337 return status;
1338}