Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2005 - 2009 ServerEngines |
| 3 | * All rights reserved. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License version 2 |
| 7 | * as published by the Free Software Foundation. The full GNU General |
| 8 | * Public License is included in this distribution in the file called COPYING. |
| 9 | * |
| 10 | * Contact Information: |
| 11 | * linux-drivers@serverengines.com |
| 12 | * |
| 13 | * ServerEngines |
| 14 | * 209 N. Fair Oaks Ave |
| 15 | * Sunnyvale, CA 94085 |
| 16 | */ |
| 17 | |
| 18 | #include "be.h" |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 19 | #include "be_cmds.h" |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 20 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 21 | static void be_mcc_notify(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 22 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 23 | struct be_queue_info *mccq = &adapter->mcc_obj.q; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 24 | u32 val = 0; |
| 25 | |
| 26 | val |= mccq->id & DB_MCCQ_RING_ID_MASK; |
| 27 | val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT; |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 28 | iowrite32(val, adapter->db + DB_MCCQ_OFFSET); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 29 | } |
| 30 | |
| 31 | /* To check if valid bit is set, check the entire word as we don't know |
| 32 | * the endianness of the data (old entry is host endian while a new entry is |
| 33 | * little endian) */ |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 34 | static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 35 | { |
| 36 | if (compl->flags != 0) { |
| 37 | compl->flags = le32_to_cpu(compl->flags); |
| 38 | BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0); |
| 39 | return true; |
| 40 | } else { |
| 41 | return false; |
| 42 | } |
| 43 | } |
| 44 | |
| 45 | /* Need to reset the entire word that houses the valid bit */ |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 46 | static inline void be_mcc_compl_use(struct be_mcc_compl *compl) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 47 | { |
| 48 | compl->flags = 0; |
| 49 | } |
| 50 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 51 | static int be_mcc_compl_process(struct be_adapter *adapter, |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 52 | struct be_mcc_compl *compl) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 53 | { |
| 54 | u16 compl_status, extd_status; |
| 55 | |
| 56 | /* Just swap the status to host endian; mcc tag is opaquely copied |
| 57 | * from mcc_wrb */ |
| 58 | be_dws_le_to_cpu(compl, 4); |
| 59 | |
| 60 | compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) & |
| 61 | CQE_STATUS_COMPL_MASK; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 62 | if (compl_status == MCC_STATUS_SUCCESS) { |
| 63 | if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) { |
| 64 | struct be_cmd_resp_get_stats *resp = |
| 65 | adapter->stats.cmd.va; |
| 66 | be_dws_le_to_cpu(&resp->hw_stats, |
| 67 | sizeof(resp->hw_stats)); |
| 68 | netdev_stats_update(adapter); |
| 69 | } |
| 70 | } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) { |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 71 | extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) & |
| 72 | CQE_STATUS_EXTD_MASK; |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 73 | dev_warn(&adapter->pdev->dev, |
| 74 | "Error in cmd completion: status(compl/extd)=%d/%d\n", |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 75 | compl_status, extd_status); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 76 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 77 | return compl_status; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 78 | } |
| 79 | |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 80 | /* Link state evt is a string of bytes; no need for endian swapping */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 81 | static void be_async_link_state_process(struct be_adapter *adapter, |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 82 | struct be_async_event_link_state *evt) |
| 83 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 84 | be_link_status_update(adapter, |
| 85 | evt->port_link_status == ASYNC_EVENT_LINK_UP); |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 86 | } |
| 87 | |
| 88 | static inline bool is_link_state_evt(u32 trailer) |
| 89 | { |
| 90 | return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) & |
| 91 | ASYNC_TRAILER_EVENT_CODE_MASK) == |
| 92 | ASYNC_EVENT_CODE_LINK_STATE); |
| 93 | } |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 94 | |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 95 | static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 96 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 97 | struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq; |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 98 | struct be_mcc_compl *compl = queue_tail_node(mcc_cq); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 99 | |
| 100 | if (be_mcc_compl_is_new(compl)) { |
| 101 | queue_tail_inc(mcc_cq); |
| 102 | return compl; |
| 103 | } |
| 104 | return NULL; |
| 105 | } |
| 106 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 107 | int be_process_mcc(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 108 | { |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 109 | struct be_mcc_compl *compl; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 110 | int num = 0, status = 0; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 111 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 112 | spin_lock_bh(&adapter->mcc_cq_lock); |
| 113 | while ((compl = be_mcc_compl_get(adapter))) { |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 114 | if (compl->flags & CQE_FLAGS_ASYNC_MASK) { |
| 115 | /* Interpret flags as an async trailer */ |
| 116 | BUG_ON(!is_link_state_evt(compl->flags)); |
| 117 | |
| 118 | /* Interpret compl as a async link evt */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 119 | be_async_link_state_process(adapter, |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 120 | (struct be_async_event_link_state *) compl); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 121 | } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) { |
| 122 | status = be_mcc_compl_process(adapter, compl); |
| 123 | atomic_dec(&adapter->mcc_obj.q.used); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 124 | } |
| 125 | be_mcc_compl_use(compl); |
| 126 | num++; |
| 127 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 128 | |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 129 | if (num) |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 130 | be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 131 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 132 | spin_unlock_bh(&adapter->mcc_cq_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 133 | return status; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 134 | } |
| 135 | |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 136 | /* Wait till no more pending mcc requests are present */ |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 137 | static int be_mcc_wait_compl(struct be_adapter *adapter) |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 138 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 139 | #define mcc_timeout 120000 /* 12s timeout */ |
| 140 | int i, status; |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 141 | for (i = 0; i < mcc_timeout; i++) { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 142 | status = be_process_mcc(adapter); |
| 143 | if (status) |
| 144 | return status; |
| 145 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 146 | if (atomic_read(&adapter->mcc_obj.q.used) == 0) |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 147 | break; |
| 148 | udelay(100); |
| 149 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 150 | if (i == mcc_timeout) { |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 151 | dev_err(&adapter->pdev->dev, "mccq poll timed out\n"); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 152 | return -1; |
| 153 | } |
| 154 | return 0; |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 155 | } |
| 156 | |
| 157 | /* Notify MCC requests and wait for completion */ |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 158 | static int be_mcc_notify_wait(struct be_adapter *adapter) |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 159 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 160 | be_mcc_notify(adapter); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 161 | return be_mcc_wait_compl(adapter); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 162 | } |
| 163 | |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 164 | static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 165 | { |
| 166 | int cnt = 0, wait = 5; |
| 167 | u32 ready; |
| 168 | |
| 169 | do { |
| 170 | ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK; |
| 171 | if (ready) |
| 172 | break; |
| 173 | |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 174 | if (cnt > 4000000) { |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 175 | dev_err(&adapter->pdev->dev, "mbox poll timed out\n"); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 176 | return -1; |
| 177 | } |
| 178 | |
| 179 | if (cnt > 50) |
| 180 | wait = 200; |
| 181 | cnt += wait; |
| 182 | udelay(wait); |
| 183 | } while (true); |
| 184 | |
| 185 | return 0; |
| 186 | } |
| 187 | |
| 188 | /* |
| 189 | * Insert the mailbox address into the doorbell in two steps |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 190 | * Polls on the mbox doorbell till a command completion (or a timeout) occurs |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 191 | */ |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 192 | static int be_mbox_notify_wait(struct be_adapter *adapter) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 193 | { |
| 194 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 195 | u32 val = 0; |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 196 | void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET; |
| 197 | struct be_dma_mem *mbox_mem = &adapter->mbox_mem; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 198 | struct be_mcc_mailbox *mbox = mbox_mem->va; |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 199 | struct be_mcc_compl *compl = &mbox->compl; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 200 | |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 201 | val |= MPU_MAILBOX_DB_HI_MASK; |
| 202 | /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */ |
| 203 | val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2; |
| 204 | iowrite32(val, db); |
| 205 | |
| 206 | /* wait for ready to be set */ |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 207 | status = be_mbox_db_ready_wait(adapter, db); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 208 | if (status != 0) |
| 209 | return status; |
| 210 | |
| 211 | val = 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 212 | /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */ |
| 213 | val |= (u32)(mbox_mem->dma >> 4) << 2; |
| 214 | iowrite32(val, db); |
| 215 | |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 216 | status = be_mbox_db_ready_wait(adapter, db); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 217 | if (status != 0) |
| 218 | return status; |
| 219 | |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 220 | /* A cq entry has been made now */ |
Sathya Perla | efd2e40 | 2009-07-27 22:53:10 +0000 | [diff] [blame] | 221 | if (be_mcc_compl_is_new(compl)) { |
| 222 | status = be_mcc_compl_process(adapter, &mbox->compl); |
| 223 | be_mcc_compl_use(compl); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 224 | if (status) |
| 225 | return status; |
| 226 | } else { |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 227 | dev_err(&adapter->pdev->dev, "invalid mailbox completion\n"); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 228 | return -1; |
| 229 | } |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 230 | return 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 231 | } |
| 232 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 233 | static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 234 | { |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 235 | u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 236 | |
| 237 | *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK; |
| 238 | if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK) |
| 239 | return -1; |
| 240 | else |
| 241 | return 0; |
| 242 | } |
| 243 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 244 | int be_cmd_POST(struct be_adapter *adapter) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 245 | { |
Sathya Perla | 43a04fdc | 2009-10-14 20:21:17 +0000 | [diff] [blame] | 246 | u16 stage; |
| 247 | int status, timeout = 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 248 | |
Sathya Perla | 43a04fdc | 2009-10-14 20:21:17 +0000 | [diff] [blame] | 249 | do { |
| 250 | status = be_POST_stage_get(adapter, &stage); |
| 251 | if (status) { |
| 252 | dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n", |
| 253 | stage); |
| 254 | return -1; |
| 255 | } else if (stage != POST_STAGE_ARMFW_RDY) { |
| 256 | set_current_state(TASK_INTERRUPTIBLE); |
| 257 | schedule_timeout(2 * HZ); |
| 258 | timeout += 2; |
| 259 | } else { |
| 260 | return 0; |
| 261 | } |
| 262 | } while (timeout < 20); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 263 | |
Sathya Perla | 43a04fdc | 2009-10-14 20:21:17 +0000 | [diff] [blame] | 264 | dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage); |
| 265 | return -1; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 266 | } |
| 267 | |
| 268 | static inline void *embedded_payload(struct be_mcc_wrb *wrb) |
| 269 | { |
| 270 | return wrb->payload.embedded_payload; |
| 271 | } |
| 272 | |
| 273 | static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb) |
| 274 | { |
| 275 | return &wrb->payload.sgl[0]; |
| 276 | } |
| 277 | |
| 278 | /* Don't touch the hdr after it's prepared */ |
| 279 | static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len, |
| 280 | bool embedded, u8 sge_cnt) |
| 281 | { |
| 282 | if (embedded) |
| 283 | wrb->embedded |= MCC_WRB_EMBEDDED_MASK; |
| 284 | else |
| 285 | wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) << |
| 286 | MCC_WRB_SGE_CNT_SHIFT; |
| 287 | wrb->payload_length = payload_len; |
| 288 | be_dws_cpu_to_le(wrb, 20); |
| 289 | } |
| 290 | |
| 291 | /* Don't touch the hdr after it's prepared */ |
| 292 | static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr, |
| 293 | u8 subsystem, u8 opcode, int cmd_len) |
| 294 | { |
| 295 | req_hdr->opcode = opcode; |
| 296 | req_hdr->subsystem = subsystem; |
| 297 | req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr)); |
| 298 | } |
| 299 | |
| 300 | static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages, |
| 301 | struct be_dma_mem *mem) |
| 302 | { |
| 303 | int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages); |
| 304 | u64 dma = (u64)mem->dma; |
| 305 | |
| 306 | for (i = 0; i < buf_pages; i++) { |
| 307 | pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF); |
| 308 | pages[i].hi = cpu_to_le32(upper_32_bits(dma)); |
| 309 | dma += PAGE_SIZE_4K; |
| 310 | } |
| 311 | } |
| 312 | |
| 313 | /* Converts interrupt delay in microseconds to multiplier value */ |
| 314 | static u32 eq_delay_to_mult(u32 usec_delay) |
| 315 | { |
| 316 | #define MAX_INTR_RATE 651042 |
| 317 | const u32 round = 10; |
| 318 | u32 multiplier; |
| 319 | |
| 320 | if (usec_delay == 0) |
| 321 | multiplier = 0; |
| 322 | else { |
| 323 | u32 interrupt_rate = 1000000 / usec_delay; |
| 324 | /* Max delay, corresponding to the lowest interrupt rate */ |
| 325 | if (interrupt_rate == 0) |
| 326 | multiplier = 1023; |
| 327 | else { |
| 328 | multiplier = (MAX_INTR_RATE - interrupt_rate) * round; |
| 329 | multiplier /= interrupt_rate; |
| 330 | /* Round the multiplier to the closest value.*/ |
| 331 | multiplier = (multiplier + round/2) / round; |
| 332 | multiplier = min(multiplier, (u32)1023); |
| 333 | } |
| 334 | } |
| 335 | return multiplier; |
| 336 | } |
| 337 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 338 | static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 339 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 340 | struct be_dma_mem *mbox_mem = &adapter->mbox_mem; |
| 341 | struct be_mcc_wrb *wrb |
| 342 | = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb; |
| 343 | memset(wrb, 0, sizeof(*wrb)); |
| 344 | return wrb; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 345 | } |
| 346 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 347 | static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter) |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 348 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 349 | struct be_queue_info *mccq = &adapter->mcc_obj.q; |
| 350 | struct be_mcc_wrb *wrb; |
| 351 | |
| 352 | BUG_ON(atomic_read(&mccq->used) >= mccq->len); |
| 353 | wrb = queue_head_node(mccq); |
| 354 | queue_head_inc(mccq); |
| 355 | atomic_inc(&mccq->used); |
| 356 | memset(wrb, 0, sizeof(*wrb)); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 357 | return wrb; |
| 358 | } |
| 359 | |
Sathya Perla | 2243e2e | 2009-11-22 22:02:03 +0000 | [diff] [blame^] | 360 | /* Tell fw we're about to start firing cmds by writing a |
| 361 | * special pattern across the wrb hdr; uses mbox |
| 362 | */ |
| 363 | int be_cmd_fw_init(struct be_adapter *adapter) |
| 364 | { |
| 365 | u8 *wrb; |
| 366 | int status; |
| 367 | |
| 368 | spin_lock(&adapter->mbox_lock); |
| 369 | |
| 370 | wrb = (u8 *)wrb_from_mbox(adapter); |
| 371 | *wrb++ = 0xFF; |
| 372 | *wrb++ = 0x12; |
| 373 | *wrb++ = 0x34; |
| 374 | *wrb++ = 0xFF; |
| 375 | *wrb++ = 0xFF; |
| 376 | *wrb++ = 0x56; |
| 377 | *wrb++ = 0x78; |
| 378 | *wrb = 0xFF; |
| 379 | |
| 380 | status = be_mbox_notify_wait(adapter); |
| 381 | |
| 382 | spin_unlock(&adapter->mbox_lock); |
| 383 | return status; |
| 384 | } |
| 385 | |
| 386 | /* Tell fw we're done with firing cmds by writing a |
| 387 | * special pattern across the wrb hdr; uses mbox |
| 388 | */ |
| 389 | int be_cmd_fw_clean(struct be_adapter *adapter) |
| 390 | { |
| 391 | u8 *wrb; |
| 392 | int status; |
| 393 | |
| 394 | spin_lock(&adapter->mbox_lock); |
| 395 | |
| 396 | wrb = (u8 *)wrb_from_mbox(adapter); |
| 397 | *wrb++ = 0xFF; |
| 398 | *wrb++ = 0xAA; |
| 399 | *wrb++ = 0xBB; |
| 400 | *wrb++ = 0xFF; |
| 401 | *wrb++ = 0xFF; |
| 402 | *wrb++ = 0xCC; |
| 403 | *wrb++ = 0xDD; |
| 404 | *wrb = 0xFF; |
| 405 | |
| 406 | status = be_mbox_notify_wait(adapter); |
| 407 | |
| 408 | spin_unlock(&adapter->mbox_lock); |
| 409 | return status; |
| 410 | } |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 411 | int be_cmd_eq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 412 | struct be_queue_info *eq, int eq_delay) |
| 413 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 414 | struct be_mcc_wrb *wrb; |
| 415 | struct be_cmd_req_eq_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 416 | struct be_dma_mem *q_mem = &eq->dma_mem; |
| 417 | int status; |
| 418 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 419 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 420 | |
| 421 | wrb = wrb_from_mbox(adapter); |
| 422 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 423 | |
| 424 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 425 | |
| 426 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 427 | OPCODE_COMMON_EQ_CREATE, sizeof(*req)); |
| 428 | |
| 429 | req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size)); |
| 430 | |
| 431 | AMAP_SET_BITS(struct amap_eq_context, func, req->context, |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 432 | be_pci_func(adapter)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 433 | AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1); |
| 434 | /* 4byte eqe*/ |
| 435 | AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0); |
| 436 | AMAP_SET_BITS(struct amap_eq_context, count, req->context, |
| 437 | __ilog2_u32(eq->len/256)); |
| 438 | AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context, |
| 439 | eq_delay_to_mult(eq_delay)); |
| 440 | be_dws_cpu_to_le(req->context, sizeof(req->context)); |
| 441 | |
| 442 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 443 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 444 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 445 | if (!status) { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 446 | struct be_cmd_resp_eq_create *resp = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 447 | eq->id = le16_to_cpu(resp->eq_id); |
| 448 | eq->created = true; |
| 449 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 450 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 451 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 452 | return status; |
| 453 | } |
| 454 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 455 | /* Uses mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 456 | int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 457 | u8 type, bool permanent, u32 if_handle) |
| 458 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 459 | struct be_mcc_wrb *wrb; |
| 460 | struct be_cmd_req_mac_query *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 461 | int status; |
| 462 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 463 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 464 | |
| 465 | wrb = wrb_from_mbox(adapter); |
| 466 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 467 | |
| 468 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 469 | |
| 470 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 471 | OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req)); |
| 472 | |
| 473 | req->type = type; |
| 474 | if (permanent) { |
| 475 | req->permanent = 1; |
| 476 | } else { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 477 | req->if_id = cpu_to_le16((u16) if_handle); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 478 | req->permanent = 0; |
| 479 | } |
| 480 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 481 | status = be_mbox_notify_wait(adapter); |
| 482 | if (!status) { |
| 483 | struct be_cmd_resp_mac_query *resp = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 484 | memcpy(mac_addr, resp->mac.addr, ETH_ALEN); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 485 | } |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 486 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 487 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 488 | return status; |
| 489 | } |
| 490 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 491 | /* Uses synchronous MCCQ */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 492 | int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 493 | u32 if_id, u32 *pmac_id) |
| 494 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 495 | struct be_mcc_wrb *wrb; |
| 496 | struct be_cmd_req_pmac_add *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 497 | int status; |
| 498 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 499 | spin_lock_bh(&adapter->mcc_lock); |
| 500 | |
| 501 | wrb = wrb_from_mccq(adapter); |
| 502 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 503 | |
| 504 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 505 | |
| 506 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 507 | OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req)); |
| 508 | |
| 509 | req->if_id = cpu_to_le32(if_id); |
| 510 | memcpy(req->mac_address, mac_addr, ETH_ALEN); |
| 511 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 512 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 513 | if (!status) { |
| 514 | struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb); |
| 515 | *pmac_id = le32_to_cpu(resp->pmac_id); |
| 516 | } |
| 517 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 518 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 519 | return status; |
| 520 | } |
| 521 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 522 | /* Uses synchronous MCCQ */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 523 | int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 524 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 525 | struct be_mcc_wrb *wrb; |
| 526 | struct be_cmd_req_pmac_del *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 527 | int status; |
| 528 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 529 | spin_lock_bh(&adapter->mcc_lock); |
| 530 | |
| 531 | wrb = wrb_from_mccq(adapter); |
| 532 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 533 | |
| 534 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 535 | |
| 536 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 537 | OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req)); |
| 538 | |
| 539 | req->if_id = cpu_to_le32(if_id); |
| 540 | req->pmac_id = cpu_to_le32(pmac_id); |
| 541 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 542 | status = be_mcc_notify_wait(adapter); |
| 543 | |
| 544 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 545 | |
| 546 | return status; |
| 547 | } |
| 548 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 549 | /* Uses Mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 550 | int be_cmd_cq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 551 | struct be_queue_info *cq, struct be_queue_info *eq, |
| 552 | bool sol_evts, bool no_delay, int coalesce_wm) |
| 553 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 554 | struct be_mcc_wrb *wrb; |
| 555 | struct be_cmd_req_cq_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 556 | struct be_dma_mem *q_mem = &cq->dma_mem; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 557 | void *ctxt; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 558 | int status; |
| 559 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 560 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 561 | |
| 562 | wrb = wrb_from_mbox(adapter); |
| 563 | req = embedded_payload(wrb); |
| 564 | ctxt = &req->context; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 565 | |
| 566 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 567 | |
| 568 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 569 | OPCODE_COMMON_CQ_CREATE, sizeof(*req)); |
| 570 | |
| 571 | req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size)); |
| 572 | |
| 573 | AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm); |
| 574 | AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay); |
| 575 | AMAP_SET_BITS(struct amap_cq_context, count, ctxt, |
| 576 | __ilog2_u32(cq->len/256)); |
| 577 | AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1); |
| 578 | AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts); |
| 579 | AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1); |
| 580 | AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 581 | AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1); |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 582 | AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 583 | be_dws_cpu_to_le(ctxt, sizeof(req->context)); |
| 584 | |
| 585 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 586 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 587 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 588 | if (!status) { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 589 | struct be_cmd_resp_cq_create *resp = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 590 | cq->id = le16_to_cpu(resp->cq_id); |
| 591 | cq->created = true; |
| 592 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 593 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 594 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 595 | |
| 596 | return status; |
| 597 | } |
| 598 | |
| 599 | static u32 be_encoded_q_len(int q_len) |
| 600 | { |
| 601 | u32 len_encoded = fls(q_len); /* log2(len) + 1 */ |
| 602 | if (len_encoded == 16) |
| 603 | len_encoded = 0; |
| 604 | return len_encoded; |
| 605 | } |
| 606 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 607 | int be_cmd_mccq_create(struct be_adapter *adapter, |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 608 | struct be_queue_info *mccq, |
| 609 | struct be_queue_info *cq) |
| 610 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 611 | struct be_mcc_wrb *wrb; |
| 612 | struct be_cmd_req_mcc_create *req; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 613 | struct be_dma_mem *q_mem = &mccq->dma_mem; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 614 | void *ctxt; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 615 | int status; |
| 616 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 617 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 618 | |
| 619 | wrb = wrb_from_mbox(adapter); |
| 620 | req = embedded_payload(wrb); |
| 621 | ctxt = &req->context; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 622 | |
| 623 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 624 | |
| 625 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 626 | OPCODE_COMMON_MCC_CREATE, sizeof(*req)); |
| 627 | |
| 628 | req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size); |
| 629 | |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 630 | AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter)); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 631 | AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1); |
| 632 | AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt, |
| 633 | be_encoded_q_len(mccq->len)); |
| 634 | AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id); |
| 635 | |
| 636 | be_dws_cpu_to_le(ctxt, sizeof(req->context)); |
| 637 | |
| 638 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 639 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 640 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 641 | if (!status) { |
| 642 | struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb); |
| 643 | mccq->id = le16_to_cpu(resp->id); |
| 644 | mccq->created = true; |
| 645 | } |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 646 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 647 | |
| 648 | return status; |
| 649 | } |
| 650 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 651 | int be_cmd_txq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 652 | struct be_queue_info *txq, |
| 653 | struct be_queue_info *cq) |
| 654 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 655 | struct be_mcc_wrb *wrb; |
| 656 | struct be_cmd_req_eth_tx_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 657 | struct be_dma_mem *q_mem = &txq->dma_mem; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 658 | void *ctxt; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 659 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 660 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 661 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 662 | |
| 663 | wrb = wrb_from_mbox(adapter); |
| 664 | req = embedded_payload(wrb); |
| 665 | ctxt = &req->context; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 666 | |
| 667 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 668 | |
| 669 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE, |
| 670 | sizeof(*req)); |
| 671 | |
| 672 | req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size); |
| 673 | req->ulp_num = BE_ULP1_NUM; |
| 674 | req->type = BE_ETH_TX_RING_TYPE_STANDARD; |
| 675 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 676 | AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt, |
| 677 | be_encoded_q_len(txq->len)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 678 | AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt, |
Sathya Perla | eec368f | 2009-07-27 22:52:23 +0000 | [diff] [blame] | 679 | be_pci_func(adapter)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 680 | AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1); |
| 681 | AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id); |
| 682 | |
| 683 | be_dws_cpu_to_le(ctxt, sizeof(req->context)); |
| 684 | |
| 685 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 686 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 687 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 688 | if (!status) { |
| 689 | struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb); |
| 690 | txq->id = le16_to_cpu(resp->cid); |
| 691 | txq->created = true; |
| 692 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 693 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 694 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 695 | |
| 696 | return status; |
| 697 | } |
| 698 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 699 | /* Uses mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 700 | int be_cmd_rxq_create(struct be_adapter *adapter, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 701 | struct be_queue_info *rxq, u16 cq_id, u16 frag_size, |
| 702 | u16 max_frame_size, u32 if_id, u32 rss) |
| 703 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 704 | struct be_mcc_wrb *wrb; |
| 705 | struct be_cmd_req_eth_rx_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 706 | struct be_dma_mem *q_mem = &rxq->dma_mem; |
| 707 | int status; |
| 708 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 709 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 710 | |
| 711 | wrb = wrb_from_mbox(adapter); |
| 712 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 713 | |
| 714 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 715 | |
| 716 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE, |
| 717 | sizeof(*req)); |
| 718 | |
| 719 | req->cq_id = cpu_to_le16(cq_id); |
| 720 | req->frag_size = fls(frag_size) - 1; |
| 721 | req->num_pages = 2; |
| 722 | be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem); |
| 723 | req->interface_id = cpu_to_le32(if_id); |
| 724 | req->max_frame_size = cpu_to_le16(max_frame_size); |
| 725 | req->rss_queue = cpu_to_le32(rss); |
| 726 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 727 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 728 | if (!status) { |
| 729 | struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb); |
| 730 | rxq->id = le16_to_cpu(resp->id); |
| 731 | rxq->created = true; |
| 732 | } |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 733 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 734 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 735 | |
| 736 | return status; |
| 737 | } |
| 738 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 739 | /* Generic destroyer function for all types of queues |
| 740 | * Uses Mbox |
| 741 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 742 | int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 743 | int queue_type) |
| 744 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 745 | struct be_mcc_wrb *wrb; |
| 746 | struct be_cmd_req_q_destroy *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 747 | u8 subsys = 0, opcode = 0; |
| 748 | int status; |
| 749 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 750 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 751 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 752 | wrb = wrb_from_mbox(adapter); |
| 753 | req = embedded_payload(wrb); |
| 754 | |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 755 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 756 | |
| 757 | switch (queue_type) { |
| 758 | case QTYPE_EQ: |
| 759 | subsys = CMD_SUBSYSTEM_COMMON; |
| 760 | opcode = OPCODE_COMMON_EQ_DESTROY; |
| 761 | break; |
| 762 | case QTYPE_CQ: |
| 763 | subsys = CMD_SUBSYSTEM_COMMON; |
| 764 | opcode = OPCODE_COMMON_CQ_DESTROY; |
| 765 | break; |
| 766 | case QTYPE_TXQ: |
| 767 | subsys = CMD_SUBSYSTEM_ETH; |
| 768 | opcode = OPCODE_ETH_TX_DESTROY; |
| 769 | break; |
| 770 | case QTYPE_RXQ: |
| 771 | subsys = CMD_SUBSYSTEM_ETH; |
| 772 | opcode = OPCODE_ETH_RX_DESTROY; |
| 773 | break; |
Sathya Perla | 5fb379e | 2009-06-18 00:02:59 +0000 | [diff] [blame] | 774 | case QTYPE_MCCQ: |
| 775 | subsys = CMD_SUBSYSTEM_COMMON; |
| 776 | opcode = OPCODE_COMMON_MCC_DESTROY; |
| 777 | break; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 778 | default: |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 779 | BUG(); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 780 | } |
| 781 | be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req)); |
| 782 | req->id = cpu_to_le16(q->id); |
| 783 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 784 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 5f0b849 | 2009-07-27 22:52:56 +0000 | [diff] [blame] | 785 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 786 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 787 | |
| 788 | return status; |
| 789 | } |
| 790 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 791 | /* Create an rx filtering policy configuration on an i/f |
| 792 | * Uses mbox |
| 793 | */ |
Sathya Perla | 73d540f | 2009-10-14 20:20:42 +0000 | [diff] [blame] | 794 | int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags, |
| 795 | u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 796 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 797 | struct be_mcc_wrb *wrb; |
| 798 | struct be_cmd_req_if_create *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 799 | int status; |
| 800 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 801 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 802 | |
| 803 | wrb = wrb_from_mbox(adapter); |
| 804 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 805 | |
| 806 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 807 | |
| 808 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 809 | OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req)); |
| 810 | |
Sathya Perla | 73d540f | 2009-10-14 20:20:42 +0000 | [diff] [blame] | 811 | req->capability_flags = cpu_to_le32(cap_flags); |
| 812 | req->enable_flags = cpu_to_le32(en_flags); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 813 | req->pmac_invalid = pmac_invalid; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 814 | if (!pmac_invalid) |
| 815 | memcpy(req->mac_addr, mac, ETH_ALEN); |
| 816 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 817 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 818 | if (!status) { |
| 819 | struct be_cmd_resp_if_create *resp = embedded_payload(wrb); |
| 820 | *if_handle = le32_to_cpu(resp->interface_id); |
| 821 | if (!pmac_invalid) |
| 822 | *pmac_id = le32_to_cpu(resp->pmac_id); |
| 823 | } |
| 824 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 825 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 826 | return status; |
| 827 | } |
| 828 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 829 | /* Uses mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 830 | int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 831 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 832 | struct be_mcc_wrb *wrb; |
| 833 | struct be_cmd_req_if_destroy *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 834 | int status; |
| 835 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 836 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 837 | |
| 838 | wrb = wrb_from_mbox(adapter); |
| 839 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 840 | |
| 841 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 842 | |
| 843 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 844 | OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req)); |
| 845 | |
| 846 | req->interface_id = cpu_to_le32(interface_id); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 847 | |
| 848 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 849 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 850 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 851 | |
| 852 | return status; |
| 853 | } |
| 854 | |
| 855 | /* Get stats is a non embedded command: the request is not embedded inside |
| 856 | * WRB but is a separate dma memory block |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 857 | * Uses asynchronous MCC |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 858 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 859 | int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 860 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 861 | struct be_mcc_wrb *wrb; |
| 862 | struct be_cmd_req_get_stats *req; |
| 863 | struct be_sge *sge; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 864 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 865 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 866 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 867 | wrb = wrb_from_mccq(adapter); |
| 868 | req = nonemb_cmd->va; |
| 869 | sge = nonembedded_sgl(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 870 | |
| 871 | be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 872 | wrb->tag0 = OPCODE_ETH_GET_STATISTICS; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 873 | |
| 874 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, |
| 875 | OPCODE_ETH_GET_STATISTICS, sizeof(*req)); |
| 876 | sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma)); |
| 877 | sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF); |
| 878 | sge->len = cpu_to_le32(nonemb_cmd->size); |
| 879 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 880 | be_mcc_notify(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 881 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 882 | spin_unlock_bh(&adapter->mcc_lock); |
| 883 | return 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 884 | } |
| 885 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 886 | /* Uses synchronous mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 887 | int be_cmd_link_status_query(struct be_adapter *adapter, |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 888 | bool *link_up, u8 *mac_speed, u16 *link_speed) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 889 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 890 | struct be_mcc_wrb *wrb; |
| 891 | struct be_cmd_req_link_status *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 892 | int status; |
| 893 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 894 | spin_lock_bh(&adapter->mcc_lock); |
| 895 | |
| 896 | wrb = wrb_from_mccq(adapter); |
| 897 | req = embedded_payload(wrb); |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 898 | |
| 899 | *link_up = false; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 900 | |
| 901 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 902 | |
| 903 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 904 | OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req)); |
| 905 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 906 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 907 | if (!status) { |
| 908 | struct be_cmd_resp_link_status *resp = embedded_payload(wrb); |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 909 | if (resp->mac_speed != PHY_LINK_SPEED_ZERO) { |
Sathya Perla | a8f447bd | 2009-06-18 00:10:27 +0000 | [diff] [blame] | 910 | *link_up = true; |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 911 | *link_speed = le16_to_cpu(resp->link_speed); |
| 912 | *mac_speed = resp->mac_speed; |
| 913 | } |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 914 | } |
| 915 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 916 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 917 | return status; |
| 918 | } |
| 919 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 920 | /* Uses Mbox */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 921 | int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 922 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 923 | struct be_mcc_wrb *wrb; |
| 924 | struct be_cmd_req_get_fw_version *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 925 | int status; |
| 926 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 927 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 928 | |
| 929 | wrb = wrb_from_mbox(adapter); |
| 930 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 931 | |
| 932 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 933 | |
| 934 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 935 | OPCODE_COMMON_GET_FW_VERSION, sizeof(*req)); |
| 936 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 937 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 938 | if (!status) { |
| 939 | struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb); |
| 940 | strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN); |
| 941 | } |
| 942 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 943 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 944 | return status; |
| 945 | } |
| 946 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 947 | /* set the EQ delay interval of an EQ to specified value |
| 948 | * Uses async mcc |
| 949 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 950 | int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 951 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 952 | struct be_mcc_wrb *wrb; |
| 953 | struct be_cmd_req_modify_eq_delay *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 954 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 955 | spin_lock_bh(&adapter->mcc_lock); |
| 956 | |
| 957 | wrb = wrb_from_mccq(adapter); |
| 958 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 959 | |
| 960 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 961 | |
| 962 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 963 | OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req)); |
| 964 | |
| 965 | req->num_eq = cpu_to_le32(1); |
| 966 | req->delay[0].eq_id = cpu_to_le32(eq_id); |
| 967 | req->delay[0].phase = 0; |
| 968 | req->delay[0].delay_multiplier = cpu_to_le32(eqd); |
| 969 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 970 | be_mcc_notify(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 971 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 972 | spin_unlock_bh(&adapter->mcc_lock); |
| 973 | return 0; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 974 | } |
| 975 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 976 | /* Uses sycnhronous mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 977 | int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array, |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 978 | u32 num, bool untagged, bool promiscuous) |
| 979 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 980 | struct be_mcc_wrb *wrb; |
| 981 | struct be_cmd_req_vlan_config *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 982 | int status; |
| 983 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 984 | spin_lock_bh(&adapter->mcc_lock); |
| 985 | |
| 986 | wrb = wrb_from_mccq(adapter); |
| 987 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 988 | |
| 989 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 990 | |
| 991 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 992 | OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req)); |
| 993 | |
| 994 | req->interface_id = if_id; |
| 995 | req->promiscuous = promiscuous; |
| 996 | req->untagged = untagged; |
| 997 | req->num_vlan = num; |
| 998 | if (!promiscuous) { |
| 999 | memcpy(req->normal_vlan, vtag_array, |
| 1000 | req->num_vlan * sizeof(vtag_array[0])); |
| 1001 | } |
| 1002 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1003 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1004 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1005 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1006 | return status; |
| 1007 | } |
| 1008 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1009 | /* Uses MCC for this command as it may be called in BH context |
| 1010 | * Uses synchronous mcc |
| 1011 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1012 | int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1013 | { |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1014 | struct be_mcc_wrb *wrb; |
| 1015 | struct be_cmd_req_promiscuous_config *req; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1016 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1017 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1018 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1019 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1020 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1021 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1022 | |
| 1023 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1024 | |
| 1025 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, |
| 1026 | OPCODE_ETH_PROMISCUOUS, sizeof(*req)); |
| 1027 | |
| 1028 | if (port_num) |
| 1029 | req->port1_promiscuous = en; |
| 1030 | else |
| 1031 | req->port0_promiscuous = en; |
| 1032 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1033 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1034 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1035 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1036 | return status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1037 | } |
| 1038 | |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1039 | /* |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1040 | * Uses MCC for this command as it may be called in BH context |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1041 | * (mc == NULL) => multicast promiscous |
| 1042 | */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1043 | int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id, |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1044 | struct dev_mc_list *mc_list, u32 mc_count, |
| 1045 | struct be_dma_mem *mem) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1046 | { |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1047 | struct be_mcc_wrb *wrb; |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1048 | struct be_cmd_req_mcast_mac_config *req = mem->va; |
| 1049 | struct be_sge *sge; |
| 1050 | int status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1051 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1052 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6ac7b68 | 2009-06-18 00:05:54 +0000 | [diff] [blame] | 1053 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1054 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1055 | sge = nonembedded_sgl(wrb); |
| 1056 | memset(req, 0, sizeof(*req)); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1057 | |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1058 | be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1); |
| 1059 | sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma)); |
| 1060 | sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF); |
| 1061 | sge->len = cpu_to_le32(mem->size); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1062 | |
| 1063 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1064 | OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req)); |
| 1065 | |
| 1066 | req->interface_id = if_id; |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1067 | if (mc_list) { |
Sathya Perla | 24307ee | 2009-06-18 00:09:25 +0000 | [diff] [blame] | 1068 | int i; |
| 1069 | struct dev_mc_list *mc; |
| 1070 | |
| 1071 | req->num_mac = cpu_to_le16(mc_count); |
| 1072 | |
| 1073 | for (mc = mc_list, i = 0; mc; mc = mc->next, i++) |
| 1074 | memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN); |
| 1075 | } else { |
| 1076 | req->promiscuous = 1; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1077 | } |
| 1078 | |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1079 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1080 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1081 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | e7b909a | 2009-11-22 22:01:10 +0000 | [diff] [blame] | 1082 | return status; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1083 | } |
| 1084 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1085 | /* Uses synchrounous mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1086 | int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1087 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1088 | struct be_mcc_wrb *wrb; |
| 1089 | struct be_cmd_req_set_flow_control *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1090 | int status; |
| 1091 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1092 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1093 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1094 | wrb = wrb_from_mccq(adapter); |
| 1095 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1096 | |
| 1097 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1098 | |
| 1099 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1100 | OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req)); |
| 1101 | |
| 1102 | req->tx_flow_control = cpu_to_le16((u16)tx_fc); |
| 1103 | req->rx_flow_control = cpu_to_le16((u16)rx_fc); |
| 1104 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1105 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1106 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1107 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1108 | return status; |
| 1109 | } |
| 1110 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1111 | /* Uses sycn mcc */ |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1112 | int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1113 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1114 | struct be_mcc_wrb *wrb; |
| 1115 | struct be_cmd_req_get_flow_control *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1116 | int status; |
| 1117 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1118 | spin_lock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1119 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1120 | wrb = wrb_from_mccq(adapter); |
| 1121 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1122 | |
| 1123 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1124 | |
| 1125 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1126 | OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req)); |
| 1127 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1128 | status = be_mcc_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1129 | if (!status) { |
| 1130 | struct be_cmd_resp_get_flow_control *resp = |
| 1131 | embedded_payload(wrb); |
| 1132 | *tx_fc = le16_to_cpu(resp->tx_flow_control); |
| 1133 | *rx_fc = le16_to_cpu(resp->rx_flow_control); |
| 1134 | } |
| 1135 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1136 | spin_unlock_bh(&adapter->mcc_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1137 | return status; |
| 1138 | } |
| 1139 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1140 | /* Uses mbox */ |
Ajit Khaparde | dcb9b56 | 2009-09-30 21:58:22 -0700 | [diff] [blame] | 1141 | int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap) |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1142 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1143 | struct be_mcc_wrb *wrb; |
| 1144 | struct be_cmd_req_query_fw_cfg *req; |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1145 | int status; |
| 1146 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1147 | spin_lock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1148 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1149 | wrb = wrb_from_mbox(adapter); |
| 1150 | req = embedded_payload(wrb); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1151 | |
| 1152 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1153 | |
| 1154 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1155 | OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req)); |
| 1156 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1157 | status = be_mbox_notify_wait(adapter); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1158 | if (!status) { |
| 1159 | struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb); |
| 1160 | *port_num = le32_to_cpu(resp->phys_port); |
Ajit Khaparde | dcb9b56 | 2009-09-30 21:58:22 -0700 | [diff] [blame] | 1161 | *cap = le32_to_cpu(resp->function_cap); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1162 | } |
| 1163 | |
Sathya Perla | 8788fdc | 2009-07-27 22:52:03 +0000 | [diff] [blame] | 1164 | spin_unlock(&adapter->mbox_lock); |
Sathya Perla | 6b7c5b9 | 2009-03-11 23:32:03 -0700 | [diff] [blame] | 1165 | return status; |
| 1166 | } |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1167 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1168 | /* Uses mbox */ |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1169 | int be_cmd_reset_function(struct be_adapter *adapter) |
| 1170 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1171 | struct be_mcc_wrb *wrb; |
| 1172 | struct be_cmd_req_hdr *req; |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1173 | int status; |
| 1174 | |
| 1175 | spin_lock(&adapter->mbox_lock); |
| 1176 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1177 | wrb = wrb_from_mbox(adapter); |
| 1178 | req = embedded_payload(wrb); |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1179 | |
| 1180 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1181 | |
| 1182 | be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON, |
| 1183 | OPCODE_COMMON_FUNCTION_RESET, sizeof(*req)); |
| 1184 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1185 | status = be_mbox_notify_wait(adapter); |
sarveshwarb | 14074ea | 2009-08-05 13:05:24 -0700 | [diff] [blame] | 1186 | |
| 1187 | spin_unlock(&adapter->mbox_lock); |
| 1188 | return status; |
| 1189 | } |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1190 | |
Sarveshwar Bandi | fad9ab2 | 2009-10-12 04:23:15 -0700 | [diff] [blame] | 1191 | /* Uses sync mcc */ |
| 1192 | int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num, |
| 1193 | u8 bcn, u8 sts, u8 state) |
| 1194 | { |
| 1195 | struct be_mcc_wrb *wrb; |
| 1196 | struct be_cmd_req_enable_disable_beacon *req; |
| 1197 | int status; |
| 1198 | |
| 1199 | spin_lock_bh(&adapter->mcc_lock); |
| 1200 | |
| 1201 | wrb = wrb_from_mccq(adapter); |
| 1202 | req = embedded_payload(wrb); |
| 1203 | |
| 1204 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1205 | |
| 1206 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1207 | OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req)); |
| 1208 | |
| 1209 | req->port_num = port_num; |
| 1210 | req->beacon_state = state; |
| 1211 | req->beacon_duration = bcn; |
| 1212 | req->status_duration = sts; |
| 1213 | |
| 1214 | status = be_mcc_notify_wait(adapter); |
| 1215 | |
| 1216 | spin_unlock_bh(&adapter->mcc_lock); |
| 1217 | return status; |
| 1218 | } |
| 1219 | |
| 1220 | /* Uses sync mcc */ |
| 1221 | int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state) |
| 1222 | { |
| 1223 | struct be_mcc_wrb *wrb; |
| 1224 | struct be_cmd_req_get_beacon_state *req; |
| 1225 | int status; |
| 1226 | |
| 1227 | spin_lock_bh(&adapter->mcc_lock); |
| 1228 | |
| 1229 | wrb = wrb_from_mccq(adapter); |
| 1230 | req = embedded_payload(wrb); |
| 1231 | |
| 1232 | be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0); |
| 1233 | |
| 1234 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1235 | OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req)); |
| 1236 | |
| 1237 | req->port_num = port_num; |
| 1238 | |
| 1239 | status = be_mcc_notify_wait(adapter); |
| 1240 | if (!status) { |
| 1241 | struct be_cmd_resp_get_beacon_state *resp = |
| 1242 | embedded_payload(wrb); |
| 1243 | *state = resp->beacon_state; |
| 1244 | } |
| 1245 | |
| 1246 | spin_unlock_bh(&adapter->mcc_lock); |
| 1247 | return status; |
| 1248 | } |
| 1249 | |
Sarveshwar Bandi | 0388f25 | 2009-10-28 04:15:20 -0700 | [diff] [blame] | 1250 | /* Uses sync mcc */ |
| 1251 | int be_cmd_read_port_type(struct be_adapter *adapter, u32 port, |
| 1252 | u8 *connector) |
| 1253 | { |
| 1254 | struct be_mcc_wrb *wrb; |
| 1255 | struct be_cmd_req_port_type *req; |
| 1256 | int status; |
| 1257 | |
| 1258 | spin_lock_bh(&adapter->mcc_lock); |
| 1259 | |
| 1260 | wrb = wrb_from_mccq(adapter); |
| 1261 | req = embedded_payload(wrb); |
| 1262 | |
| 1263 | be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0); |
| 1264 | |
| 1265 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1266 | OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req)); |
| 1267 | |
| 1268 | req->port = cpu_to_le32(port); |
| 1269 | req->page_num = cpu_to_le32(TR_PAGE_A0); |
| 1270 | status = be_mcc_notify_wait(adapter); |
| 1271 | if (!status) { |
| 1272 | struct be_cmd_resp_port_type *resp = embedded_payload(wrb); |
| 1273 | *connector = resp->data.connector; |
| 1274 | } |
| 1275 | |
| 1276 | spin_unlock_bh(&adapter->mcc_lock); |
| 1277 | return status; |
| 1278 | } |
| 1279 | |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1280 | int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd, |
| 1281 | u32 flash_type, u32 flash_opcode, u32 buf_size) |
| 1282 | { |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1283 | struct be_mcc_wrb *wrb; |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1284 | struct be_cmd_write_flashrom *req = cmd->va; |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1285 | struct be_sge *sge; |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1286 | int status; |
| 1287 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1288 | spin_lock_bh(&adapter->mcc_lock); |
| 1289 | |
| 1290 | wrb = wrb_from_mccq(adapter); |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1291 | sge = nonembedded_sgl(wrb); |
| 1292 | |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1293 | be_wrb_hdr_prepare(wrb, cmd->size, false, 1); |
| 1294 | |
| 1295 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1296 | OPCODE_COMMON_WRITE_FLASHROM, cmd->size); |
| 1297 | sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma)); |
| 1298 | sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF); |
| 1299 | sge->len = cpu_to_le32(cmd->size); |
| 1300 | |
| 1301 | req->params.op_type = cpu_to_le32(flash_type); |
| 1302 | req->params.op_code = cpu_to_le32(flash_opcode); |
| 1303 | req->params.data_buf_size = cpu_to_le32(buf_size); |
| 1304 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1305 | status = be_mcc_notify_wait(adapter); |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1306 | |
Sathya Perla | b31c50a | 2009-09-17 10:30:13 -0700 | [diff] [blame] | 1307 | spin_unlock_bh(&adapter->mcc_lock); |
Ajit Khaparde | 8451748 | 2009-09-04 03:12:16 +0000 | [diff] [blame] | 1308 | return status; |
| 1309 | } |
Sarveshwar Bandi | fa9a6fe | 2009-11-20 14:23:47 -0800 | [diff] [blame] | 1310 | |
| 1311 | int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc) |
| 1312 | { |
| 1313 | struct be_mcc_wrb *wrb; |
| 1314 | struct be_cmd_write_flashrom *req; |
| 1315 | int status; |
| 1316 | |
| 1317 | spin_lock_bh(&adapter->mcc_lock); |
| 1318 | |
| 1319 | wrb = wrb_from_mccq(adapter); |
| 1320 | req = embedded_payload(wrb); |
| 1321 | |
| 1322 | be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0); |
| 1323 | |
| 1324 | be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON, |
| 1325 | OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4); |
| 1326 | |
| 1327 | req->params.op_type = cpu_to_le32(FLASHROM_TYPE_REDBOOT); |
| 1328 | req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT); |
| 1329 | req->params.offset = 0x3FFFC; |
| 1330 | req->params.data_buf_size = 0x4; |
| 1331 | |
| 1332 | status = be_mcc_notify_wait(adapter); |
| 1333 | if (!status) |
| 1334 | memcpy(flashed_crc, req->params.data_buf, 4); |
| 1335 | |
| 1336 | spin_unlock_bh(&adapter->mcc_lock); |
| 1337 | return status; |
| 1338 | } |