Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 27 | * Christian König |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 28 | */ |
| 29 | #include <linux/seq_file.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 31 | #include "drmP.h" |
| 32 | #include "radeon_drm.h" |
| 33 | #include "radeon_reg.h" |
| 34 | #include "radeon.h" |
| 35 | #include "atom.h" |
| 36 | |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 37 | /* |
| 38 | * IB. |
| 39 | */ |
| 40 | int radeon_debugfs_sa_init(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 41 | |
Jerome Glisse | 69e130a | 2011-12-21 12:13:46 -0500 | [diff] [blame] | 42 | int radeon_ib_get(struct radeon_device *rdev, int ring, |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 43 | struct radeon_ib *ib, unsigned size) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 44 | { |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 45 | int i, r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 46 | |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 47 | r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 48 | if (r) { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 49 | dev_err(rdev->dev, "failed to get a new IB (%d)\n", r); |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 50 | return r; |
| 51 | } |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 52 | |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 53 | r = radeon_semaphore_create(rdev, &ib->semaphore); |
| 54 | if (r) { |
| 55 | return r; |
| 56 | } |
| 57 | |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 58 | ib->ring = ring; |
| 59 | ib->fence = NULL; |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 60 | ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo); |
| 61 | ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo); |
| 62 | ib->vm_id = 0; |
| 63 | ib->is_const_ib = false; |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 64 | for (i = 0; i < RADEON_NUM_RINGS; ++i) |
| 65 | ib->sync_to[i] = NULL; |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 66 | |
| 67 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 68 | } |
| 69 | |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 70 | void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 71 | { |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 72 | radeon_semaphore_free(rdev, &ib->semaphore, ib->fence); |
Jerome Glisse | f2e3922 | 2012-05-09 15:35:02 +0200 | [diff] [blame] | 73 | radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence); |
| 74 | radeon_fence_unref(&ib->fence); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 75 | } |
| 76 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 77 | int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib) |
| 78 | { |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 79 | struct radeon_ring *ring = &rdev->ring[ib->ring]; |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 80 | bool need_sync = false; |
| 81 | int i, r = 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 82 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 83 | if (!ib->length_dw || !ring->ready) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 84 | /* TODO: Nothings in the ib we should report. */ |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 85 | dev_err(rdev->dev, "couldn't schedule ib\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 86 | return -EINVAL; |
| 87 | } |
Dave Airlie | ecb114a | 2009-09-15 11:12:56 +1000 | [diff] [blame] | 88 | |
Dave Airlie | 6cdf658 | 2009-06-29 18:29:13 +1000 | [diff] [blame] | 89 | /* 64 dwords should be enough for fence too */ |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 90 | r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_RINGS * 8); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 91 | if (r) { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 92 | dev_err(rdev->dev, "scheduling IB failed (%d).\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 93 | return r; |
| 94 | } |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame^] | 95 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
| 96 | struct radeon_fence *fence = ib->sync_to[i]; |
| 97 | if (radeon_fence_need_sync(fence, ib->ring)) { |
| 98 | need_sync = true; |
| 99 | radeon_semaphore_sync_rings(rdev, ib->semaphore, |
| 100 | fence->ring, ib->ring); |
| 101 | radeon_fence_note_sync(fence, ib->ring); |
| 102 | } |
| 103 | } |
| 104 | /* immediately free semaphore when we don't need to sync */ |
| 105 | if (!need_sync) { |
| 106 | radeon_semaphore_free(rdev, &ib->semaphore, NULL); |
| 107 | } |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 108 | radeon_ring_ib_execute(rdev, ib->ring, ib); |
| 109 | r = radeon_fence_emit(rdev, &ib->fence, ib->ring); |
| 110 | if (r) { |
| 111 | dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r); |
| 112 | radeon_ring_unlock_undo(rdev, ring); |
| 113 | return r; |
| 114 | } |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 115 | radeon_ring_unlock_commit(rdev, ring); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 116 | return 0; |
| 117 | } |
| 118 | |
| 119 | int radeon_ib_pool_init(struct radeon_device *rdev) |
| 120 | { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 121 | int r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 122 | |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 123 | if (rdev->ib_pool_ready) { |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 124 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 125 | } |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 126 | r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo, |
Christian König | c3b7fe8 | 2012-05-09 15:34:56 +0200 | [diff] [blame] | 127 | RADEON_IB_POOL_SIZE*64*1024, |
| 128 | RADEON_GEM_DOMAIN_GTT); |
| 129 | if (r) { |
Christian König | c3b7fe8 | 2012-05-09 15:34:56 +0200 | [diff] [blame] | 130 | return r; |
| 131 | } |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 132 | rdev->ib_pool_ready = true; |
| 133 | if (radeon_debugfs_sa_init(rdev)) { |
| 134 | dev_err(rdev->dev, "failed to register debugfs file for SA\n"); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 135 | } |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 136 | return 0; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | void radeon_ib_pool_fini(struct radeon_device *rdev) |
| 140 | { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 141 | if (rdev->ib_pool_ready) { |
| 142 | radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo); |
| 143 | rdev->ib_pool_ready = false; |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 144 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 145 | } |
| 146 | |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 147 | int radeon_ib_pool_start(struct radeon_device *rdev) |
| 148 | { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 149 | return radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 150 | } |
| 151 | |
| 152 | int radeon_ib_pool_suspend(struct radeon_device *rdev) |
| 153 | { |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 154 | return radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo); |
Jerome Glisse | b15ba51 | 2011-11-15 11:48:34 -0500 | [diff] [blame] | 155 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 156 | |
Christian König | 7bd560e | 2012-05-02 15:11:12 +0200 | [diff] [blame] | 157 | int radeon_ib_ring_tests(struct radeon_device *rdev) |
| 158 | { |
| 159 | unsigned i; |
| 160 | int r; |
| 161 | |
| 162 | for (i = 0; i < RADEON_NUM_RINGS; ++i) { |
| 163 | struct radeon_ring *ring = &rdev->ring[i]; |
| 164 | |
| 165 | if (!ring->ready) |
| 166 | continue; |
| 167 | |
| 168 | r = radeon_ib_test(rdev, i, ring); |
| 169 | if (r) { |
| 170 | ring->ready = false; |
| 171 | |
| 172 | if (i == RADEON_RING_TYPE_GFX_INDEX) { |
| 173 | /* oh, oh, that's really bad */ |
| 174 | DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r); |
| 175 | rdev->accel_working = false; |
| 176 | return r; |
| 177 | |
| 178 | } else { |
| 179 | /* still not good, but we can live with it */ |
| 180 | DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r); |
| 181 | } |
| 182 | } |
| 183 | } |
| 184 | return 0; |
| 185 | } |
| 186 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 187 | /* |
| 188 | * Ring. |
| 189 | */ |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 190 | int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring); |
| 191 | |
| 192 | void radeon_ring_write(struct radeon_ring *ring, uint32_t v) |
| 193 | { |
| 194 | #if DRM_DEBUG_CODE |
| 195 | if (ring->count_dw <= 0) { |
| 196 | DRM_ERROR("radeon: writting more dword to ring than expected !\n"); |
| 197 | } |
| 198 | #endif |
| 199 | ring->ring[ring->wptr++] = v; |
| 200 | ring->wptr &= ring->ptr_mask; |
| 201 | ring->count_dw--; |
| 202 | ring->ring_free_dw--; |
| 203 | } |
| 204 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 205 | int radeon_ring_index(struct radeon_device *rdev, struct radeon_ring *ring) |
Christian König | bf85279 | 2011-10-13 13:19:22 +0200 | [diff] [blame] | 206 | { |
| 207 | /* r1xx-r5xx only has CP ring */ |
| 208 | if (rdev->family < CHIP_R600) |
| 209 | return RADEON_RING_TYPE_GFX_INDEX; |
| 210 | |
| 211 | if (rdev->family >= CHIP_CAYMAN) { |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 212 | if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]) |
Christian König | bf85279 | 2011-10-13 13:19:22 +0200 | [diff] [blame] | 213 | return CAYMAN_RING_TYPE_CP1_INDEX; |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 214 | else if (ring == &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]) |
Christian König | bf85279 | 2011-10-13 13:19:22 +0200 | [diff] [blame] | 215 | return CAYMAN_RING_TYPE_CP2_INDEX; |
| 216 | } |
| 217 | return RADEON_RING_TYPE_GFX_INDEX; |
| 218 | } |
| 219 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 220 | void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 221 | { |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 222 | u32 rptr; |
| 223 | |
Alex Deucher | 724c80e | 2010-08-27 18:25:25 -0400 | [diff] [blame] | 224 | if (rdev->wb.enabled) |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 225 | rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]); |
Christian König | 5596a9d | 2011-10-13 12:48:45 +0200 | [diff] [blame] | 226 | else |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 227 | rptr = RREG32(ring->rptr_reg); |
| 228 | ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 229 | /* This works because ring_size is a power of 2 */ |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 230 | ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4)); |
| 231 | ring->ring_free_dw -= ring->wptr; |
| 232 | ring->ring_free_dw &= ring->ptr_mask; |
| 233 | if (!ring->ring_free_dw) { |
| 234 | ring->ring_free_dw = ring->ring_size / 4; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 235 | } |
| 236 | } |
| 237 | |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame] | 238 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 239 | int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 240 | { |
| 241 | int r; |
| 242 | |
| 243 | /* Align requested size with padding so unlock_commit can |
| 244 | * pad safely */ |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 245 | ndw = (ndw + ring->align_mask) & ~ring->align_mask; |
| 246 | while (ndw > (ring->ring_free_dw - 1)) { |
| 247 | radeon_ring_free_size(rdev, ring); |
| 248 | if (ndw < ring->ring_free_dw) { |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 249 | break; |
| 250 | } |
Christian König | 8a47cc9 | 2012-05-09 15:34:48 +0200 | [diff] [blame] | 251 | r = radeon_fence_wait_next_locked(rdev, radeon_ring_index(rdev, ring)); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 252 | if (r) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 253 | return r; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 254 | } |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 255 | ring->count_dw = ndw; |
| 256 | ring->wptr_old = ring->wptr; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 257 | return 0; |
| 258 | } |
| 259 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 260 | int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw) |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 261 | { |
| 262 | int r; |
| 263 | |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 264 | mutex_lock(&rdev->ring_lock); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 265 | r = radeon_ring_alloc(rdev, ring, ndw); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 266 | if (r) { |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 267 | mutex_unlock(&rdev->ring_lock); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 268 | return r; |
| 269 | } |
| 270 | return 0; |
| 271 | } |
| 272 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 273 | void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 274 | { |
| 275 | unsigned count_dw_pad; |
| 276 | unsigned i; |
| 277 | |
| 278 | /* We pad to match fetch size */ |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 279 | count_dw_pad = (ring->align_mask + 1) - |
| 280 | (ring->wptr & ring->align_mask); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 281 | for (i = 0; i < count_dw_pad; i++) { |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 282 | radeon_ring_write(ring, ring->nop); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 283 | } |
| 284 | DRM_MEMORYBARRIER(); |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 285 | WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 286 | (void)RREG32(ring->wptr_reg); |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 287 | } |
| 288 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 289 | void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring) |
Matthew Garrett | 91700f3 | 2010-04-30 15:24:17 -0400 | [diff] [blame] | 290 | { |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 291 | radeon_ring_commit(rdev, ring); |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 292 | mutex_unlock(&rdev->ring_lock); |
| 293 | } |
| 294 | |
| 295 | void radeon_ring_undo(struct radeon_ring *ring) |
| 296 | { |
| 297 | ring->wptr = ring->wptr_old; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 298 | } |
| 299 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 300 | void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 301 | { |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 302 | radeon_ring_undo(ring); |
| 303 | mutex_unlock(&rdev->ring_lock); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 304 | } |
| 305 | |
Christian König | 7b9ef16 | 2012-05-02 15:11:23 +0200 | [diff] [blame] | 306 | void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring) |
| 307 | { |
| 308 | int r; |
| 309 | |
Christian König | 7b9ef16 | 2012-05-02 15:11:23 +0200 | [diff] [blame] | 310 | radeon_ring_free_size(rdev, ring); |
| 311 | if (ring->rptr == ring->wptr) { |
| 312 | r = radeon_ring_alloc(rdev, ring, 1); |
| 313 | if (!r) { |
| 314 | radeon_ring_write(ring, ring->nop); |
| 315 | radeon_ring_commit(rdev, ring); |
| 316 | } |
| 317 | } |
Christian König | 7b9ef16 | 2012-05-02 15:11:23 +0200 | [diff] [blame] | 318 | } |
| 319 | |
Christian König | 069211e | 2012-05-02 15:11:20 +0200 | [diff] [blame] | 320 | void radeon_ring_lockup_update(struct radeon_ring *ring) |
| 321 | { |
| 322 | ring->last_rptr = ring->rptr; |
| 323 | ring->last_activity = jiffies; |
| 324 | } |
| 325 | |
| 326 | /** |
| 327 | * radeon_ring_test_lockup() - check if ring is lockedup by recording information |
| 328 | * @rdev: radeon device structure |
| 329 | * @ring: radeon_ring structure holding ring information |
| 330 | * |
| 331 | * We don't need to initialize the lockup tracking information as we will either |
| 332 | * have CP rptr to a different value of jiffies wrap around which will force |
| 333 | * initialization of the lockup tracking informations. |
| 334 | * |
| 335 | * A possible false positivie is if we get call after while and last_cp_rptr == |
| 336 | * the current CP rptr, even if it's unlikely it might happen. To avoid this |
| 337 | * if the elapsed time since last call is bigger than 2 second than we return |
| 338 | * false and update the tracking information. Due to this the caller must call |
| 339 | * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported |
| 340 | * the fencing code should be cautious about that. |
| 341 | * |
| 342 | * Caller should write to the ring to force CP to do something so we don't get |
| 343 | * false positive when CP is just gived nothing to do. |
| 344 | * |
| 345 | **/ |
| 346 | bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring) |
| 347 | { |
| 348 | unsigned long cjiffies, elapsed; |
| 349 | uint32_t rptr; |
| 350 | |
| 351 | cjiffies = jiffies; |
| 352 | if (!time_after(cjiffies, ring->last_activity)) { |
| 353 | /* likely a wrap around */ |
| 354 | radeon_ring_lockup_update(ring); |
| 355 | return false; |
| 356 | } |
| 357 | rptr = RREG32(ring->rptr_reg); |
| 358 | ring->rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift; |
| 359 | if (ring->rptr != ring->last_rptr) { |
| 360 | /* CP is still working no lockup */ |
| 361 | radeon_ring_lockup_update(ring); |
| 362 | return false; |
| 363 | } |
| 364 | elapsed = jiffies_to_msecs(cjiffies - ring->last_activity); |
Christian König | 3368ff0 | 2012-05-02 15:11:21 +0200 | [diff] [blame] | 365 | if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) { |
Christian König | 069211e | 2012-05-02 15:11:20 +0200 | [diff] [blame] | 366 | dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); |
| 367 | return true; |
| 368 | } |
| 369 | /* give a chance to the GPU ... */ |
| 370 | return false; |
| 371 | } |
| 372 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 373 | int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size, |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 374 | unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg, |
| 375 | u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 376 | { |
| 377 | int r; |
| 378 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 379 | ring->ring_size = ring_size; |
| 380 | ring->rptr_offs = rptr_offs; |
| 381 | ring->rptr_reg = rptr_reg; |
| 382 | ring->wptr_reg = wptr_reg; |
Alex Deucher | 78c5560 | 2011-11-17 14:25:56 -0500 | [diff] [blame] | 383 | ring->ptr_reg_shift = ptr_reg_shift; |
| 384 | ring->ptr_reg_mask = ptr_reg_mask; |
| 385 | ring->nop = nop; |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 386 | /* Allocate ring buffer */ |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 387 | if (ring->ring_obj == NULL) { |
| 388 | r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true, |
Alex Deucher | 40f5cf9 | 2012-05-10 18:33:13 -0400 | [diff] [blame] | 389 | RADEON_GEM_DOMAIN_GTT, |
| 390 | NULL, &ring->ring_obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 391 | if (r) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 392 | dev_err(rdev->dev, "(%d) ring create failed\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 393 | return r; |
| 394 | } |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 395 | r = radeon_bo_reserve(ring->ring_obj, false); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 396 | if (unlikely(r != 0)) |
| 397 | return r; |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 398 | r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT, |
| 399 | &ring->gpu_addr); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 400 | if (r) { |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 401 | radeon_bo_unreserve(ring->ring_obj); |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 402 | dev_err(rdev->dev, "(%d) ring pin failed\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 403 | return r; |
| 404 | } |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 405 | r = radeon_bo_kmap(ring->ring_obj, |
| 406 | (void **)&ring->ring); |
| 407 | radeon_bo_unreserve(ring->ring_obj); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 408 | if (r) { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 409 | dev_err(rdev->dev, "(%d) ring map failed\n", r); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 410 | return r; |
| 411 | } |
| 412 | } |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 413 | ring->ptr_mask = (ring->ring_size / 4) - 1; |
| 414 | ring->ring_free_dw = ring->ring_size / 4; |
Christian König | ec1a6cc | 2012-05-02 15:11:11 +0200 | [diff] [blame] | 415 | if (radeon_debugfs_ring_init(rdev, ring)) { |
| 416 | DRM_ERROR("Failed to register debugfs file for rings !\n"); |
| 417 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 418 | return 0; |
| 419 | } |
| 420 | |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 421 | void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 422 | { |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 423 | int r; |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 424 | struct radeon_bo *ring_obj; |
Jerome Glisse | 4c78867 | 2009-11-20 14:29:23 +0100 | [diff] [blame] | 425 | |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 426 | mutex_lock(&rdev->ring_lock); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 427 | ring_obj = ring->ring_obj; |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 428 | ring->ready = false; |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 429 | ring->ring = NULL; |
| 430 | ring->ring_obj = NULL; |
Christian König | d6999bc | 2012-05-09 15:34:45 +0200 | [diff] [blame] | 431 | mutex_unlock(&rdev->ring_lock); |
Alex Deucher | ca2af92 | 2010-05-06 11:02:24 -0400 | [diff] [blame] | 432 | |
| 433 | if (ring_obj) { |
| 434 | r = radeon_bo_reserve(ring_obj, false); |
| 435 | if (likely(r == 0)) { |
| 436 | radeon_bo_kunmap(ring_obj); |
| 437 | radeon_bo_unpin(ring_obj); |
| 438 | radeon_bo_unreserve(ring_obj); |
| 439 | } |
| 440 | radeon_bo_unref(&ring_obj); |
| 441 | } |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 442 | } |
| 443 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 444 | /* |
| 445 | * Debugfs info |
| 446 | */ |
| 447 | #if defined(CONFIG_DEBUG_FS) |
Christian König | af9720f | 2011-10-24 17:08:44 +0200 | [diff] [blame] | 448 | |
| 449 | static int radeon_debugfs_ring_info(struct seq_file *m, void *data) |
| 450 | { |
| 451 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 452 | struct drm_device *dev = node->minor->dev; |
| 453 | struct radeon_device *rdev = dev->dev_private; |
| 454 | int ridx = *(int*)node->info_ent->data; |
| 455 | struct radeon_ring *ring = &rdev->ring[ridx]; |
| 456 | unsigned count, i, j; |
| 457 | |
| 458 | radeon_ring_free_size(rdev, ring); |
| 459 | count = (ring->ring_size / 4) - ring->ring_free_dw; |
| 460 | seq_printf(m, "wptr(0x%04x): 0x%08x\n", ring->wptr_reg, RREG32(ring->wptr_reg)); |
| 461 | seq_printf(m, "rptr(0x%04x): 0x%08x\n", ring->rptr_reg, RREG32(ring->rptr_reg)); |
| 462 | seq_printf(m, "driver's copy of the wptr: 0x%08x\n", ring->wptr); |
| 463 | seq_printf(m, "driver's copy of the rptr: 0x%08x\n", ring->rptr); |
| 464 | seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw); |
| 465 | seq_printf(m, "%u dwords in ring\n", count); |
| 466 | i = ring->rptr; |
| 467 | for (j = 0; j <= count; j++) { |
| 468 | seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]); |
| 469 | i = (i + 1) & ring->ptr_mask; |
| 470 | } |
| 471 | return 0; |
| 472 | } |
| 473 | |
| 474 | static int radeon_ring_type_gfx_index = RADEON_RING_TYPE_GFX_INDEX; |
| 475 | static int cayman_ring_type_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX; |
| 476 | static int cayman_ring_type_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX; |
| 477 | |
| 478 | static struct drm_info_list radeon_debugfs_ring_info_list[] = { |
| 479 | {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_ring_type_gfx_index}, |
| 480 | {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp1_index}, |
| 481 | {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_ring_type_cp2_index}, |
| 482 | }; |
| 483 | |
Christian König | 711a972 | 2012-05-09 15:34:51 +0200 | [diff] [blame] | 484 | static int radeon_debugfs_sa_info(struct seq_file *m, void *data) |
| 485 | { |
| 486 | struct drm_info_node *node = (struct drm_info_node *) m->private; |
| 487 | struct drm_device *dev = node->minor->dev; |
| 488 | struct radeon_device *rdev = dev->dev_private; |
| 489 | |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 490 | radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m); |
Christian König | 711a972 | 2012-05-09 15:34:51 +0200 | [diff] [blame] | 491 | |
| 492 | return 0; |
| 493 | |
| 494 | } |
| 495 | |
| 496 | static struct drm_info_list radeon_debugfs_sa_list[] = { |
| 497 | {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL}, |
| 498 | }; |
| 499 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 500 | #endif |
| 501 | |
Christian König | ec1a6cc | 2012-05-02 15:11:11 +0200 | [diff] [blame] | 502 | int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring) |
Christian König | af9720f | 2011-10-24 17:08:44 +0200 | [diff] [blame] | 503 | { |
| 504 | #if defined(CONFIG_DEBUG_FS) |
Christian König | ec1a6cc | 2012-05-02 15:11:11 +0200 | [diff] [blame] | 505 | unsigned i; |
| 506 | for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) { |
| 507 | struct drm_info_list *info = &radeon_debugfs_ring_info_list[i]; |
| 508 | int ridx = *(int*)radeon_debugfs_ring_info_list[i].data; |
| 509 | unsigned r; |
| 510 | |
| 511 | if (&rdev->ring[ridx] != ring) |
| 512 | continue; |
| 513 | |
| 514 | r = radeon_debugfs_add_files(rdev, info, 1); |
| 515 | if (r) |
| 516 | return r; |
| 517 | } |
Christian König | af9720f | 2011-10-24 17:08:44 +0200 | [diff] [blame] | 518 | #endif |
Christian König | ec1a6cc | 2012-05-02 15:11:11 +0200 | [diff] [blame] | 519 | return 0; |
Christian König | af9720f | 2011-10-24 17:08:44 +0200 | [diff] [blame] | 520 | } |
| 521 | |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 522 | int radeon_debugfs_sa_init(struct radeon_device *rdev) |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 523 | { |
| 524 | #if defined(CONFIG_DEBUG_FS) |
Jerome Glisse | c507f7e | 2012-05-09 15:34:58 +0200 | [diff] [blame] | 525 | return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 526 | #else |
| 527 | return 0; |
| 528 | #endif |
| 529 | } |