blob: 4118802b7fea0097298ca745a2b82961a06e52bc [file] [log] [blame]
Felipe Balbi4a457872014-06-23 13:20:59 -05001/*
2 * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9/* AM437x SK EVM */
10
11/dts-v1/;
12
13#include "am4372.dtsi"
14#include <dt-bindings/pinctrl/am43xx.h>
15#include <dt-bindings/pwm/pwm.h>
16#include <dt-bindings/gpio/gpio.h>
17#include <dt-bindings/input/input.h>
18
19/ {
20 model = "TI AM437x SK EVM";
21 compatible = "ti,am437x-sk-evm","ti,am4372","ti,am43";
22
23 aliases {
24 display0 = &lcd0;
25 };
26
Lokesh Vutla24a1eb42017-01-18 09:33:24 +053027 chosen {
28 stdout-path = &uart0;
29 };
30
Keerthyfff51e72015-08-18 15:11:14 +053031 /* fixed 32k external oscillator clock */
32 clk_32k_rtc: clk_32k_rtc {
33 #clock-cells = <0>;
34 compatible = "fixed-clock";
35 clock-frequency = <32768>;
36 };
37
Peter Ujfalusidc5eedd2017-12-15 14:09:41 +020038 lcd_bl: backlight {
Felipe Balbi4a457872014-06-23 13:20:59 -050039 compatible = "pwm-backlight";
40 pwms = <&ecap0 0 50000 PWM_POLARITY_INVERTED>;
41 brightness-levels = <0 51 53 56 62 75 101 152 255>;
42 default-brightness-level = <8>;
43 };
44
45 sound {
Peter Ujfalusi20746c52015-07-02 17:06:18 +030046 compatible = "simple-audio-card";
47 simple-audio-card,name = "AM437x-SK-EVM";
48 simple-audio-card,widgets =
49 "Headphone", "Headphone Jack",
50 "Line", "Line In";
51 simple-audio-card,routing =
52 "Headphone Jack", "HPLOUT",
53 "Headphone Jack", "HPROUT",
54 "LINE1L", "Line In",
55 "LINE1R", "Line In";
56 simple-audio-card,format = "dsp_b";
57 simple-audio-card,bitclock-master = <&sound_master>;
58 simple-audio-card,frame-master = <&sound_master>;
59 simple-audio-card,bitclock-inversion;
60
61 simple-audio-card,cpu {
62 sound-dai = <&mcasp1>;
63 };
64
65 sound_master: simple-audio-card,codec {
66 sound-dai = <&tlv320aic3106>;
67 system-clock-frequency = <24000000>;
68 };
Felipe Balbi4a457872014-06-23 13:20:59 -050069 };
70
Javier Martinez Canillas18ad99d2016-08-01 12:46:57 -040071 matrix_keypad: matrix_keypad0 {
Felipe Balbi4a457872014-06-23 13:20:59 -050072 compatible = "gpio-matrix-keypad";
73
74 pinctrl-names = "default";
75 pinctrl-0 = <&matrix_keypad_pins>;
76
77 debounce-delay-ms = <5>;
Felipe Balbif6b957f2015-04-09 10:59:27 -050078 col-scan-delay-us = <5>;
Felipe Balbi4a457872014-06-23 13:20:59 -050079
80 row-gpios = <&gpio5 5 GPIO_ACTIVE_HIGH /* Bank5, pin5 */
81 &gpio5 6 GPIO_ACTIVE_HIGH>; /* Bank5, pin6 */
82
83 col-gpios = <&gpio5 13 GPIO_ACTIVE_HIGH /* Bank5, pin13 */
84 &gpio5 4 GPIO_ACTIVE_HIGH>; /* Bank5, pin4 */
85
86 linux,keymap = <
87 MATRIX_KEY(0, 0, KEY_DOWN)
88 MATRIX_KEY(0, 1, KEY_RIGHT)
89 MATRIX_KEY(1, 0, KEY_LEFT)
90 MATRIX_KEY(1, 1, KEY_UP)
91 >;
92 };
93
94 leds {
95 compatible = "gpio-leds";
96
97 pinctrl-names = "default";
98 pinctrl-0 = <&leds_pins>;
99
Javier Martinez Canillasc731abd2016-08-01 12:47:03 -0400100 led0 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500101 label = "am437x-sk:red:heartbeat";
102 gpios = <&gpio5 0 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 0 */
103 linux,default-trigger = "heartbeat";
104 default-state = "off";
105 };
106
Javier Martinez Canillasc731abd2016-08-01 12:47:03 -0400107 led1 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500108 label = "am437x-sk:green:mmc1";
109 gpios = <&gpio5 1 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 1 */
110 linux,default-trigger = "mmc0";
111 default-state = "off";
112 };
113
Javier Martinez Canillasc731abd2016-08-01 12:47:03 -0400114 led2 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500115 label = "am437x-sk:blue:cpu0";
116 gpios = <&gpio5 2 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 2 */
117 linux,default-trigger = "cpu0";
118 default-state = "off";
119 };
120
Javier Martinez Canillasc731abd2016-08-01 12:47:03 -0400121 led3 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500122 label = "am437x-sk:blue:usr3";
123 gpios = <&gpio5 3 GPIO_ACTIVE_HIGH>; /* Bank 5, pin 3 */
124 default-state = "off";
125 };
126 };
127
128 lcd0: display {
Tomi Valkeinend73f8252014-12-05 09:39:31 +0200129 compatible = "newhaven,nhd-4.3-480272ef-atxl", "panel-dpi";
Felipe Balbi4a457872014-06-23 13:20:59 -0500130 label = "lcd";
131
132 pinctrl-names = "default";
133 pinctrl-0 = <&lcd_pins>;
134
Peter Ujfalusidc5eedd2017-12-15 14:09:41 +0200135 backlight = <&lcd_bl>;
136
Felipe Balbi4a457872014-06-23 13:20:59 -0500137 enable-gpios = <&gpio1 7 GPIO_ACTIVE_HIGH>;
138
139 panel-timing {
140 clock-frequency = <9000000>;
141 hactive = <480>;
142 vactive = <272>;
Tomi Valkeinend73f8252014-12-05 09:39:31 +0200143 hfront-porch = <2>;
144 hback-porch = <2>;
145 hsync-len = <41>;
146 vfront-porch = <2>;
147 vback-porch = <2>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500148 vsync-len = <10>;
149 hsync-active = <0>;
150 vsync-active = <0>;
151 de-active = <1>;
152 pixelclk-active = <1>;
153 };
154
155 port {
156 lcd_in: endpoint {
157 remote-endpoint = <&dpi_out>;
158 };
159 };
160 };
161};
162
163&am43xx_pinmux {
164 matrix_keypad_pins: matrix_keypad_pins {
165 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300166 AM4372_IOPAD(0xa4c, PIN_OUTPUT | MUX_MODE7) /* gpio5_13.gpio5_13 */
167 AM4372_IOPAD(0xa50, PIN_OUTPUT | MUX_MODE7) /* spi4_sclk.gpio5_4 */
168 AM4372_IOPAD(0xa54, PIN_INPUT | MUX_MODE7) /* spi4_d0.gpio5_5 */
169 AM4372_IOPAD(0xa58, PIN_INPUT | MUX_MODE7) /* spi4_d1.gpio5_5 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500170 >;
171 };
172
173 leds_pins: leds_pins {
174 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300175 AM4372_IOPAD(0xa28, PIN_OUTPUT | MUX_MODE7) /* uart3_rxd.gpio5_2 */
176 AM4372_IOPAD(0xa2c, PIN_OUTPUT | MUX_MODE7) /* uart3_txd.gpio5_3 */
177 AM4372_IOPAD(0xa30, PIN_OUTPUT | MUX_MODE7) /* uart3_ctsn.gpio5_0 */
178 AM4372_IOPAD(0xa34, PIN_OUTPUT | MUX_MODE7) /* uart3_rtsn.gpio5_1 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500179 >;
180 };
181
182 i2c0_pins: i2c0_pins {
183 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300184 AM4372_IOPAD(0x988, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_sda.i2c0_sda */
185 AM4372_IOPAD(0x98c, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* i2c0_scl.i2c0_scl */
Felipe Balbi4a457872014-06-23 13:20:59 -0500186 >;
187 };
188
189 i2c1_pins: i2c1_pins {
190 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300191 AM4372_IOPAD(0x95c, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE2) /* spi0_cs0.i2c1_scl */
192 AM4372_IOPAD(0x958, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE2) /* spi0_d1.i2c1_sda */
Felipe Balbi4a457872014-06-23 13:20:59 -0500193 >;
194 };
195
196 mmc1_pins: pinmux_mmc1_pins {
197 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300198 AM4372_IOPAD(0x8f0, PIN_INPUT | MUX_MODE0) /* mmc0_dat3.mmc0_dat3 */
199 AM4372_IOPAD(0x8f4, PIN_INPUT | MUX_MODE0) /* mmc0_dat2.mmc0_dat2 */
200 AM4372_IOPAD(0x8f8, PIN_INPUT | MUX_MODE0) /* mmc0_dat1.mmc0_dat1 */
201 AM4372_IOPAD(0x8fc, PIN_INPUT | MUX_MODE0) /* mmc0_dat0.mmc0_dat0 */
202 AM4372_IOPAD(0x900, PIN_INPUT | MUX_MODE0) /* mmc0_clk.mmc0_clk */
203 AM4372_IOPAD(0x904, PIN_INPUT | MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
204 AM4372_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500205 >;
206 };
207
208 ecap0_pins: backlight_pins {
209 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300210 AM4372_IOPAD(0x964, PIN_OUTPUT | MUX_MODE0) /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out */
Felipe Balbi4a457872014-06-23 13:20:59 -0500211 >;
212 };
213
214 edt_ft5306_ts_pins: edt_ft5306_ts_pins {
215 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300216 AM4372_IOPAD(0x874, PIN_INPUT | MUX_MODE7) /* gpmc_wpn.gpio0_31 */
217 AM4372_IOPAD(0x878, PIN_OUTPUT | MUX_MODE7) /* gpmc_be1n.gpio1_28 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500218 >;
219 };
220
Darren Etheridge5ccaa6e2014-12-18 21:54:13 +0530221 vpfe0_pins_default: vpfe0_pins_default {
222 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300223 AM4372_IOPAD(0x9b0, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_hd mode 0*/
224 AM4372_IOPAD(0x9b4, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_vd mode 0*/
225 AM4372_IOPAD(0x9b8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_field mode 0*/
226 AM4372_IOPAD(0x9bc, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_wen mode 0*/
227 AM4372_IOPAD(0x9c0, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_pclk mode 0*/
228 AM4372_IOPAD(0x9c4, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data8 mode 0*/
229 AM4372_IOPAD(0x9c8, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data9 mode 0*/
230 AM4372_IOPAD(0xa08, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data0 mode 0*/
231 AM4372_IOPAD(0xa0c, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data1 mode 0*/
232 AM4372_IOPAD(0xa10, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data2 mode 0*/
233 AM4372_IOPAD(0xa14, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data3 mode 0*/
234 AM4372_IOPAD(0xa18, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data4 mode 0*/
235 AM4372_IOPAD(0xa1c, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data5 mode 0*/
236 AM4372_IOPAD(0xa20, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data6 mode 0*/
237 AM4372_IOPAD(0xa24, PIN_INPUT_PULLUP | MUX_MODE0) /* cam0_data7 mode 0*/
Darren Etheridge5ccaa6e2014-12-18 21:54:13 +0530238 >;
239 };
240
241 vpfe0_pins_sleep: vpfe0_pins_sleep {
242 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300243 AM4372_IOPAD(0x9b0, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
244 AM4372_IOPAD(0x9b4, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
245 AM4372_IOPAD(0x9b8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
246 AM4372_IOPAD(0x9bc, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
247 AM4372_IOPAD(0x9c0, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
248 AM4372_IOPAD(0x9c4, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
249 AM4372_IOPAD(0x9c8, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
250 AM4372_IOPAD(0xa08, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
251 AM4372_IOPAD(0xa0c, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
252 AM4372_IOPAD(0xa10, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
253 AM4372_IOPAD(0xa14, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
254 AM4372_IOPAD(0xa18, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
255 AM4372_IOPAD(0xa1c, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
256 AM4372_IOPAD(0xa20, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
257 AM4372_IOPAD(0xa24, DS0_PULL_UP_DOWN_EN | INPUT_EN | MUX_MODE7)
Darren Etheridge5ccaa6e2014-12-18 21:54:13 +0530258 >;
259 };
260
Felipe Balbi4a457872014-06-23 13:20:59 -0500261 cpsw_default: cpsw_default {
262 pinctrl-single,pins = <
263 /* Slave 1 */
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300264 AM4372_IOPAD(0x92c, PIN_OUTPUT | MUX_MODE2) /* mii1_txclk.rmii1_tclk */
265 AM4372_IOPAD(0x914, PIN_OUTPUT | MUX_MODE2) /* mii1_txen.rgmii1_tctl */
266 AM4372_IOPAD(0x928, PIN_OUTPUT | MUX_MODE2) /* mii1_txd0.rgmii1_td0 */
267 AM4372_IOPAD(0x924, PIN_OUTPUT | MUX_MODE2) /* mii1_txd1.rgmii1_td1 */
268 AM4372_IOPAD(0x920, PIN_OUTPUT | MUX_MODE2) /* mii1_txd0.rgmii1_td2 */
269 AM4372_IOPAD(0x91c, PIN_OUTPUT | MUX_MODE2) /* mii1_txd1.rgmii1_td3 */
270 AM4372_IOPAD(0x930, PIN_INPUT | MUX_MODE2) /* mii1_rxclk.rmii1_rclk */
271 AM4372_IOPAD(0x918, PIN_INPUT | MUX_MODE2) /* mii1_rxdv.rgmii1_rctl */
272 AM4372_IOPAD(0x940, PIN_INPUT | MUX_MODE2) /* mii1_rxd0.rgmii1_rd0 */
273 AM4372_IOPAD(0x93c, PIN_INPUT | MUX_MODE2) /* mii1_rxd1.rgmii1_rd1 */
274 AM4372_IOPAD(0x938, PIN_INPUT | MUX_MODE2) /* mii1_rxd0.rgmii1_rd2 */
275 AM4372_IOPAD(0x934, PIN_INPUT | MUX_MODE2) /* mii1_rxd1.rgmii1_rd3 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500276
277 /* Slave 2 */
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300278 AM4372_IOPAD(0x858, PIN_OUTPUT | MUX_MODE2) /* gpmc_a6.rgmii2_tclk */
279 AM4372_IOPAD(0x840, PIN_OUTPUT | MUX_MODE2) /* gpmc_a0.rgmii2_tctl */
280 AM4372_IOPAD(0x854, PIN_OUTPUT | MUX_MODE2) /* gpmc_a5.rgmii2_td0 */
281 AM4372_IOPAD(0x850, PIN_OUTPUT | MUX_MODE2) /* gpmc_a4.rgmii2_td1 */
282 AM4372_IOPAD(0x84c, PIN_OUTPUT | MUX_MODE2) /* gpmc_a3.rgmii2_td2 */
283 AM4372_IOPAD(0x848, PIN_OUTPUT | MUX_MODE2) /* gpmc_a2.rgmii2_td3 */
284 AM4372_IOPAD(0x85c, PIN_INPUT | MUX_MODE2) /* gpmc_a7.rgmii2_rclk */
285 AM4372_IOPAD(0x844, PIN_INPUT | MUX_MODE2) /* gpmc_a1.rgmii2_rtcl */
286 AM4372_IOPAD(0x86c, PIN_INPUT | MUX_MODE2) /* gpmc_a11.rgmii2_rd0 */
287 AM4372_IOPAD(0x868, PIN_INPUT | MUX_MODE2) /* gpmc_a10.rgmii2_rd1 */
288 AM4372_IOPAD(0x864, PIN_INPUT | MUX_MODE2) /* gpmc_a9.rgmii2_rd2 */
289 AM4372_IOPAD(0x860, PIN_INPUT | MUX_MODE2) /* gpmc_a8.rgmii2_rd3 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500290 >;
291 };
292
293 cpsw_sleep: cpsw_sleep {
294 pinctrl-single,pins = <
295 /* Slave 1 reset value */
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300296 AM4372_IOPAD(0x92c, PIN_INPUT_PULLDOWN | MUX_MODE7)
297 AM4372_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
298 AM4372_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
299 AM4372_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
300 AM4372_IOPAD(0x920, PIN_INPUT_PULLDOWN | MUX_MODE7)
301 AM4372_IOPAD(0x91c, PIN_INPUT_PULLDOWN | MUX_MODE7)
302 AM4372_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE7)
303 AM4372_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE7)
304 AM4372_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
305 AM4372_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
306 AM4372_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE7)
307 AM4372_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE7)
Felipe Balbi4a457872014-06-23 13:20:59 -0500308
309 /* Slave 2 reset value */
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300310 AM4372_IOPAD(0x858, PIN_INPUT_PULLDOWN | MUX_MODE7)
311 AM4372_IOPAD(0x840, PIN_INPUT_PULLDOWN | MUX_MODE7)
312 AM4372_IOPAD(0x854, PIN_INPUT_PULLDOWN | MUX_MODE7)
313 AM4372_IOPAD(0x850, PIN_INPUT_PULLDOWN | MUX_MODE7)
314 AM4372_IOPAD(0x84c, PIN_INPUT_PULLDOWN | MUX_MODE7)
315 AM4372_IOPAD(0x848, PIN_INPUT_PULLDOWN | MUX_MODE7)
316 AM4372_IOPAD(0x85c, PIN_INPUT_PULLDOWN | MUX_MODE7)
317 AM4372_IOPAD(0x844, PIN_INPUT_PULLDOWN | MUX_MODE7)
318 AM4372_IOPAD(0x86c, PIN_INPUT_PULLDOWN | MUX_MODE7)
319 AM4372_IOPAD(0x868, PIN_INPUT_PULLDOWN | MUX_MODE7)
320 AM4372_IOPAD(0x864, PIN_INPUT_PULLDOWN | MUX_MODE7)
321 AM4372_IOPAD(0x860, PIN_INPUT_PULLDOWN | MUX_MODE7)
Felipe Balbi4a457872014-06-23 13:20:59 -0500322 >;
323 };
324
325 davinci_mdio_default: davinci_mdio_default {
326 pinctrl-single,pins = <
327 /* MDIO */
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300328 AM4372_IOPAD(0x948, PIN_INPUT | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
329 AM4372_IOPAD(0x94c, PIN_OUTPUT | MUX_MODE0) /* mdio_clk.mdio_clk */
Felipe Balbi4a457872014-06-23 13:20:59 -0500330 >;
331 };
332
333 davinci_mdio_sleep: davinci_mdio_sleep {
334 pinctrl-single,pins = <
335 /* MDIO reset value */
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300336 AM4372_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
337 AM4372_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
Felipe Balbi4a457872014-06-23 13:20:59 -0500338 >;
339 };
340
341 dss_pins: dss_pins {
342 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300343 AM4372_IOPAD(0x820, PIN_OUTPUT | MUX_MODE1) /* gpmc ad 8 -> DSS DATA 23 */
344 AM4372_IOPAD(0x824, PIN_OUTPUT | MUX_MODE1)
345 AM4372_IOPAD(0x828, PIN_OUTPUT | MUX_MODE1)
346 AM4372_IOPAD(0x82c, PIN_OUTPUT | MUX_MODE1)
347 AM4372_IOPAD(0x830, PIN_OUTPUT | MUX_MODE1)
348 AM4372_IOPAD(0x834, PIN_OUTPUT | MUX_MODE1)
349 AM4372_IOPAD(0x838, PIN_OUTPUT | MUX_MODE1)
350 AM4372_IOPAD(0x83c, PIN_OUTPUT | MUX_MODE1) /* gpmc ad 15 -> DSS DATA 16 */
351 AM4372_IOPAD(0x8a0, PIN_OUTPUT | MUX_MODE0) /* DSS DATA 0 */
352 AM4372_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE0)
353 AM4372_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE0)
354 AM4372_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE0)
355 AM4372_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE0)
356 AM4372_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE0)
357 AM4372_IOPAD(0x8b8, PIN_OUTPUT | MUX_MODE0)
358 AM4372_IOPAD(0x8bc, PIN_OUTPUT | MUX_MODE0)
359 AM4372_IOPAD(0x8c0, PIN_OUTPUT | MUX_MODE0)
360 AM4372_IOPAD(0x8c4, PIN_OUTPUT | MUX_MODE0)
361 AM4372_IOPAD(0x8c8, PIN_OUTPUT | MUX_MODE0)
362 AM4372_IOPAD(0x8cc, PIN_OUTPUT | MUX_MODE0)
363 AM4372_IOPAD(0x8d0, PIN_OUTPUT | MUX_MODE0)
364 AM4372_IOPAD(0x8d4, PIN_OUTPUT | MUX_MODE0)
365 AM4372_IOPAD(0x8d8, PIN_OUTPUT | MUX_MODE0)
366 AM4372_IOPAD(0x8dc, PIN_OUTPUT | MUX_MODE0) /* DSS DATA 15 */
367 AM4372_IOPAD(0x8e0, PIN_OUTPUT | MUX_MODE0) /* DSS VSYNC */
368 AM4372_IOPAD(0x8e4, PIN_OUTPUT | MUX_MODE0) /* DSS HSYNC */
369 AM4372_IOPAD(0x8e8, PIN_OUTPUT | MUX_MODE0) /* DSS PCLK */
370 AM4372_IOPAD(0x8ec, PIN_OUTPUT | MUX_MODE0) /* DSS AC BIAS EN */
Felipe Balbi4a457872014-06-23 13:20:59 -0500371
372 >;
373 };
374
375 qspi_pins: qspi_pins {
376 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300377 AM4372_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE3) /* gpmc_csn0.qspi_csn */
378 AM4372_IOPAD(0x888, PIN_OUTPUT | MUX_MODE2) /* gpmc_csn3.qspi_clk */
379 AM4372_IOPAD(0x890, PIN_INPUT | MUX_MODE3) /* gpmc_advn_ale.qspi_d0 */
380 AM4372_IOPAD(0x894, PIN_INPUT | MUX_MODE3) /* gpmc_oen_ren.qspi_d1 */
381 AM4372_IOPAD(0x898, PIN_INPUT | MUX_MODE3) /* gpmc_wen.qspi_d2 */
382 AM4372_IOPAD(0x89c, PIN_INPUT | MUX_MODE3) /* gpmc_be0n_cle.qspi_d3 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500383 >;
384 };
385
386 mcasp1_pins: mcasp1_pins {
387 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300388 AM4372_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
389 AM4372_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
390 AM4372_IOPAD(0x908, PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
391 AM4372_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500392 >;
393 };
394
Peter Ujfalusi7155ace2015-07-02 17:06:17 +0300395 mcasp1_pins_sleep: mcasp1_pins_sleep {
396 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300397 AM4372_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE7)
398 AM4372_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE7)
399 AM4372_IOPAD(0x908, PIN_INPUT_PULLDOWN | MUX_MODE7)
400 AM4372_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE7)
Peter Ujfalusi7155ace2015-07-02 17:06:17 +0300401 >;
402 };
403
Felipe Balbi4a457872014-06-23 13:20:59 -0500404 lcd_pins: lcd_pins {
405 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300406 AM4372_IOPAD(0x81c, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpcm_ad7.gpio1_7 */
Felipe Balbi4a457872014-06-23 13:20:59 -0500407 >;
408 };
Felipe Balbi221fed32014-12-04 11:01:57 -0600409
410 usb1_pins: usb1_pins {
411 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300412 AM4372_IOPAD(0xac0, PIN_OUTPUT | MUX_MODE0) /* usb0_drvvbus.usb0_drvvbus */
Felipe Balbi221fed32014-12-04 11:01:57 -0600413 >;
414 };
415
416 usb2_pins: usb2_pins {
417 pinctrl-single,pins = <
Javier Martinez Canillase98ceb22015-11-13 01:53:56 -0300418 AM4372_IOPAD(0xac4, PIN_OUTPUT | MUX_MODE0) /* usb0_drvvbus.usb0_drvvbus */
Felipe Balbi221fed32014-12-04 11:01:57 -0600419 >;
420 };
Felipe Balbi4a457872014-06-23 13:20:59 -0500421};
422
423&i2c0 {
424 status = "okay";
425 pinctrl-names = "default";
426 pinctrl-0 = <&i2c0_pins>;
Dave Gerlachd279f7a2016-06-15 11:45:28 +0530427 clock-frequency = <100000>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500428
429 tps@24 {
430 compatible = "ti,tps65218";
431 reg = <0x24>;
Peter Ujfalusi21135b62018-05-08 16:20:53 +0300432 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500433 interrupt-controller;
434 #interrupt-cells = <2>;
435
436 dcdc1: regulator-dcdc1 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500437 /* VDD_CORE limits min of OPP50 and max of OPP100 */
438 regulator-name = "vdd_core";
439 regulator-min-microvolt = <912000>;
440 regulator-max-microvolt = <1144000>;
441 regulator-boot-on;
442 regulator-always-on;
443 };
444
445 dcdc2: regulator-dcdc2 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500446 /* VDD_MPU limits min of OPP50 and max of OPP_NITRO */
447 regulator-name = "vdd_mpu";
448 regulator-min-microvolt = <912000>;
449 regulator-max-microvolt = <1378000>;
450 regulator-boot-on;
451 regulator-always-on;
452 };
453
454 dcdc3: regulator-dcdc3 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500455 regulator-name = "vdds_ddr";
Felipe Balbi4a457872014-06-23 13:20:59 -0500456 regulator-boot-on;
457 regulator-always-on;
Keerthy1bc5e132016-08-11 10:57:48 +0530458 regulator-state-mem {
459 regulator-on-in-suspend;
460 };
Tero Kristo5a9009f2016-08-11 10:57:50 +0530461 regulator-state-disk {
462 regulator-off-in-suspend;
463 };
Felipe Balbi4a457872014-06-23 13:20:59 -0500464 };
465
466 dcdc4: regulator-dcdc4 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500467 regulator-name = "v3_3d";
468 regulator-min-microvolt = <3300000>;
469 regulator-max-microvolt = <3300000>;
470 regulator-boot-on;
471 regulator-always-on;
472 };
473
Keerthy1bc5e132016-08-11 10:57:48 +0530474 dcdc5: regulator-dcdc5 {
475 compatible = "ti,tps65218-dcdc5";
476 regulator-name = "v1_0bat";
477 regulator-min-microvolt = <1000000>;
478 regulator-max-microvolt = <1000000>;
479 regulator-boot-on;
480 regulator-always-on;
481 regulator-state-mem {
482 regulator-on-in-suspend;
483 };
484 };
485
486 dcdc6: regulator-dcdc6 {
487 compatible = "ti,tps65218-dcdc6";
488 regulator-name = "v1_8bat";
489 regulator-min-microvolt = <1800000>;
490 regulator-max-microvolt = <1800000>;
491 regulator-boot-on;
492 regulator-always-on;
493 regulator-state-mem {
494 regulator-on-in-suspend;
495 };
496 };
497
Felipe Balbi4a457872014-06-23 13:20:59 -0500498 ldo1: regulator-ldo1 {
Felipe Balbi4a457872014-06-23 13:20:59 -0500499 regulator-name = "v1_8d";
500 regulator-min-microvolt = <1800000>;
501 regulator-max-microvolt = <1800000>;
502 regulator-boot-on;
503 regulator-always-on;
504 };
505
Felipe Balbibb1c5fe2014-12-26 13:28:23 -0600506 power-button {
507 compatible = "ti,tps65218-pwrbutton";
508 status = "okay";
509 interrupts = <3 IRQ_TYPE_EDGE_BOTH>;
510 };
Felipe Balbi4a457872014-06-23 13:20:59 -0500511 };
512
513 at24@50 {
Javier Martinez Canillas05e7d622017-05-23 15:34:31 +0200514 compatible = "atmel,24c256";
Felipe Balbi4a457872014-06-23 13:20:59 -0500515 pagesize = <64>;
516 reg = <0x50>;
517 };
518};
519
520&i2c1 {
521 status = "okay";
522 pinctrl-names = "default";
523 pinctrl-0 = <&i2c1_pins>;
524 clock-frequency = <400000>;
525
526 edt-ft5306@38 {
527 status = "okay";
528 compatible = "edt,edt-ft5306", "edt,edt-ft5x06";
529 pinctrl-names = "default";
530 pinctrl-0 = <&edt_ft5306_ts_pins>;
531
532 reg = <0x38>;
533 interrupt-parent = <&gpio0>;
Dmitry Torokhov09bb4312015-09-12 10:22:55 -0700534 interrupts = <31 IRQ_TYPE_EDGE_FALLING>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500535
Felipe Balbifaa4ec12015-04-09 10:59:26 -0500536 reset-gpios = <&gpio1 28 GPIO_ACTIVE_LOW>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500537
538 touchscreen-size-x = <480>;
539 touchscreen-size-y = <272>;
540 };
541
542 tlv320aic3106: tlv320aic3106@1b {
Peter Ujfalusi20746c52015-07-02 17:06:18 +0300543 #sound-dai-cells = <0>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500544 compatible = "ti,tlv320aic3106";
545 reg = <0x1b>;
546 status = "okay";
547
548 /* Regulators */
549 AVDD-supply = <&dcdc4>;
550 IOVDD-supply = <&dcdc4>;
551 DRVDD-supply = <&dcdc4>;
552 DVDD-supply = <&ldo1>;
553 };
554
555 lis331dlh@18 {
556 compatible = "st,lis331dlh";
557 reg = <0x18>;
558 status = "okay";
559
560 Vdd-supply = <&dcdc4>;
561 Vdd_IO-supply = <&dcdc4>;
562 interrupts-extended = <&gpio1 6 0>, <&gpio2 1 0>;
563 };
564};
565
566&epwmss0 {
567 status = "okay";
568};
569
570&ecap0 {
571 status = "okay";
572 pinctrl-names = "default";
573 pinctrl-0 = <&ecap0_pins>;
574};
575
576&gpio0 {
577 status = "okay";
578};
579
580&gpio1 {
581 status = "okay";
582};
583
584&gpio5 {
585 status = "okay";
586};
587
588&mmc1 {
589 status = "okay";
590 pinctrl-names = "default";
591 pinctrl-0 = <&mmc1_pins>;
592
593 vmmc-supply = <&dcdc4>;
594 bus-width = <4>;
Mugunthan V N0731cbd2015-10-12 14:37:11 +0530595 cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500596};
597
598&usb2_phy1 {
599 status = "okay";
600};
601
602&usb1 {
Roger Quadros54cab612018-03-16 13:11:43 +0200603 dr_mode = "otg";
Felipe Balbi4a457872014-06-23 13:20:59 -0500604 status = "okay";
Felipe Balbi221fed32014-12-04 11:01:57 -0600605 pinctrl-names = "default";
606 pinctrl-0 = <&usb1_pins>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500607};
608
609&usb2_phy2 {
610 status = "okay";
611};
612
613&usb2 {
614 dr_mode = "host";
615 status = "okay";
Felipe Balbi221fed32014-12-04 11:01:57 -0600616 pinctrl-names = "default";
617 pinctrl-0 = <&usb2_pins>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500618};
619
620&qspi {
621 status = "okay";
622 pinctrl-names = "default";
623 pinctrl-0 = <&qspi_pins>;
624
625 spi-max-frequency = <48000000>;
626 m25p80@0 {
627 compatible = "mx66l51235l";
628 spi-max-frequency = <48000000>;
629 reg = <0>;
630 spi-cpol;
631 spi-cpha;
632 spi-tx-bus-width = <1>;
633 spi-rx-bus-width = <4>;
634 #address-cells = <1>;
635 #size-cells = <1>;
636
637 /* MTD partition table.
638 * The ROM checks the first 512KiB
639 * for a valid file to boot(XIP).
640 */
641 partition@0 {
642 label = "QSPI.U_BOOT";
643 reg = <0x00000000 0x000080000>;
644 };
645 partition@1 {
646 label = "QSPI.U_BOOT.backup";
647 reg = <0x00080000 0x00080000>;
648 };
649 partition@2 {
650 label = "QSPI.U-BOOT-SPL_OS";
651 reg = <0x00100000 0x00010000>;
652 };
653 partition@3 {
654 label = "QSPI.U_BOOT_ENV";
655 reg = <0x00110000 0x00010000>;
656 };
657 partition@4 {
658 label = "QSPI.U-BOOT-ENV.backup";
659 reg = <0x00120000 0x00010000>;
660 };
661 partition@5 {
662 label = "QSPI.KERNEL";
663 reg = <0x00130000 0x0800000>;
664 };
665 partition@6 {
666 label = "QSPI.FILESYSTEM";
667 reg = <0x00930000 0x36D0000>;
668 };
669 };
670};
671
672&mac {
673 pinctrl-names = "default", "sleep";
674 pinctrl-0 = <&cpsw_default>;
675 pinctrl-1 = <&cpsw_sleep>;
676 dual_emac = <1>;
677 status = "okay";
678};
679
680&davinci_mdio {
681 pinctrl-names = "default", "sleep";
682 pinctrl-0 = <&davinci_mdio_default>;
683 pinctrl-1 = <&davinci_mdio_sleep>;
684 status = "okay";
685};
686
687&cpsw_emac0 {
688 phy_id = <&davinci_mdio>, <4>;
689 phy-mode = "rgmii";
690 dual_emac_res_vlan = <1>;
691};
692
693&cpsw_emac1 {
694 phy_id = <&davinci_mdio>, <5>;
695 phy-mode = "rgmii";
696 dual_emac_res_vlan = <2>;
697};
698
699&elm {
700 status = "okay";
701};
702
703&mcasp1 {
Peter Ujfalusi20746c52015-07-02 17:06:18 +0300704 #sound-dai-cells = <0>;
Peter Ujfalusi7155ace2015-07-02 17:06:17 +0300705 pinctrl-names = "default", "sleep";
Felipe Balbi4a457872014-06-23 13:20:59 -0500706 pinctrl-0 = <&mcasp1_pins>;
Peter Ujfalusi7155ace2015-07-02 17:06:17 +0300707 pinctrl-1 = <&mcasp1_pins_sleep>;
Felipe Balbi4a457872014-06-23 13:20:59 -0500708
709 status = "okay";
710
711 op-mode = <0>;
712 tdm-slots = <2>;
713 serial-dir = <
714 0 0 1 2
715 >;
716
717 tx-num-evt = <1>;
718 rx-num-evt = <1>;
719};
720
721&dss {
722 status = "okay";
723
724 pinctrl-names = "default";
725 pinctrl-0 = <&dss_pins>;
726
727 port {
728 dpi_out: endpoint@0 {
729 remote-endpoint = <&lcd_in>;
730 data-lines = <24>;
731 };
732 };
733};
734
735&rtc {
Keerthyfff51e72015-08-18 15:11:14 +0530736 clocks = <&clk_32k_rtc>, <&clk_32768_ck>;
737 clock-names = "ext-clk", "int-clk";
Felipe Balbi4a457872014-06-23 13:20:59 -0500738 status = "okay";
739};
740
741&wdt {
742 status = "okay";
743};
Dave Gerlach3e1fe452014-12-04 09:24:39 -0600744
745&cpu {
746 cpu0-supply = <&dcdc2>;
747};
Darren Etheridge5ccaa6e2014-12-18 21:54:13 +0530748
749&vpfe0 {
750 status = "okay";
751 pinctrl-names = "default", "sleep";
752 pinctrl-0 = <&vpfe0_pins_default>;
753 pinctrl-1 = <&vpfe0_pins_sleep>;
754
755 /* Camera port */
756 port {
757 vpfe0_ep: endpoint {
758 /* remote-endpoint = <&sensor>; add once we have it */
759 ti,am437x-vpfe-interface = <0>;
760 bus-width = <8>;
761 hsync-active = <0>;
762 vsync-active = <0>;
763 };
764 };
765};