blob: 15ab16f99f2858b6fc5eb33422cdd623ef51dd07 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Inline assembly cache operations.
7 *
Justin P. Mattock79add622011-04-04 14:15:29 -07008 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * Copyright (C) 1997 - 2002 Ralf Baechle (ralf@gnu.org)
10 * Copyright (C) 2004 Ralf Baechle (ralf@linux-mips.org)
11 */
12#ifndef _ASM_R4KCACHE_H
13#define _ASM_R4KCACHE_H
14
Markos Chandrasf6b39ae2015-03-03 18:48:47 +000015#include <linux/stringify.h>
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/asm.h>
Paul Burton6baaead2019-10-08 18:22:00 +000018#include <asm/asm-eva.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/cacheops.h>
Markos Chandras934c7922014-11-13 13:25:51 +000020#include <asm/compiler.h>
Atsushi Nemoto41700e72006-02-10 00:39:06 +090021#include <asm/cpu-features.h>
Ralf Baechle14bd8c02013-09-25 18:21:26 +020022#include <asm/cpu-type.h>
Ralf Baechle41c594a2006-04-05 09:45:45 +010023#include <asm/mipsmtregs.h>
Huacai Chenbb53fdf2018-11-15 15:53:53 +080024#include <asm/mmzone.h>
Paul Burton6baaead2019-10-08 18:22:00 +000025#include <asm/unroll.h>
Al Virodb68ce12017-03-20 21:08:07 -040026#include <linux/uaccess.h> /* for uaccess_kernel() */
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Deng-Cheng Zhud116e812014-06-26 12:11:34 -070028extern void (*r4k_blast_dcache)(void);
29extern void (*r4k_blast_icache)(void);
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/*
32 * This macro return a properly sign-extended address suitable as base address
33 * for indexed cache operations. Two issues here:
34 *
35 * - The MIPS32 and MIPS64 specs permit an implementation to directly derive
Ralf Baechle70342282013-01-22 12:59:30 +010036 * the index bits from the virtual address. This breaks with tradition
37 * set by the R4000. To keep unpleasant surprises from happening we pick
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 * an address in KSEG0 / CKSEG0.
Ralf Baechle70342282013-01-22 12:59:30 +010039 * - We need a properly sign extended address for 64-bit code. To get away
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 * without ifdefs we let the compiler do it by a type cast.
41 */
42#define INDEX_BASE CKSEG0
43
Paul Burton6baaead2019-10-08 18:22:00 +000044#define _cache_op(insn, op, addr) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070045 __asm__ __volatile__( \
Thiemo Seufer2fe25f62005-09-01 08:59:55 +000046 " .set push \n" \
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 " .set noreorder \n" \
Markos Chandras934c7922014-11-13 13:25:51 +000048 " .set "MIPS_ISA_ARCH_LEVEL" \n" \
Paul Burton6baaead2019-10-08 18:22:00 +000049 " " insn("%0", "%1") " \n" \
Thiemo Seufer2fe25f62005-09-01 08:59:55 +000050 " .set pop \n" \
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 : \
Ralf Baechle675055b2006-04-03 23:32:39 +010052 : "i" (op), "R" (*(unsigned char *)(addr)))
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Paul Burton6baaead2019-10-08 18:22:00 +000054#define cache_op(op, addr) \
55 _cache_op(kernel_cache, op, addr)
56
Linus Torvalds1da177e2005-04-16 15:20:36 -070057static inline void flush_icache_line_indexed(unsigned long addr)
58{
59 cache_op(Index_Invalidate_I, addr);
60}
61
62static inline void flush_dcache_line_indexed(unsigned long addr)
63{
64 cache_op(Index_Writeback_Inv_D, addr);
65}
66
67static inline void flush_scache_line_indexed(unsigned long addr)
68{
69 cache_op(Index_Writeback_Inv_SD, addr);
70}
71
72static inline void flush_icache_line(unsigned long addr)
73{
Ralf Baechle14bd8c02013-09-25 18:21:26 +020074 switch (boot_cpu_type()) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +080075 case CPU_LOONGSON2EF:
Huacai Chenbad009f2014-01-14 17:56:37 -080076 cache_op(Hit_Invalidate_I_Loongson2, addr);
Ralf Baechle14bd8c02013-09-25 18:21:26 +020077 break;
78
79 default:
80 cache_op(Hit_Invalidate_I, addr);
81 break;
82 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070083}
84
85static inline void flush_dcache_line(unsigned long addr)
86{
87 cache_op(Hit_Writeback_Inv_D, addr);
88}
89
90static inline void invalidate_dcache_line(unsigned long addr)
91{
92 cache_op(Hit_Invalidate_D, addr);
93}
94
95static inline void invalidate_scache_line(unsigned long addr)
96{
97 cache_op(Hit_Invalidate_SD, addr);
98}
99
100static inline void flush_scache_line(unsigned long addr)
101{
102 cache_op(Hit_Writeback_Inv_SD, addr);
103}
104
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900105#define protected_cache_op(op,addr) \
James Hogan7170bdc2016-11-28 16:38:01 +0000106({ \
107 int __err = 0; \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900108 __asm__ __volatile__( \
109 " .set push \n" \
110 " .set noreorder \n" \
Markos Chandras934c7922014-11-13 13:25:51 +0000111 " .set "MIPS_ISA_ARCH_LEVEL" \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000112 "1: cache %1, (%2) \n" \
Paul Burtonf2294542017-02-06 11:03:15 -0800113 "2: .insn \n" \
114 " .set pop \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000115 " .section .fixup,\"ax\" \n" \
116 "3: li %0, %3 \n" \
117 " j 2b \n" \
118 " .previous \n" \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900119 " .section __ex_table,\"a\" \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000120 " "STR(PTR)" 1b, 3b \n" \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900121 " .previous" \
James Hogan7170bdc2016-11-28 16:38:01 +0000122 : "+r" (__err) \
123 : "i" (op), "r" (addr), "i" (-EFAULT)); \
124 __err; \
125})
126
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900127
Leonid Yegoshina8053852013-12-16 11:38:00 +0000128#define protected_cachee_op(op,addr) \
James Hogan7170bdc2016-11-28 16:38:01 +0000129({ \
130 int __err = 0; \
Leonid Yegoshina8053852013-12-16 11:38:00 +0000131 __asm__ __volatile__( \
132 " .set push \n" \
133 " .set noreorder \n" \
134 " .set mips0 \n" \
135 " .set eva \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000136 "1: cachee %1, (%2) \n" \
Paul Burtonf2294542017-02-06 11:03:15 -0800137 "2: .insn \n" \
138 " .set pop \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000139 " .section .fixup,\"ax\" \n" \
140 "3: li %0, %3 \n" \
141 " j 2b \n" \
142 " .previous \n" \
Leonid Yegoshina8053852013-12-16 11:38:00 +0000143 " .section __ex_table,\"a\" \n" \
James Hogan7170bdc2016-11-28 16:38:01 +0000144 " "STR(PTR)" 1b, 3b \n" \
Leonid Yegoshina8053852013-12-16 11:38:00 +0000145 " .previous" \
James Hogan7170bdc2016-11-28 16:38:01 +0000146 : "+r" (__err) \
147 : "i" (op), "r" (addr), "i" (-EFAULT)); \
148 __err; \
149})
Leonid Yegoshina8053852013-12-16 11:38:00 +0000150
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151/*
152 * The next two are for badland addresses like signal trampolines.
153 */
James Hogan7170bdc2016-11-28 16:38:01 +0000154static inline int protected_flush_icache_line(unsigned long addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155{
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200156 switch (boot_cpu_type()) {
Jiaxun Yang268a2d62019-10-20 22:43:13 +0800157 case CPU_LOONGSON2EF:
James Hogan7170bdc2016-11-28 16:38:01 +0000158 return protected_cache_op(Hit_Invalidate_I_Loongson2, addr);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200159
160 default:
Leonid Yegoshina8053852013-12-16 11:38:00 +0000161#ifdef CONFIG_EVA
James Hogan7170bdc2016-11-28 16:38:01 +0000162 return protected_cachee_op(Hit_Invalidate_I, addr);
Leonid Yegoshina8053852013-12-16 11:38:00 +0000163#else
James Hogan7170bdc2016-11-28 16:38:01 +0000164 return protected_cache_op(Hit_Invalidate_I, addr);
Leonid Yegoshina8053852013-12-16 11:38:00 +0000165#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200166 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167}
168
169/*
170 * R10000 / R12000 hazard - these processors don't support the Hit_Writeback_D
171 * cacheop so we use Hit_Writeback_Inv_D which is supported by all R4000-style
172 * caches. We're talking about one cacheline unnecessarily getting invalidated
Thiemo Seufer2fe25f62005-09-01 08:59:55 +0000173 * here so the penalty isn't overly hard.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 */
James Hogan7170bdc2016-11-28 16:38:01 +0000175static inline int protected_writeback_dcache_line(unsigned long addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176{
Markos Chandras83fd4342014-11-05 08:25:37 +0000177#ifdef CONFIG_EVA
James Hogan7170bdc2016-11-28 16:38:01 +0000178 return protected_cachee_op(Hit_Writeback_Inv_D, addr);
Markos Chandras83fd4342014-11-05 08:25:37 +0000179#else
James Hogan7170bdc2016-11-28 16:38:01 +0000180 return protected_cache_op(Hit_Writeback_Inv_D, addr);
Markos Chandras83fd4342014-11-05 08:25:37 +0000181#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182}
183
James Hogan7170bdc2016-11-28 16:38:01 +0000184static inline int protected_writeback_scache_line(unsigned long addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
James Hogan0758b112016-07-13 14:12:47 +0100186#ifdef CONFIG_EVA
James Hogan7170bdc2016-11-28 16:38:01 +0000187 return protected_cachee_op(Hit_Writeback_Inv_SD, addr);
James Hogan0758b112016-07-13 14:12:47 +0100188#else
James Hogan7170bdc2016-11-28 16:38:01 +0000189 return protected_cache_op(Hit_Writeback_Inv_SD, addr);
James Hogan0758b112016-07-13 14:12:47 +0100190#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191}
192
193/*
194 * This one is RM7000-specific
195 */
196static inline void invalidate_tcache_page(unsigned long addr)
197{
198 cache_op(Page_Invalidate_T, addr);
199}
200
Paul Burton6baaead2019-10-08 18:22:00 +0000201#define cache_unroll(times, insn, op, addr, lsize) do { \
202 int i = 0; \
203 unroll(times, _cache_op, insn, op, (addr) + (i++ * (lsize))); \
204} while (0)
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000205
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900206/* build blast_xxx, blast_xxx_page, blast_xxx_page_indexed */
Aaro Koskinen43a06842014-01-14 17:56:38 -0800207#define __BUILD_BLAST_CACHE(pfx, desc, indexop, hitop, lsize, extra) \
208static inline void extra##blast_##pfx##cache##lsize(void) \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900209{ \
210 unsigned long start = INDEX_BASE; \
211 unsigned long end = start + current_cpu_data.desc.waysize; \
212 unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \
213 unsigned long ws_end = current_cpu_data.desc.ways << \
Ralf Baechle70342282013-01-22 12:59:30 +0100214 current_cpu_data.desc.waybit; \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900215 unsigned long ws, addr; \
216 \
217 for (ws = 0; ws < ws_end; ws += ws_inc) \
218 for (addr = start; addr < end; addr += lsize * 32) \
Paul Burton6baaead2019-10-08 18:22:00 +0000219 cache_unroll(32, kernel_cache, indexop, \
220 addr | ws, lsize); \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900221} \
222 \
Aaro Koskinen43a06842014-01-14 17:56:38 -0800223static inline void extra##blast_##pfx##cache##lsize##_page(unsigned long page) \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900224{ \
225 unsigned long start = page; \
226 unsigned long end = page + PAGE_SIZE; \
227 \
228 do { \
Paul Burton6baaead2019-10-08 18:22:00 +0000229 cache_unroll(32, kernel_cache, hitop, start, lsize); \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900230 start += lsize * 32; \
231 } while (start < end); \
232} \
233 \
Aaro Koskinen43a06842014-01-14 17:56:38 -0800234static inline void extra##blast_##pfx##cache##lsize##_page_indexed(unsigned long page) \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900235{ \
Atsushi Nemotode628932006-03-13 18:23:03 +0900236 unsigned long indexmask = current_cpu_data.desc.waysize - 1; \
237 unsigned long start = INDEX_BASE + (page & indexmask); \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900238 unsigned long end = start + PAGE_SIZE; \
239 unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \
240 unsigned long ws_end = current_cpu_data.desc.ways << \
Ralf Baechle70342282013-01-22 12:59:30 +0100241 current_cpu_data.desc.waybit; \
Atsushi Nemoto76f072a2006-01-29 02:30:55 +0900242 unsigned long ws, addr; \
243 \
244 for (ws = 0; ws < ws_end; ws += ws_inc) \
245 for (addr = start; addr < end; addr += lsize * 32) \
Paul Burton6baaead2019-10-08 18:22:00 +0000246 cache_unroll(32, kernel_cache, indexop, \
247 addr | ws, lsize); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248}
249
Aaro Koskinen43a06842014-01-14 17:56:38 -0800250__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 16, )
251__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16, )
252__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 16, )
253__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 32, )
254__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32, )
255__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I_Loongson2, 32, loongson2_)
256__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 32, )
257__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 64, )
258__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64, )
259__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 64, )
David Daney18a8cd62014-05-28 23:52:09 +0200260__BUILD_BLAST_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D, 128, )
261__BUILD_BLAST_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 128, )
Aaro Koskinen43a06842014-01-14 17:56:38 -0800262__BUILD_BLAST_CACHE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 128, )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Aaro Koskinen43a06842014-01-14 17:56:38 -0800264__BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 16, )
265__BUILD_BLAST_CACHE(inv_d, dcache, Index_Writeback_Inv_D, Hit_Invalidate_D, 32, )
266__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 16, )
267__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 32, )
268__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 64, )
269__BUILD_BLAST_CACHE(inv_s, scache, Index_Writeback_Inv_SD, Hit_Invalidate_SD, 128, )
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100270
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000271#define __BUILD_BLAST_USER_CACHE(pfx, desc, indexop, hitop, lsize) \
272static inline void blast_##pfx##cache##lsize##_user_page(unsigned long page) \
273{ \
274 unsigned long start = page; \
275 unsigned long end = page + PAGE_SIZE; \
276 \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000277 do { \
Paul Burton6baaead2019-10-08 18:22:00 +0000278 cache_unroll(32, user_cache, hitop, start, lsize); \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000279 start += lsize * 32; \
280 } while (start < end); \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000281}
282
283__BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D,
284 16)
285__BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 16)
286__BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D,
287 32)
288__BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 32)
289__BUILD_BLAST_USER_CACHE(d, dcache, Index_Writeback_Inv_D, Hit_Writeback_Inv_D,
290 64)
291__BUILD_BLAST_USER_CACHE(i, icache, Index_Invalidate_I, Hit_Invalidate_I, 64)
292
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900293/* build blast_xxx_range, protected_blast_xxx_range */
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200294#define __BUILD_BLAST_CACHE_RANGE(pfx, desc, hitop, prot, extra) \
295static inline void prot##extra##blast_##pfx##cache##_range(unsigned long start, \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900296 unsigned long end) \
297{ \
298 unsigned long lsize = cpu_##desc##_line_size(); \
299 unsigned long addr = start & ~(lsize - 1); \
300 unsigned long aend = (end - 1) & ~(lsize - 1); \
Ralf Baechle41c594a2006-04-05 09:45:45 +0100301 \
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900302 while (1) { \
303 prot##cache_op(hitop, addr); \
304 if (addr == aend) \
305 break; \
306 addr += lsize; \
307 } \
308}
309
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000310#ifndef CONFIG_EVA
311
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200312__BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, protected_, )
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200313__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, protected_, )
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000314
315#else
316
317#define __BUILD_PROT_BLAST_CACHE_RANGE(pfx, desc, hitop) \
318static inline void protected_blast_##pfx##cache##_range(unsigned long start,\
319 unsigned long end) \
320{ \
321 unsigned long lsize = cpu_##desc##_line_size(); \
322 unsigned long addr = start & ~(lsize - 1); \
323 unsigned long aend = (end - 1) & ~(lsize - 1); \
324 \
Al Virodb68ce12017-03-20 21:08:07 -0400325 if (!uaccess_kernel()) { \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000326 while (1) { \
327 protected_cachee_op(hitop, addr); \
328 if (addr == aend) \
329 break; \
330 addr += lsize; \
331 } \
332 } else { \
333 while (1) { \
334 protected_cache_op(hitop, addr); \
335 if (addr == aend) \
336 break; \
337 addr += lsize; \
338 } \
339 \
340 } \
Leonid Yegoshinde8974e2013-12-16 11:46:33 +0000341}
342
343__BUILD_PROT_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D)
344__BUILD_PROT_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I)
345
346#endif
347__BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, protected_, )
Huacai Chenbad009f2014-01-14 17:56:37 -0800348__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I_Loongson2, \
349 protected_, loongson2_)
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200350__BUILD_BLAST_CACHE_RANGE(d, dcache, Hit_Writeback_Inv_D, , )
Leonid Yegoshin41e62b02013-12-16 11:24:13 +0000351__BUILD_BLAST_CACHE_RANGE(i, icache, Hit_Invalidate_I, , )
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200352__BUILD_BLAST_CACHE_RANGE(s, scache, Hit_Writeback_Inv_SD, , )
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900353/* blast_inv_dcache_range */
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200354__BUILD_BLAST_CACHE_RANGE(inv_d, dcache, Hit_Invalidate_D, , )
355__BUILD_BLAST_CACHE_RANGE(inv_s, scache, Hit_Invalidate_SD, , )
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900356
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800357/* Currently, this is very specific to Loongson-3 */
358#define __BUILD_BLAST_CACHE_NODE(pfx, desc, indexop, hitop, lsize) \
359static inline void blast_##pfx##cache##lsize##_node(long node) \
360{ \
361 unsigned long start = CAC_BASE | nid_to_addrbase(node); \
362 unsigned long end = start + current_cpu_data.desc.waysize; \
363 unsigned long ws_inc = 1UL << current_cpu_data.desc.waybit; \
364 unsigned long ws_end = current_cpu_data.desc.ways << \
365 current_cpu_data.desc.waybit; \
366 unsigned long ws, addr; \
367 \
368 for (ws = 0; ws < ws_end; ws += ws_inc) \
369 for (addr = start; addr < end; addr += lsize * 32) \
Paul Burton6baaead2019-10-08 18:22:00 +0000370 cache_unroll(32, kernel_cache, indexop, \
371 addr | ws, lsize); \
Huacai Chenbb53fdf2018-11-15 15:53:53 +0800372}
373
374__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 16)
375__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 32)
376__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 64)
377__BUILD_BLAST_CACHE_NODE(s, scache, Index_Writeback_Inv_SD, Hit_Writeback_Inv_SD, 128)
378
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379#endif /* _ASM_R4KCACHE_H */